### Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



**User's Manual** 

# **LCE-780034-EM Emulation Board**

Preliminary

Document No. U15784EU1V0UM00 September 2001 NEC Electronics Inc. All rights reserved. Printed in U.S.A.





#### 1. GENERAL INFORMATION

The LCE-780034-EM emulation board, or daughterboard, for the LCE-K0 development system supports NEC's 8-bit  $\mu$ PD780034 single-chip microcontrollers. By combining this daughterboard with the LCE-78K0 motherboard, you can efficiently emulate  $\mu$ PD780034 subseries devices. The LCE-780034-EM is shipped with the following contents:

- · LCE-780034-EM daughterboard
- User's manual
- Two 50-pin ribbon cables
- CD-ROM containing LCE debugger, device files, documentation, and evaluation copy of relocatable assembler and C compiler

#### 1.1 System Configuration

The LCE-K0 system operates the ID78K0-LCE debugger on a host computer connected via a standard parallel cable from its LPT1 parallel port to the LCE-78K0 motherboard and LCE-780034-EM daughterboard. To connect the target system, use either a pair of 50-pin ribbon cables or an NEC probe and socket adapter.





| Parameter              | Description                                                                                                                         |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| Target device          | μΡD780034 subseries: μΡD780021A, μΡD780022A, μΡD780023A, μΡD780024A,<br>μΡD780031A, μΡD780032A, μΡD780033A, μΡD780034A, μΡD78F0034A |  |
| Clock supply           | Internal: installed on the motherboard                                                                                              |  |
|                        | External: pulse input                                                                                                               |  |
| Low-voltage compatible | At least 2V                                                                                                                         |  |

#### Table 1-1. Basic Configuration



#### 2. COMPONENTS

This section introduces the main components of the LCE-780034-EM daughterboard unit.

#### 2.1 Daughterboard Layout

Figure 2-1. **Top View** 117 119 J2 J3 EXTIN GND J1 1 LCE-780034-EM LCE-780078-EM <sup>118</sup>120 P2 . 140 50 . JP3 . 49 P1 c11 💽

This side of the emulation board faces upward in the assembled system. Since the same printed circuit board is used for both the LCE-780034-EM and the LCE-780078-EM, the board name is labeled in the upper right corner.

5



J1, J2, P1 and P2 are connectors to the user target system. These connectors contain all the pins available on the emulated device. J1 and J2 are KEL connectors for device probes, while P1 and P2 are dual-row, male-shrouded headers with latching levers for the ribbon cables. Refer to Sections 2.2 and 2.3 for information about ribbon cables and probes, and to the Appendix for pin assignments of these connectors.

- S1 is a dip switch for enabling or disabling pull-up resistors on the P30-P33 input pins to emulate mask options of the target device.
- JP3 allows connection of analog input voltages of the Realchip to the available on-board chip voltages.
- J3 is a connector for an external trigger input to the LCE-K0 system.
- P3 and P4 are the connectors for the motherboard. The motherboard connects on top of the daughterboard.



Figure 2-2. Bottom View

The U1 device is the Realchip, which provides all the peripherals unique to the  $\mu$ PD780034 subseries microcontrollers.



Jumpers JP1 and JP2 are factory-set for configuration of the daughterboard with either a  $\mu$ PD78F0034ACW Realchip (for the LCE-780034-EM) or a  $\mu$ PD78F0078ACW Realchip (for the LCE-780078-EM). These jumper settings should not be changed.

| Board Type    | Realchip Used | JP1 Setting    | JP2 Setting    |
|---------------|---------------|----------------|----------------|
| LCE-780034-EM | µPD78F0034ACW | JP1-1 to JP1-2 | JP2-1 to JP2-2 |
| LCE-780078-EM | µPD78F0078CW  | JP1-2 to JP1-3 | JP2-2 to JP2-3 |

Table 1. Jumper Settings

#### 2.2 Ribbon Cables

The ribbon cables are two 50-pin, female-to-female cables that connect the LCE-K0 system to the user target. One end of the ribbon cable connects to the dual-row, male-shrouded headers with latching levers on the daughterboard (P1 and P2), and the other connects to matching connectors on the user target.

Since all devices in the  $\mu$ PD780034 subseries are 64-pin devices, two ribbon cables are necessary to carry all signals of the target device. These ribbon cables are included with the daughterboard. The side of the ribbon cable that has a red stripe is pin 1. Please refer to the Appendix for the pin assignments of the P1 and P2 connectors.

#### 2.3 Optional Emulation Probe

An emulation probe is optional. This is another method of connecting to the user target, provided a conversion socket/adapter is installed on the target. Select the probe best suited for your target device package.

For target devices in the 64-pin plastic QFP package (GC suffix) or 64-pin plastic LQFP package (GK suffix), an appropriate probe and socket adapter to accept the probe should be used. These are the NP-64GC-TQ and NP-64GK probes. For connection of these probes to the LCE-780034-EM, connector J1 should be used.

For target devices in the 64-pin shrink DIP package (CW suffix), the NP-64CW probe should be used. No socket adapter is required for this probe, only an appropriate 64-pin SDIP socket on the target. For connection of this probe to the LCE-780034-EM, connector J2 should be used.



| Target Device        | Emulation Probe              | Conversion Socket/Adapter |
|----------------------|------------------------------|---------------------------|
| µPD780021AGC         | NP-64GC-TQ (connected to J1) | EV-NQPACK064SA +          |
| µPD780022AGC         |                              | EV-YQPACK064SA +          |
| µPD780023AGC         |                              | EV-YQSOCKET064SA          |
| μPD780024AGC         |                              |                           |
| µPD780031AGC         |                              |                           |
| μPD780032AGC         |                              |                           |
| μPD780033AGC         |                              |                           |
| µPD780034AGC         |                              |                           |
| µPD78F0034AGC        |                              |                           |
| μ <b>PD780021AGK</b> | NP-64GK (connected to J1)    | EV-NQPACK064SB +          |
| μ <b>PD780022AGK</b> |                              | EV-YQPACK064SB +          |
| µPD780023AGK         |                              | EV-YQSOCKET064SB          |
| μ <b>PD780024AGK</b> |                              |                           |
| μPD780031AGK         |                              |                           |
| μ <b>PD780032AGK</b> |                              |                           |
| µPD780033AGK         |                              |                           |
| µPD780034AGK         |                              |                           |
| µPD78F0034AGK        |                              |                           |
| μPD780021ACW         | NP-64CW (connected to J2)    | None required             |
| µPD780022ACW         |                              |                           |
| µPD780023ACW         |                              |                           |
| µPD780024ACW         |                              |                           |
| µPD780031ACW         |                              |                           |
| μ <b>PD780032ACW</b> |                              |                           |
| μPD780033ACW         |                              |                           |
| μPD780034ACW         |                              |                           |
| µPD78F0034ACW        |                              |                           |

Table 2. Emulation Probe and Socket

Note: Refer to the Appendix for pin assignments.

#### 2.4 S1 Settings for P30-P33 Mask Options

The target devices emulated by the LCE-780034-EM board have factory-programmable mask options, allowing pull-up resistors to be attached to the lower four bits of Port 3, P30 through P33. These ports are open-drain N-channel I/O ports, and can be configured as open-drain outputs by omitting the pull-up resistor mask option.

The factory-programmable mask options can be emulated by setting the appropriate bits of the S1 switch to connect or disconnect on-board pull-up resistors to P30–P33. These switches should be set for the mask options desired in the final target chip.

| Port Bit | S1 Switch | Switch Setting | Port Setting               |  |
|----------|-----------|----------------|----------------------------|--|
| P30      | S1-1      | Off            | P30 has no pull-up         |  |
|          |           | On             | P30 has 33K pull-up to VDD |  |
| P31      | S1-2      | Off            | P31 has no pull-up         |  |
|          |           | On             | P31 has 33K pull-up to VDD |  |
| P32      | S1-3      | Off            | P32 has no pull-up         |  |
|          |           | On             | P32 has 33K pull-up to Vod |  |
| P33      | S1-4      | Off            | P33 has no pull-up         |  |
|          |           | On             | P33 has 33K pull-up to VDD |  |

Table 3. S1 Settings for P30-P33 Mask Options

#### 2.5 JP3 Settings for Analog Voltage Inputs

The target devices emulated by the LCE-780034-EM have analog voltage inputs to A/D converters, ANIo to ANI7. These analog inputs require separate power ( $AV_{DD}$ ), ground ( $AV_{SS}$ ), and reference voltage ( $AV_{REF}$ ) inputs.

Normally these analog voltage inputs are connected in the target system, with AVss connected to Vss and AVbb connected to Vbb, and with AVREF connected to a voltage reference, which may also be Vbb.

JP3 allows for jumpering of these analog voltage inputs to V<sub>DD</sub> or V<sub>SS</sub> to provide these voltages when not connected in the target, or if no target is connected.

|                      | <u> </u>        | • •                        |
|----------------------|-----------------|----------------------------|
| Analog Voltage Input | Connected to    | JP3 Setting                |
| AVdd                 | Vdd             | JP3–1 to JP3–2, JP3–4 open |
|                      | Vss             | JP3–3 to JP3–4, JP3–2 open |
|                      | Not connected * | JP3–2 and JP3–4 open       |
| AVREF                | Vdd             | JP3–5 to JP3–6, JP3–8 open |
|                      | Vss             | JP3–7 to JP3–8, JP3–6 open |
|                      | Not connected * | JP3–6 and JP3–8 open       |
| AVss                 | Vss             | JP3–9 to JP3–10            |
|                      | Not connected * | JP3–10 open                |

Table 4. JP3 Settings for Analog Voltage Inputs

\* Factory setting

**Caution**: To avoid shorting  $V_{DD}$  to  $V_{SS}$ , make sure only one of the possible jumper settings for AVDD and AV<sub>REF</sub> is selected.



#### 3. INSTALLATION

This chapter explains how to install and operate the LCE-K0 system.

1. Connect the probe or ribbon cables to the respective connectors on the LCE-780034-EM.



Emulation Probe (Sold Separatelv)

- 2. Turn off the power from the LCE-78K0 motherboard.
- 3. Remove the AC power adapter from the J1 power input on the motherboard.
- 4. Remove the two screws at the bottom of the stand-offs on the motherboard as shown.





5. With the daughterboard on a stable surface, connect the motherboard to the daughterboard by gently applying pressure on the mating connectors. Avoid applying pressure on the plastic cover.



6. Tighten the screws back at the bottom of the daughterboard for a secure connection with the motherboard.



- 7. Make sure that power for the user target is off.
- 8. Connect the other end of the probe or ribbon cable to the user target.
- 9. Refer to Appendix A for pin assignments for both connectors.
- 10. Reconnect the AC power adapter to the LCE-78K0.



11. Connect the LCE-K0 system to the host computer with a 25-pin male-to-male parallel cable included with the motherboard.



- 12. Set the power switch on the LCE-78K0 motherboard to the ON position. The green LED should turn on indicating power is being supplied to the system.
- 13. Turn on power to the user target system.
- 14. Run the ID78K0-LCE debugger on the host computer.

When turning off power and disconnecting, follow the reverse sequence.

- 1. Turn power off to the user target system.
- 2. Turn the power switch on the LCE-78K0 motherboard off.
- 3. Disconnect the LCE-K0 system from the host computer.
- 4. Disconnect the AC adapter from the LCE-K0 system.
- 5. Disconnect the LCE-K0 system from the user target.

## **APPENDIX. CONNECTOR PIN ASSIGNMENTS**

| P1 Pin | Target Pin Number | Target Signal            | P2 Pin | Target Pin Number | Target Signal     |
|--------|-------------------|--------------------------|--------|-------------------|-------------------|
| 1–10   |                   | (GND) (Note 3)           | 1–10   |                   | (GND) (Note 3)    |
| 11     | 1                 | P50                      | 11     | 31                | P12               |
| 12     | 2                 | P51                      | 12     | 32                | P11               |
| 13     | 3                 | P52                      | 13     | 33                | P10               |
| 14     | 4                 | P53                      | 14     | 34                | AVREF             |
| 15     | 5                 | P54                      | 15     | 35                | AVDD              |
| 16     | 6                 | P55                      | 16     | 36                | RESET_B           |
| 17     | 7                 | P56                      | 17     | 37                | XT2 (Note 2)      |
| 18     | 8                 | P57                      | 18     | 38                | XT1               |
| 19     | 9                 | Vsso (Note 1)            | 19     | 39                | VPP_TEST (Note 2) |
| 20     | 10                | VDD0 <sup>(Note 4)</sup> | 20     | 40                | X2 (Note 2)       |
| 21     | 11                | P30                      | 21     | 41                | X1                |
| 22     | 12                | P31                      | 22     | 42                | VSS1 (Note 2)     |
| 23     | 13                | P32                      | 23     | 43                | P00               |
| 24     | 14                | P33                      | 24     | 44                | P01               |
| 25     | 15                | P34                      | 25     | 45                | P02               |
| 26     | 16                | P35                      | 26     | 46                | P03               |
| 27     | 17                | P36                      | 27     | 47                | P70               |
| 28     | 18                | P20                      | 28     | 48                | P71               |
| 29     | 19                | P21                      | 29     | 49                | P72               |
| 30     | 20                | P22                      | 30     | 50                | P73               |
| 31     | 21                | P23                      | 31     | 51                | P74               |
| 32     | 22                | P24                      | 32     | 52                | P75               |
| 33     | 23                | P25                      | 33     | 53                | P64               |
| 34     | 24                | VDD1 (Note 4)            | 34     | 54                | P65               |
| 35     | 25                | AVSS                     | 35     | 55                | P66               |
| 36     | 26                | P17                      | 36     | 56                | P67               |
| 37     | 27                | P16                      | 37     | 57                | P40               |
| 38     | 28                | P15                      | 38     | 58                | P41               |
| 39     | 29                | P14                      | 39     | 59                | P42               |
| 40     | 30                | P13                      | 40     | 60                | P43               |
| 41     |                   | (GND) (Note 3)           | 41     | 61                | P44               |
| 42     |                   | (GND) (Note 3)           | 42     | 62                | P45               |
| 43     |                   | (GND) (Note 3)           | 43     | 63                | P46               |
| 44     |                   | (GND) (Note 3)           | 44     | 64                | P47               |
| 45–50  |                   | (GND) (Note 3)           | 45–50  |                   | (GND) (Note 3)    |

 Table 5.
 Ribbon Cable Pin Assignments



- 1. VSS0 and VSS1 on the target pins are connected to GND on the LCE-780034-EM.
- 2. X2, XT2, and VPP/TEST on the target are not connected on the LCE-780034-EM.
- 3. P1 pins 1–10 and 41–50 and P2 pins 1–10, 45-50 are connected to GND on the LCE-780034-EM.
- 4. V<sub>DD0</sub> and V<sub>DD1</sub> on the target are both connected to PB\_V<sub>DD</sub> on the LCE-780034-EM; this signal is used for sensing target voltage, but it does not supply power to the target.

| Target Pin Number | J1 Pin Number | Target Pin Number | J1 Pin Number |
|-------------------|---------------|-------------------|---------------|
| 1                 | 108           | 33                | 14            |
| 2                 | 107           | 34                | 13            |
| 3                 | 104           | 35                | 18            |
| 4                 | 103           | 36                | 17            |
| 5                 | 100           | 37                | 22            |
| 6                 | 99            | 38                | 21            |
| 7                 | 94            | 39                | 28            |
| 8                 | 93            | 40                | 27            |
| 9                 | 30            | 41                | 92            |
| 10                | 29            | 42                | 91            |
| 11                | 24            | 43                | 98            |
| 12                | 23            | 44                | 97            |
| 13                | 20            | 45                | 102           |
| 14                | 19            | 46                | 101           |
| 15                | 16            | 47                | 106           |
| 16                | 15            | 48                | 105           |
| 17                | 43            | 49                | 77            |
| 18                | 44            | 50                | 78            |
| 19                | 47            | 51                | 73            |
| 20                | 48            | 52                | 74            |
| 21                | 51            | 53                | 69            |
| 22                | 52            | 54                | 70            |
| 23                | 57            | 55                | 63            |
| 24                | 58            | 56                | 64            |
| 25                | 59            | 57                | 61            |
| 26                | 60            | 58                | 62            |
| 27                | 55            | 59                | 65            |
| 28                | 56            | 60                | 66            |
| 29                | 49            | 61                | 71            |
| 30                | 50            | 62                | 72            |
| 31                | 45            | 63                | 75            |
| 32                | 46            | 64                | 76            |

Table 6. NP-64GC-TQ/GK Pin Assignments (J1)

## NEC

| Target Pin Number | J1 Pin Number | Target Pin Number | J1 Pin Number |
|-------------------|---------------|-------------------|---------------|
| 1                 | 29            | 33                | 91            |
| 2                 | 24            | 34                | 98            |
| 3                 | 23            | 35                | 97            |
| 4                 | 20            | 36                | 102           |
| 5                 | 19            | 37                | 101           |
| 6                 | 16            | 38                | 106           |
| 7                 | 15            | 39                | 105           |
| 8                 | 43            | 40                | 77            |
| 9                 | 44            | 41                | 78            |
| 10                | 47            | 42                | 73            |
| 11                | 48            | 43                | 74            |
| 12                | 51            | 44                | 69            |
| 13                | 52            | 45                | 70            |
| 14                | 57            | 46                | 63            |
| 15                | 58            | 47                | 64            |
| 16                | 59            | 48                | 61            |
| 17                | 60            | 49                | 62            |
| 18                | 55            | 50                | 65            |
| 19                | 56            | 51                | 66            |
| 20                | 49            | 52                | 71            |
| 21                | 50            | 53                | 72            |
| 22                | 45            | 54                | 75            |
| 23                | 46            | 55                | 76            |
| 24                | 14            | 56                | 108           |
| 25                | 13            | 57                | 107           |
| 26                | 18            | 58                | 104           |
| 27                | 17            | 59                | 103           |
| 28                | 22            | 60                | 100           |
| 29                | 21            | 61                | 99            |
| 30                | 28            | 62                | 94            |
| 31                | 27            | 63                | 93            |
| 32                | 92            | 64                | 30            |

 Table 7.
 NP-64CW Pin Assignments (J2)



#### For additional information, visit our web site at <u>www.necel.com</u>, call 1-800-366-9782 or fax 1-800-729-9288. **NEC Electronics Inc.**

The information in this document is current as of July 2001. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information. No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document. NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others. Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. While NEC endeavors to enhance the quality, reliability and safety of NEC semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features. NEC semiconductor products are classified into the following three quality grades: "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.

"Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.

"Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anticrime systems, safety equipment and medical equipment (not specifically designed for life support).

"Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).