# RENESAS

# FemtoClockNG Ceramic 5x7 Modules Programming Guide

8NxQV01, 8NxQ001, 8NxQV03, 8NxQ003, 8NxS270, 8NxS271, 8NxS272, 8NxS273, 8N3D085, 8NxDV85, 8NxSV75

5x7 Programming Guide

# **Table of Contents**

#### 1. Introduction

- Device Overview
- Document Conventions and Definitions
- Additional Resources
- Selector Guide
- Pinout
- 2. XO and VCXO Programming
- Introduction
- Part 1: User-Configurable XO Devices in the 10-Pin Package
  - XO Block Diagram
  - XO Principles of Operation
  - XO Frequency Configuration
  - XO Digital Frequency Synthesis Error
  - Crystal Stability
  - Register Configuration
- Part 2: User-Configurable VCXO Devices in the 10-Pin Package
  - VCXO Block Diagram
  - VCXO Principles of Operation
  - VCXO Frequency and Pull-Range Configuration
  - Negative Tuning Slope Configuration
  - VCXO Pull Range and Absolute Pull Range (APR)
  - Exact Calculation of the VCXO Pull Range
  - Register Configuration
- Part 3: Factory-Programmable XO and VCXO Devices in the 6-Pin Package
  - Introduction
  - Single-Frequency XO
  - Single and Dual-Frequency VCXO
- 3. XO Integer-Mode Programming
- Introduction
- Principles of Operation
- Frequency Configuration

Example Configurations4. Serial interface description

# 1. Introduction

The FemtoClock<sub>®</sub>NG 5mm x 7mm devices are clock frequency sources with the capability to program the output frequency over a wide range and to a high resolution. They use the 4th generation fractional-feedback PLL technology from IDT and integrate the crystal within the package.

In contrast to the complex and expensive frequency control techniques of traditional oscillators, the IDT devices are configured by a simple and fast register write operation through a standard  $I^2C$  interface. Both in-field programming and factory pre-set configurations for the output frequency and VCXO pull range are supported.

This document gives the necessary information and procedures for in-field programming of the various devices in this family. For this purpose, the functionality and operation principles are explained, along with the complete set of configuration settings and optimization strategies that are required for a successful use.

The information given in this document applies to the following devices:

- IDT8N3Q001 revision G
- IDT8N3Q003 revision G
- IDT8N3QV01 revision G
- IDT8N4Q001 revision G
- IDT8N4Q003 revision G
- IDT8N4QV01 revision G
- IDT8N0Q001 revision G
- IDT8N0QV01 revision G
- IDT8N3SV75 revision C
- IDT8N3DV85 revision C
- IDT8N3S270 revision C
- IDT8N3S271 revision C
- IDT8N3S272 revision C
- IDT8N3S273 revision C
- IDT8N3D085 revision C
- IDT8N4SV75 revision C
- IDT8N4DV85 revision C
- IDT8N4S270 revision C
- IDT8N4S271 revision C
- IDT8N4S272 revision C
- IDT8N4S273 revision C

# **Document Conventions and Definitions**

This manual uses the following conventions and terms:

XO: Crystal oscillator

- VCXO: Voltage-controlled crystal oscillator
- Any-frequency device: device that supports the configuration of the output frequency with a high resolution and over a wide frequency range
- Integer-ratio device: device that supports the output frequency configuration to a range of discrete frequencies determined by integer dividers
- A register name in *italics* indicates a generic register
- A register name in normal font indicate an addressable register
- The prefix "n" indicates the negative (inverted) signal of a differential pair, such as in "nQ" (the inverted output signal)
- The suffix "n" indicates the index to a register. In example, INTn denominates a range of register bit positions INT0, INT1, INT2 etc.

### Additional Resources

In addition to this programming guide, please refer to the following documents for related information:

- Individual device datasheets for electrical, mechanical and pinout information. Refer to www.idt.com or your sales representative
- FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information. This document contains the frequency order codes and explains the order scheme in detail. Refer to www.idt.com or your sales representative.
- IDT technical support at netcom@idt.com.

# RENESAS

# **Selector Guide**

|      |             | Pac   | kage   | Out    | tput Le | vels   | In<br>XT    |         | Output F   | requency, | Resolution        |     |         |
|------|-------------|-------|--------|--------|---------|--------|-------------|---------|------------|-----------|-------------------|-----|---------|
| Туре | Part Number | 6 pin | 10 pin | LVPECL | LVDS    | LVCMOS | 114.285 MHz | 100 MHz | fmax (MHz) | 0.2 ppm   | #Default<br>Freq. | I2C | Die Rev |
|      | 8N3Q001     |       | Y      | Y      |         |        | Y           | Y       | 1300       | Y         | 4                 | Y   | G       |
|      | 8N3Q003     |       | Y      | Y      |         |        | Y           | Y       | 1300       | Y         | 4                 | Y   | G       |
|      | 8N4Q001     |       | Y      |        | Y       |        | Y           | Y       | 1300       | Y         | 4                 | Y   | G       |
|      | 8N4Q003     |       | Y      |        | Y       |        | Y           | Y       | 1300       | Y         | 4                 | Y   | G       |
|      | 8N0Q001     |       | Y      |        |         | Y      | Y           | Y       | 260        | Y         | 4                 | Y   | G       |
|      | 8N3D085     | Y     |        | Y      |         |        | Y           | Y       | 1300       | Y         | 2                 |     | С       |
| хо   | 8N3S270     | Y     |        | Y      |         |        | Y           | Y       | 1300       | Y         | 1                 |     | С       |
| 70   | 8N3S271     | Y     |        | Y      |         |        | Y           | Y       | 1300       | Y         | 1                 |     | С       |
|      | 8N3S272     | Y     |        | Y      |         |        | Y           | Y       | 1300       | Y         | 1                 |     | С       |
|      | 8N3S273     | Y     |        | Y      |         |        | Y           | Y       | 1300       | Y         | 1                 |     | С       |
|      | 8N4S270     | Y     |        |        | Y       |        | Y           | Y       | 1300       | Y         | 1                 |     | С       |
|      | 8N4S271     | Y     |        |        | Y       |        | Y           | Y       | 1300       | Y         | 1                 |     | С       |
|      | 8N4S272     | Y     |        |        | Y       |        | Y           | Y       | 1300       | Y         | 1                 |     | С       |
|      | 8N3QV01     |       | Y      | Y      |         |        | Y           |         | 1300       | Y         | 4                 | Y   | G       |
|      | 8N4QV01     |       | Y      |        | Y       |        | Y           |         | 1300       | Y         | 4                 | Y   | G       |
|      | 8N0QV01     |       | Y      |        |         | Y      | Y           |         | 260        | Y         | 4                 | Y   | G       |
| vcxo | 8N3SV75     | Y     |        | Y      |         |        | Y           |         | 1300       | Y         | 1                 |     | С       |
| VUNU | 8N3DV85     | Y     |        | Y      |         |        | Y           |         | 1300       | Y         | 2                 |     | С       |
|      | 8N4SV75     | Y     |        |        | Y       |        | Y           |         | 1300       | Y         | 1                 |     | С       |
|      | 8N4DV85     | Y     |        |        | Y       |        | Y           |         | 1300       | Y         | 2                 |     | С       |

# Table 1. FemtoClock NG 5x7 Ceramic Base Part Numbers

# RENESAS

# Pinout

# Table 2. FemtoClock NG 5x7 Pinout Information

| Туре | Part<br>Number     | #<br>Pins | Pinout                                     | #  | Name                               | Description                                                                                                                                |
|------|--------------------|-----------|--------------------------------------------|----|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|      |                    |           |                                            | 1  | DNU<br>OE                          | 8N3Q001: Do not use<br>8N4Q001: Do not use<br>8N3Q003: Output enable. LVCMOS/LVTTL levels.<br>8N4Q003: Output enable. LVCMOS/LVTTL levels. |
|      |                    |           | 10<br>Sclk<br>Sdata                        | 2  | OE<br>DNU                          | 8N3Q001: Output enable. LVCMOS/LVTTL levels.<br>8N4Q001: Output enable. LVCMOS/LVTTL levels.<br>8N3Q003: Do not use<br>8N4Q003: Do not use |
|      | 8N3Q001<br>8N4Q001 |           | DNU/OE1 8 V <sub>CC</sub> /V <sub>DD</sub> | 3  | V <sub>EE</sub><br>GND             | 8N3Q001, 8N3Q003: (V <sub>EE</sub> ) Negative power supply.<br>8N4Q001, 8N4Q003: (GND) Negative power supply.                              |
| XO   | 8N4Q001<br>8N3Q003 | 10        | OE/DNU2 7 nQ                               | 4  | FSEL0                              | Default frequency select pins. LVCMOS/LVTTL interface levels.                                                                              |
|      | 8N4Q003            |           | V <sub>EE</sub> /GND36 Q                   | 5  | FSEL1                              |                                                                                                                                            |
|      |                    |           | FSEL0 4                                    | 6  | Q                                  | Differential clock output.                                                                                                                 |
|      |                    |           | FSEL0                                      | 7  | nQ                                 | 8N3Q001, 8N3Q003: LVPECL interface levels.<br>8N4Q001: 8N4Q003: LVDS interface levels.                                                     |
|      |                    |           |                                            | 8  | V <sub>CC</sub><br>V <sub>DD</sub> | 8N3Q001: 8N3Q003: (V <sub>CC</sub> ) Positive power supply.<br>8N4Q001: 8N4Q003: (V <sub>DD</sub> ) Positive power supply.                 |
|      |                    |           |                                            | 9  | SDATA                              | I <sup>2</sup> C Data I/O. LVCMOS/LVTTL interface levels when input.<br>Open drain when output.                                            |
|      |                    |           |                                            | 10 | SCLK                               | I <sup>2</sup> C Clock Input. LVCMOS/LVTTL interface levels.                                                                               |
|      |                    |           |                                            | 1  | DNU                                | Do not use                                                                                                                                 |
|      |                    |           | <b>A</b>                                   | 2  | OE                                 | Output enable pin. LVCMOS/LVTTL interface levels.                                                                                          |
|      |                    |           | 10<br>SCLK<br>9 SDATA                      | 3  | GND                                | Negative power supply.                                                                                                                     |
|      |                    |           |                                            | 4  | FSEL0                              | – Default frequency select pin. LVCMOS/LVTTL interface levels.                                                                             |
|      |                    |           |                                            | 5  | FSEL1                              |                                                                                                                                            |
| XO   | 8N0Q001            | 10        | OE 2 7 DNU                                 | 6  | Q                                  | Clock output. LVCMOS/LVTTL interface levels.                                                                                               |
|      |                    |           | GND 3 6 Q                                  | 7  | DNU                                | Do not use                                                                                                                                 |
|      |                    |           | FSEL04                                     | 8  | V <sub>DD</sub>                    | Positive Power Supply.                                                                                                                     |
|      |                    |           | ESE ESE                                    | 9  | SDATA                              | I <sup>2</sup> C Data I/O. LVCMOS/LVTTL interface levels when input.<br>Open drain when output.                                            |
|      |                    |           |                                            | 10 | SCLK                               | I <sup>2</sup> C Clock Input. LVCMOS/LVTTL interface levels.                                                                               |
|      |                    |           |                                            | 1  | OE                                 | Output enable (OE).                                                                                                                        |
|      |                    |           |                                            | 2  | FSEL                               | Freqency select.                                                                                                                           |
| хо   | 8N3D085            | 6         | OE1 6V <sub>CC</sub>                       | 3  | V <sub>EE</sub>                    | Negative power supply.                                                                                                                     |
|      |                    | -         | FSEL2 5nQ                                  | 4  | Q                                  | <ul> <li>Differential clock output. LVPECL.</li> </ul>                                                                                     |
|      |                    |           | V <sub>EE</sub> 3 4Q                       | 5  | nQ                                 | ······································                                                                                                     |
|      |                    |           |                                            | 6  | V <sub>CC</sub>                    | Positive power supply                                                                                                                      |



# Table 2. FemtoClock NG 5x7 Pinout Information

| Туре | Part<br>Number                | #<br>Pins | Pinout                                                                                             | #  | Name                               | Description                                                                                                                                                                                                                                                                     |
|------|-------------------------------|-----------|----------------------------------------------------------------------------------------------------|----|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                               |           |                                                                                                    | 1  | OE<br>DNU<br>DNU<br>nOE            | 8N3S270, 8N4S270: Output enable (OE).<br>8N3S271, 8N4S271: Do not use.<br>8N3S272, 8N4S272: Do not use.<br>8N3S273, 8N4S273: Output enable (nOE).                                                                                                                               |
| хо   | 8N3S270<br>8N3S271<br>8N3S272 |           |                                                                                                    |    | DNU<br>OE<br>nOE<br>DNU            | 8N3S270, 8N4S270: Do not use.<br>8N3S271, 8N4S271: Output enable (OE). LVCMOS/LVTTL.<br>8N3S272, 8N4S272: Output enable (nOE). LVCMOS/LVTTL.<br>8N3S273, 8N4S273: Do not use.                                                                                                   |
|      | 8N3S273<br>8N4S270<br>8N4S271 | 6         | OE/DNU/NOE 1 6 V <sub>CC</sub> /V <sub>DD</sub><br>DNU/OE/nOE 2 5 nQ<br>V <sub>EE</sub> /GND 3 4 Q | 3  | V <sub>EE</sub><br>GND             | 8N3S270, 8N3S272: (V <sub>EE</sub> ) Negative power supply.<br>8N3S271, 8N3S273: (V <sub>EE</sub> ) Negative power supply.<br>8N4S270, 8N4S271: (GND) Negative power supply.<br>8N4S272, 8N4S273: (GND) Negative power supply.                                                  |
|      | 8N4S272<br>8N4S273            | -         |                                                                                                    | 4  | Q                                  | 8N3S270, 8N3S271: Differential clock output. LVPECL.                                                                                                                                                                                                                            |
|      |                               |           |                                                                                                    | 5  | nQ                                 | <ul> <li>8N3S272, 8N3S273: Differential clock output. LVPECL.</li> <li>8N4S270: 8N4S271: Differential clock output. LVDS.</li> <li>8N4S272, 8N4S273: Differential clock output. LVDS.</li> </ul>                                                                                |
|      |                               |           |                                                                                                    | 6  | V <sub>CC</sub><br>V <sub>DD</sub> | $\begin{array}{l} 8N3S270, 8N3S271: (V_{CC}) \mbox{ Positive power supply.} \\ 8N3S272, 8N3S273: (V_{CC}) \mbox{ Positive power supply.} \\ 8N4S270: 8N4S271: (V_{DD}) \mbox{ Positive power supply.} \\ 8N4S272: 8N4S273: (V_{DD}) \mbox{ Positive power supply.} \end{array}$ |
|      |                               |           |                                                                                                    | 1  | VC                                 | VCXO control voltage input.                                                                                                                                                                                                                                                     |
|      |                               |           |                                                                                                    | 2  | OE                                 | Output enable pin. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                               |
|      |                               |           | 9 0<br>SCLK                                                                                        | 3  | V <sub>EE</sub><br>GND             | 8N3QV01 (V <sub>EE</sub> ): Negative power supply.<br>8N4QV01 (GND): Negative power supply.                                                                                                                                                                                     |
|      |                               |           |                                                                                                    | 4  | FSEL0                              | <ul> <li>Default frequency select pins. LVCMOS/LVTTL interface levels.</li> </ul>                                                                                                                                                                                               |
|      |                               |           |                                                                                                    | 5  | FSEL1                              |                                                                                                                                                                                                                                                                                 |
| VCXO | 8N3QV01<br>8N4QV01            | 10        | 0E 2 7 nQ                                                                                          | 6  | Q                                  | Differential clock output.                                                                                                                                                                                                                                                      |
|      |                               |           | V <sub>EE</sub> /GND36 Q                                                                           | 7  | nQ                                 | <ul> <li>8N3QV01 LVPECL interface levels.</li> <li>8N4QV01 LVDS interface levels.</li> </ul>                                                                                                                                                                                    |
|      |                               |           | LSEELO<br>FSEELO<br>FSEELO                                                                         | 8  | V <sub>CC</sub><br>V <sub>DD</sub> | 8N3QV01 (V <sub>CC</sub> ): Positive power supply.<br>8N4QV01 (V <sub>DD</sub> ): Positive power supply.                                                                                                                                                                        |
|      |                               |           |                                                                                                    | 9  | SDATA                              | I <sup>2</sup> C Data I/O. LVCMOS/LVTTL interface levels when input.<br>Open drain when output.                                                                                                                                                                                 |
|      |                               |           |                                                                                                    | 10 | SCLK                               | I <sup>2</sup> C Clock Input. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                    |



# Table 2. FemtoClock NG 5x7 Pinout Information

| Туре | Part<br>Number | #<br>Pins | Pinout                                 | #  | Name                               | Description                                                                                              |
|------|----------------|-----------|----------------------------------------|----|------------------------------------|----------------------------------------------------------------------------------------------------------|
|      |                |           |                                        | 1  | VC                                 | VCXO control voltage input.                                                                              |
|      |                |           | đ                                      | 2  | OE                                 | Output enable pin. LVCMOS/LVTTL interface levels.                                                        |
|      |                |           | SCLK<br>SDATA                          | 3  | GND                                | Negative power supply.                                                                                   |
|      |                |           | S S                                    | 4  | FSEL0                              | Default frequency select pins. LVCMOS/LVTTL interface levels.                                            |
|      |                |           |                                        | 5  | FSEL1                              |                                                                                                          |
|      | 8N0QV01        | 10        |                                        | 6  | DNU                                | Do not use                                                                                               |
|      |                |           | GND3 6 Q                               | 7  | Q                                  | Clock output. LVCMOS/LVTTL interface levels.                                                             |
|      |                |           |                                        | 8  | V <sub>DD</sub>                    | Positive power supply.                                                                                   |
|      |                |           | FSEL0 4<br>FSEL1 5                     | 9  | SDATA                              | I <sup>2</sup> C Data I/O. LVCMOS/LVTTL interface levels when input.<br>Open drain when output.          |
|      |                |           |                                        | 10 | SCLK                               | I <sup>2</sup> C Clock Input. LVCMOS/LVTTL interface levels.                                             |
|      |                | 6 pin     |                                        | 1  | VC                                 | VCXO control voltage input.                                                                              |
| VCXO |                |           |                                        | 2  | OE                                 | Output enable pin. LVCMOS/LVTTL interface levels.                                                        |
| VCAU | 8N3SV75        |           | VC 1 6V <sub>CC</sub> /V <sub>DD</sub> | 3  | V <sub>EE</sub><br>GND             | 8N3SV75 (V <sub>EE</sub> ): Negative power supply.<br>8N4SV75 (GND): Negative power supply.              |
|      | 8N4SV75        |           | OE 2 5 nQ                              | 4  | Q                                  | 8N3SV75: Differential clock output. LVPECL.                                                              |
|      |                |           | V <sub>EE</sub> /GND3 4 Q              | 5  | nQ                                 | 8N4SV75: Differential clock output. LVDS.                                                                |
|      |                |           |                                        | 6  | V <sub>CC</sub><br>V <sub>DD</sub> | 8N3SV75 (V <sub>CC</sub> ): Positive power supply.<br>8N4SV75 (V <sub>DD</sub> ): Positive power supply. |
|      |                |           |                                        | 1  | VC                                 | VCXO Control Voltage input.                                                                              |
|      |                |           |                                        | 2  | FSEL                               | Frequency select pin. LVCMOS/LVTTL interface levels.                                                     |
|      | 8N3DV85        | 6 nin     |                                        | 3  | V <sub>EE</sub><br>GND             | 8N3DV85 (V <sub>EE</sub> ): Negative power supply.<br>8N4DV85 (GND): Negative power supply.              |
|      | 8N4DV85        | 6 pin     | FSEL2 5 nQ                             | 4  | Q                                  | 8N3DV85: Differential clock output. LVPECL.                                                              |
|      |                |           | V <sub>EE</sub> /GND3     4 Q          | 5  | nQ                                 | 8N4DV85: Differential clock output. LVDS.                                                                |
|      |                |           |                                        | 6  | V <sub>CC</sub><br>V <sub>DD</sub> | 8N3DV85 (V <sub>CC</sub> ): Positive power supply.<br>8N4DV85 (V <sub>DD</sub> ): Positive power supply. |

# **XO and VCXO Programming**

# Introduction

This section begins with a description of the 10-pin crystal oscillator (XO) devices in the first part. Block diagram, the operating principle and programming guidelines are discussed. In the second part, the voltage controlled oscillator (VCXO) devices are described with the block diagram and operating principles where different from the XO. This second part also contains VCXO-specific information such as the VCXO pull range calculation. The third part focuses on the 6-pin XO and VCXO devices and describes their operating principles where different from the 10-pin devices. Device-specific programming information and the register map is shown for each individual device.

The programming information in this section is applicable to the following devices:

- 8N0Q001, 8N3Q001, 8N4Q001, 8N0Q003, 8N3Q003, 8N4Q003, (10 pin XO devices)
- 8N0QV01, 8N3QV01, 8N4QV01 (10 pin VCXO devices)
- 8N3SV75, 8N3DV85, 8N4V75, 8N4DV85 (6 pin VCXO devices)
- 8N3S270, 8N3S271, 8N3S272, 8N3S273, 8N4S270, 8N4S271, 8N4S272, 8N4S273 (6 pin XO devices)



# Part 1: User-configurable XO devices in the 10-pin package

## **XO Block Diagram**



Figure 1: XO Block Diagram (8N3Q001, 8N4Q001, 8N0Q001)

The block diagram consists of the internal 3rd overtone crystal and oscillator which provide the reference clock  $f_{XTAL}$  of either 114.285 MHz or 100 MHz. The PLL includes the FemtoClock NG VCO along with the Pre-divider (*P*), the feedback divider (*M*) and the post divider (*N*). The *P*, *M*, and *N* dividers determine the output frequency based on the  $f_{XTAL}$  reference and must be configured correctly for proper operation. The feedback divider is fractional supporting a huge number of output frequencies. The configuration of the feedback divider to integer-only values results in an improved output phase noise characteristics at the expense of the range of output

frequencies. For more information on integer-feedback, see section XO Integer-Feedback Programming on page 23.

In addition, internal registers are used to hold up to four different factory pre-set *P*, *M*, and *N* configuration settings. These default pre-sets are stored in the I2C registers at power-up. Each configuration is selected via the FSEL[1:0] pins and can be read back using the SCLK and SDATA pins.

The user may choose to operate the device at an output frequency different than that set by the factory. After power-up, the user may write new P, N and M settings into one or more of the four

configuration registers and then use the FSEL[1:0] pins to select the newly programmed configuration. Note that the I2C registers are volatile and a power supply cycle will reload the pre-set factory default conditions.

If the user does choose to write a different *P*, *M*, and *N* configuration, it is recommended to write to a configuration which is not currently selected by FSEL[1:0] and then change to that configuration after the I2C transaction has completed. Changing the FSEL[1:0] controls results in an immediate change of the output frequency to the selected register values. The *P*, *M*, and *N* frequency configurations support an output frequency range of 15.476MHz to 866.67MHz and 975MHz to 1,300MHz. See figure 1 for details.

### **XO Principles of Operation**

The devices use the fractional feedback divider with a delta-sigma modulator for noise shaping and robust frequency synthesis capability. The relatively high reference frequency minimizes phase noise generated by frequency multiplication and allows more efficient shaping of noise by the delta-sigma modulator.

The output frequency is determined by the 2-bit pre-divider (*P*), the feedback divider (M) and the 7-bit post divider (*N*). The feedback divider (*M*) consists of both a 7-bit integer portion (*MINT*) and an 18-bit fractional portion (*MFRAC*) and provides the means for high-resolution frequency generation. The output frequency  $f_{OUT}$  is calculated by:

$$f_{OUT} = f_{XTAL} \cdot \frac{1}{P \cdot N} \cdot \left[ MINT + \frac{MFRAC + 0.5}{2^{18}} \right]$$
(1)

The four configuration registers for the *P*, *M* (*MINT* & *MFRAC*) and *N* dividers which are named Pn, MINTn, MFRACn and Nn with n=0 to 3. "n" denominates one of the four possible configurations.

As identified previously, the configurations of *P*, *M* (*MINT & MFRAC*) and *N* divider settings are stored the  $I^2C$  register, and the configuration loaded at power-up is determined by the FSEL[1:0] pins.

#### Table 3. Frequency Selection

| Input    |          | Selects     | Register              |
|----------|----------|-------------|-----------------------|
| FSEL1    | FSEL0    |             |                       |
| 0 (def.) | 0 (def.) | Frequency 0 | P0, MINT0, MFRAC0, N0 |
| 0        | 1        | Frequency 1 | P1, MINT1, MFRAC1, N1 |
| 1        | 0        | Frequency 2 | P2, MINT2, MFRAC2, N2 |
| 1        | 1        | Frequency 3 | P3, MINT3, MFRAC3, N3 |

## XO Frequency Configuration

The following procedure is suggested to obtain a valid frequency configuration (*P, MINT, MFRAC and N*) for a given output frequency  $f_{OUT}$ .

1. Determine the VCO frequency f<sub>VCO</sub> and the post divider *N*:

Multiply the desired output frequency by the possible integer N dividers (the possible N dividers are shown in table 4). The resulting values are compared to the PLL lock range of 1950 MHz to 2600 MHz. Select the N divider that produces a value within that 1950MHz and 2600 MHz range.

Example: If an  $f_{OUT} = 625$  MHz is desired.

- $f_{OUT} * 2 = 1250 \text{ MHz}$  (outside the 1950MHz to 2600 MHz range)
- +  $f_{OUT}$  \* 3 = 1875 MHz (outside the 1950MHz to 2600 MHz range)
- $f_{OUT} * 4 = 2500 \text{ MHz}$  (within the 1950MHz to 2600 MHz range)

A frequency divider of 4 is within the appropriate range. This results in a VCO frequency of  $f_{VCO}$  = 2500 MHz. A frequency divider of 4 corresponds to Nn[6:0] = 0x04 (see table 4 for the *N* value range).

2. Calculate the required multiplication value (*M*) and the pre-divider *P*:

Divide the  $f_{VCO}$  value calculated for step 1 by the PLL reference frequency  $f_{\mathsf{REF}}$  and set P=1

$$M = \frac{f_{VCO}}{f_{REF}} \cdot P \tag{2}$$

Example: Value from step 1 = 2500 MHz

$$M = \frac{2500 \text{MHz}}{114.285 \text{MHz}} \cdot 1$$
$$M = 21.875136719$$

3. Determine the integer part (MINT) and the fractional part (MFRAC) of M

*MINT* has the length of six bits and is the integer portion of M:

MINT = integer(M)

The fractional portion MFRAC is base 2 and has the length of 18 bits:

fractional(*M*) = 
$$\frac{MFRAC}{2^{18}} + \frac{1}{2^{19}}$$
 (3)

Resolve (3) for *MFRAC* in the following form:

$$MFRAC = 2^{18} \cdot \left[ \text{fractional}(M) - \frac{1}{2^{19}} \right]$$
(4)

Example: *M*-value from step 2 = 21.875136719. Integer(*M*) = 21 and fractional(*M*) = 0.875136719. Calculate MFRAC by inserting fractional(*M*) into formula (4):

$$MFRAC = 2^{18} \cdot \left[ 0.875136719 - \frac{1}{2^{19}} \right]$$
$$MFRAC = 229, 411.34$$



Rounding 229411.34 to the nearest integer, MFRAC = 229411 (0x38023). Because the MFRAC consists of 18 bits and is not infinitely long, some rounding error may occur which results in a output frequency error: the actual output frequency is somewhat different to the desired output frequency. Due to the size of *MFRAC* this rounding error is usually minimal, but should be checked to ensure desired operation is achieved. See also section XO Digital Frequency Synthesis Error on page 10.

#### 4. Program the divider settings

Program any of the four Pn, MINTn, MFRACn, and Nn register sets with the calculated values. For the quad devices the number of register sets is four (n = 0, 1, 2, 3). For the dual frequency devices the number of register sets is two (n = 0, 1) while for the single devices there is only one register set available (n = 0).

Example:

- Value from step 1, load Nn[6:0] = 0x04 (see table 4 for the N value coding)
- Value from step 2, load Pn[1:0] = 0x00 (see table 7 for the P and M value coding)
- Value from step3, load MINTn[6:0] = 0x15 (binary coding. See also table 7)
- Value from step 3, load MFRACn[17:0] = 0x38023 (binary coding)

The Pn, MINTn, MFRACn and Nn register bits are located in the register file, which is described in table 5 on page 12.

#### 5. PLL recalibration

Toggle the FSEL[1:0] bits in register 18 (See table 5 for the register map) or the FSEL[1:0] pins to force a PLL recalibration. PLL recalibration is required every time the PLL feedback register (*MINT*, *MFRAC*) is reprogrammed after power-up.

## Table 4. PLL Post Divider N Coding

| Frequency        | Output freq                | uency range                | Register Bit                      |
|------------------|----------------------------|----------------------------|-----------------------------------|
| Divider N        | f <sub>OUT_MIN</sub> (MHz) | f <sub>OUT_MAX</sub> (MHz) | N <sub>n</sub> [6:0] <sup>1</sup> |
| 2                | 975                        | 1300                       | 000000X                           |
| 2                | 975                        | 1300                       | 0000010                           |
| 3                | 650                        | 866.66                     | 0000011                           |
| 4                | 487.5                      | 650                        | 0000100                           |
| 5                | 390                        | 520                        | 0000101                           |
| 6                | 325                        | 433.33                     | 000011X                           |
| 8                | 243.75                     | 325                        | 000100X                           |
| 10               | 195                        | 260                        | 000101X                           |
| N (even integer) | (1950 ÷ <i>N</i> )         | (2600 ÷ <i>N</i> )         |                                   |
| 124              | 15.73                      | 20.97                      | 111101X                           |
| 126              | 15.48                      | 20.63                      | 111111X                           |

1.X = 0 or 1 (don't care)

#### **XO Digital Frequency Synthesis Error**

The frequency error introduced by the rounding error in the fractional feedback divider is determined by using the calculated *MINT* and *MFRAC* values and finding the actual output frequency by using formula (1).

Example:  $f_{OUT}$  = 625 MHz. By step 3, MINT = 21 and MFRAC = 229411 and using formula (2):

$$\frac{229411}{2^{18}} + \frac{1}{2^{19}} = 0.875135421$$

So the actual M divider used is 21.875135421 and the output frequency calculates by formula (1) to:

$$f_{OUT} = 114.285 \text{MHz} \cdot \frac{21.875135421}{1 \cdot 4}$$
  
$$f_{OUT} = 624.9999629 \text{MHz}$$

The frequency error  $\Delta f$  is:

$$\Delta f = \frac{\Delta f_{OUT}}{f_{OUT}}$$

$$\Delta f = \frac{624.9999629MHz - 625MHz}{625MHz}$$

$$\Delta f = -5.936 \cdot 10^{-8}$$
(5)

Which is -0.059 parts per million, and is significantly less than the inaccuracy due to crystal characteristics. This example also hints at how to calculate the worst case ppm error for a given VCO frequency. The frequency resolution  $\Delta f$  (frequency step size) for a pre-divider P=1 is:

$$\Delta f = \left(\frac{114.285 \text{ MHz}}{2^{18}} + \frac{1}{2^{19}}\right) \div N \tag{6}$$
$$\Delta f = \frac{0.00043787 \text{ MHz}}{N}$$
$$\Delta f \approx \frac{438 \text{ Hz}}{N}$$

The worst case error will occur when the desired output frequency is half-way between these 438Hz steps because that is when the maximum round-off error will occur. So dividing this number by 2 results in  $219 \div N$  Hz and this is the worst case frequency error. This is an absolute error in Hz. The relative error in ppm will change with the VCO frequency and is higher at lower VCO frequencies. See also section Crystal Stability on page 11.



#### **Crystal Stability**

The XO devices use a 114.285 MHz or 100 MHz 3rd overtone crystal as frequency reference. VCXO devices always use a 114.285 MHz reference frequency. This reference frequency is not constant. Ambient temperature, supply voltage, crystal aging and the initial crystal accuracy result in a frequency error: the actual frequency is offset to the nominal 114.285MHz or 100MHz reference frequency. The frequency error is expressed in ppm (parts per million) and contains the following components:

- f<sub>1</sub>... Initial accuracy (see datasheet)
- f<sub>S</sub>... Crystal temperature stability
- f<sub>A</sub> ... Crystal aging

The total stability  $f_T$  is the sum of these three components:

 $f_T = f_I + f_S + f_A$  Crystal Stability (7)

The individual components and the total stability are specified on the device datasheets. The temperature stability  $f_S$  is the largest contributor to the frequency error.  $f_S$  directly relates to the type and make (frequency cut) of the used crystal. The XO and VCXO family supports 20, 50 and 100 ppm XTAL options by order codes.

Comparing the crystal stability to the PLL digital synthesis error in a previous section, it is obvious that the crystal stability  $f_T$  is two orders of magnitude larger then the digital synthesis error. Therefore, the digital synthesis error can be neglected in device stability calculations.



# **Register Configuration**

Table 5 shows the register map for the XO. Table 6 description of each register bit with recommended settings for users wanting to

program and optimize the device. On power-up, the device loads pre-set frequency and optimized PLL parameters settings into all registers.

# Table 5. I<sup>2</sup>C Register Map of the XO devices (8N3Q001, 8N4Q001, 8N0Q001)<sup>1</sup>

Reais Binarv **Register Bit** Register ter D4 D7 D6 D5 D3 D2 D1 D0 Address 0 00000 CP0[1] CP0[0] MINT0[4] MINT0[3] MINT0[2] MINT0[1] MINTO[0] MFRAC0[17] 00001 CP1[1] CP1[0] **MINT1[4]** MINT1[3] **MINT1[2] MINT1[1] MINT1[0]** MFRAC1[17] 1 2 00010 CP2[1] CP2[0] MINT2[4] MINT2[3] MINT2[2] MINT2[1] MINT2[0] MFRAC2[17] MINT3[3] 3 00011 CP3[1] CP3[0] MINT3[4] **MINT3[2] MINT3[1]** MINT3[0] MFRAC3[17] 00100 MFRAC0[16] MFRAC0[15] MFRAC0[14] MFRAC0[13] MFRAC0[11] MFRAC0[10] 4 MFRAC0[12] MFRAC0[9] 5 00101 MFRAC1[16] MFRAC1[15] MFRAC1[14] MFRAC1[13] MFRAC1[12] MFRAC1[11] MFRAC1[10] MFRAC1[9] 6 00110 MFRAC2[16] MFRAC2[15] MFRAC2[14] MFRAC2[13] MFRAC2[12] MFRAC2[11] MFRAC2[10] MFRAC2[9] 7 00111 MFRAC3[16] MFRAC3[15] MFRAC3[14] MFRAC3[13] MFRAC3[12] MFRAC3[11] MFRAC3[10] MFRAC3[9] 8 01000 MFRAC0[8] MFRAC0[6] MFRAC0[4] MFRAC0[3] MFRAC0[7] MFRAC0[5] MFRAC0[2] MFRAC0[1] 9 01001 MFRAC1[8] MFRAC1[7] MFRAC1[6] MFRAC1[5] MFRAC1[4] MFRAC1[3] MFRAC1[2] MFRAC1[1] 01010 MFRAC2[8] MFRAC2[4] 10 MFRAC2[7] MFRAC2[6] MFRAC2[5] MFRAC2[3] MFRAC2[2] MFRAC2[1] 11 01011 MFRAC3[8] MFRAC3[7] MFRAC3[6] MFRAC3[5] MFRAC3[4] MFRAC3[3] MFRAC3[2] MFRAC3[1] 12 01100 MFRAC0[0] N0[6] N0[5] N0[4] N0[3] N0[2] N0[1] N0[0] 13 01101 MFRAC1[0] N1[6] N1[4] N1[3] N1[2] N1[0] N1[5] N1[1] 14 01110 N2[5] N2[4] N2[2] N2[1] N2[0] MFRAC2[0] N2[6] N2[3] 15 01111 MFRAC3[0] N3[6] N3[5] N3[4] N3[3] N3[2] N3[1] N3[0] 16 10000 reserved reserved reserved reserved reserved reserved reserved reserved 17 10001 reserved reserved reserved reserved reserved reserved reserved reserved 18 10010 ADC\_ENA reserved nPLL\_BYP FSEL[1] FSEL[0] reserved reserved reserved 19 10011 reserved reserved reserved reserved reserved reserved reserved reserved DSM0[1] 20 10100 MINT0[5] DG0 DSM\_ENA0 LF0 P0[1] P0[0] DSM0[0] 21 10101 P1[1] P1[0] **MINT1[5]** DSM1[1] DSM1[0] DG1 DSM\_ENA1 LF1 10110 DG2 DSM ENA2 LF2 22 P2[1] P2[0] MINT2[5] DSM2[1] DSM2[0] 23 10111 P3[1] P3[0] **MINT3[5]** DSM3[1] DSM3[0] DG3 DSM ENA3 LF3

1. Registers labeled "Reserved" are for future use. Access to reserved bits must write "0". Read access results are not defined.

# Table 6. I<sup>2</sup>C Register Function Descriptions of the XO devices (8N3Q001, 8N4Q001, 8N0Q001)

| Bits         | Name                                                  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Recommended Setting                                                                                                                                   |
|--------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| MINTn[5:0]   | Integer Feedback Divider<br>Register n<br>(n = 03)    | Sets the integer portion of the feedback divider value. Can be set<br>to a value of 4 to 127. For binary values < 4, the value is x+4. So<br>programming 0000000 would yield a feedback divider of $\div$ 4,<br>0000001 = $\div$ 5, etc. It should also be noted that with a reference of<br>114.285MHz and P= $\div$ 1, the minimum value loaded into this<br>register should be 17 to remain above the minimum VCO<br>frequency of 1950MHz. The six bits MINTn[5:0] can be<br>programmed independently on any register setting, while the MSB<br>of MINTn (MINT[6]) is configured in conjunction with the Pn[1:0]<br>divider. See also table 7 on page 14. | According to the desired output<br>frequency and the VCO frequency<br>range. Set MINT to the lowest possible<br>VCO frequency for best phase noise.   |
| MFRACn[17:0] | Fractional Feedback Divider<br>Register n<br>(n = 03) | Sets the fractional value of the feedback divider resulting in a fraction of MFRAC0[17:0] $\div$ 2 <sup>18</sup> . From a 114.285MHz reference, this means the frequency is incremented by about 436Hz $\div$ <i>N</i> for each LSB increment.                                                                                                                                                                                                                                                                                                                                                                                                               | According to the desired output<br>frequency. In fractional mode, phase<br>noise is best for:<br>MFRAC = 0.015 to 0.496 and<br>MFRAC = 0.540 to 0.980 |
| Nn[6:0]      | Output Divider Register n<br>(n = 03)                 | Sets the output divider. The output divider value can range from 2, 3, 4, 5, 6 and 8, 10, 12 to 126 (step: 2). See table 4 on page 10 for the output divider coding.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | According to the desired output<br>frequency                                                                                                          |
| Pn[1:0]      | Pre-Scaler Register n<br>(n = 03)                     | Sets the PLL pre-scaler. The pre-scaler divider value has the range of 1, 2, 4 and 5. See table 7 on page 14 for the prescaler coding. Note the Pn[1:0] registers also set the Mn[6] bit of MINT (MINTn[6]).                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P= ÷1 (P=00)                                                                                                                                          |
| DG0          | Dither Gain                                           | Internal function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                     |
| DG1          | Dither Gain                                           | Internal function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                     |
| DG2          | Dither Gain                                           | Internal function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                     |
| DG3          | Dither Gain                                           | Internal function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                     |
| DSMn[1:0]    | DSM Order<br>(n = 03)                                 | Internal function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11                                                                                                                                                    |
| DSM_ENAn     | DSM Enable<br>(n = 03)                                | Delta Sigma Modulator Enable.<br>0 = DSM disabled. Use this setting for integer-PLL operation<br>1 = DSM enabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                     |
| LFn          | Loop Filter Value<br>(n = 03)                         | Together with CPn[1:0] sets the PLL loop parameters. A higher value results in lower bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                     |
| CPn[1:0]     | Charge Pump Current<br>(n = 03)                       | Together with LFn sets the loop parameters. A higher value results in higher loop bandwidth (opposite of LFn).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | if DSM_ENA=0, set CPn[1:0]=11<br>if DSM_ENA=1, set CPn[1:0]=00                                                                                        |
| FSEL[1:0]    | Frequency Select                                      | Selects from 4 available power-up default M and N combinations<br>to provide 4 available power-up default output frequencies. The<br>value of these bits are OR'ed with the Frequency Select pin<br>values. Toggling the FSEL[1:0] bits also forces the PLL to<br>recalibrate                                                                                                                                                                                                                                                                                                                                                                                | None                                                                                                                                                  |
| nPLL_BYP     | PLL Bypass                                            | PLL Bypass. The output frequency = oscillator frequency<br>(~114.285 MHz) divided by <i>N</i> .<br>0 = PLL Bypass<br>1 = PLL Enable (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                     |
| ADC_ENA      | ADC Enable                                            | 0 = ADC Disabled. Use for integer-PLL operation.<br>1 = ADC Enabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                       |

# Table 7. PLL Pre-Scaler P and Feedback Divider M6Coding

| Regist           | ter Bit <sup>1</sup> | Pre-Scaler P | Feedback-Divider          |  |  |
|------------------|----------------------|--------------|---------------------------|--|--|
| P <sub>n</sub> 1 | P <sub>n</sub> 0     |              | Bit MINT <sub>n</sub> [6] |  |  |
| 0                | 0                    | 1            | 0                         |  |  |
| 0                | 1                    | 2            | 0                         |  |  |
| 1                | 0                    | 4            | 1                         |  |  |
| 1                | 1                    | 5            | 1                         |  |  |

1.The  $P_n[1:0]$  bits control both the pre-scale  $P_n$  and the MSB of MINT<sub>n</sub> (MINT<sub>n</sub>[6]).

# Part 2: User-Configurable VCXO Devices in the 10-pin Package

# VCXO Block Diagram



Figure 2: VCXO Block Diagram (8N3QV01, 8N4QV01, 8N0QV01)

The block diagram of the VCXO circuit shown in figure 2 is similar to the block diagram of the XO circuit in figure 1 and consists of the same basic blocks. The reference frequency ( $f_{XTAL}$ ) is always equal to 114.285MHz. In addition to an XO, the VCXO has an analog VC control input for output frequency pulling. The VC input is internally

connected to an analog-to-digital converter which samples the VC input at high speed. The sampled value is digitally added to the fractional feedback divider (M) of the VCXO for frequency control.

The configuration of a VCXO is equivalent to the configuration of the XO. The same  $I^2C$  registers hold the four possible *P*, *M*, and *N* settings. In addition, the VCXO includes  $I^2C$  registers for VCXO gain control (ADC\_GAIN), and VCXO polarity (ADC\_POL) that control the

# RENESAS

## FemtoClockNG Ceramic 5x7 Modules

pull range of the selected output frequency. The VCXO gain control and polarity are pre-set by the factory and are stored in the registers on power-up, but may be modified by the user after power-up by writing the registers via  $l^2C$ .

# VCXO Frequency and Pull-Range Configuration

The following procedure is suggested to obtain a valid frequency configuration (*P*, *MINT*, *MFRAC* and *N*) for a given output frequency  $f_{OUT}$  and an approximate pull range  $\Delta fc$ . For a precise calculation of the VCXO pull range, such as for obtaining a minimum or maximum pull range requires the procedure in section Exact Calculation of the VCXO Pull Range on page 18.

Before starting to configure a device for a given pull range, it is recommended to read the section Crystal Stability on page 11

In an example, a VCXO will be configured to the nominal (center) frequency of 625 MHz and to the pull range  $\Delta$ fc of ±100ppm with a positive tuning slope: an increase of the voltage applied to VC increases the output frequency.

1. Determine the VCO frequency  $f_{VCO}$ , the pre-divider P and the post divider N:

VCO frequency and output divider *N* are determined as in step one in the previous paragraph (section XO Frequency Configuration on page 9): For  $f_{OUT}$ =625MHz, we obtain  $f_{VCO}$  = 2500 and *N*=4.

2. Calculate the required multiplication value (M):

For a *positive* tuning slope, *subtract* half of the desired pull range from the value for  $f_{VCO}$  obtained in step one. This will center the nominal output frequency ( $f_{OUT}$  at  $V_C = V_{CC} \div 2$ ) to the middle of the frequency pull range. Then, continue the calculation of *M* like in step 2 in the section XO Frequency Configuration on page 9.

Example: Value from step: M = 2500 MHz

Pull range  $\Delta fc = \pm 100 \text{ ppm}$ 

f<sub>VCO</sub> = 2500MHz - 100ppm = 2499.75MHz

Using the formulas presented in step 2 of the XO frequency configuration, the *M* value for this example configuration calculates to M = 21.8729492049 (= 2499.75 MHz ÷ 114.285 MHz)

3. Determine the integer part (MINT) and the fractional part (MFRAC) of M

The calculation of *MINT* and *MFRAC* for a given VCO frequency is equivalent to step 3 in the XO frequency configuration. In our example, M is 21.8729492049 and the result of the calculation is:

• MINTn = 21 (0x15) and

• MFRACn = 228,837.90.

Then, MFRACn is rounded to the next integer:

• MFRACn = 228,838.

As identified previously, the rounding causes a frequency error. Refer to the section XO Digital Frequency Synthesis Error on page 10 for details, which also applies to the VCXO devices.

4. Determine the gain and polarity of the VCXO

The gain of the VCXO is the ratio the output frequency change per control voltage change. The VCXO gain is programmable in 12.5 ppm steps and used for programming the pull range. The VCXO gain for a given pull range can be looked up (see table 8 on page 17).

In our example, the pull range of  $\pm 100$  ppm corresponds to the VCXO gain (ADC\_GAIN) of 8 (binary 001000).

For a positive tuning slope, the ADC\_POL bit is set to 0 and for a negative tuning slope, set ADC\_POL to 1. In our example, the ADC\_POL setting is 0.

5. Program the divider and register settings

Program any of the four Pn, MINTn, MFRACn, and Nn register sets with the calculated values. For the quad devices the number of register sets is four (n = 0, 1, 2, 3). For the dual frequency devices the number of register sets is two (n = 0, 1) while for the single devices there is only one register set available (n = 0). The Pn, MINTn, MFRACn and Nn register bits are located in the register file, which is described in table 5 on page 12.

Example:

- Value from step 1, Load Nn[6:0] = 0x04 (see table 4 for the *N* value coding)
- Value from step 2, load Pn[1:0] = 0x00 (see table 7 for the P and M value coding)
- Value from step3, load MINTn[6:0] = 0x15 (binary coding. See also table 7)
- Value from step 3, load MFRACn[17:0] = 0x37DE6 (binary coding)
- From step 4, load ADC\_GAIN = 8
- 5. PLL recalibration

Toggle the FSEL[1:0] bits in register 18 (See table 5 for the register map) or the FSEL[1:0] pins to force a PLL recalibration. PLL recalibration is required every time PLL feedback register (*MINT*, *MFRAC*) is reprogrammed after power-up.

#### **Negative Tuning Slope Configuration**

Programming the *negative* tuning slope starts with the configuration of the programmed VCO frequency *higher* than the nominal frequency by half of the desired pull range. In an example of an output frequency of 625 MHz and a  $\pm$ 100ppm pull range with a negative slope, set the VCO frequency to 2500 MHz + 100 ppm = 2500.0025 MHz and the calculation would then proceed as in step 2 before. In step 4, set ADC\_POL to 1.

From the above example, it should also be clear that it is also possible to program positive-only or negative-only deviation from nominal frequency (rather than  $\pm$  deviation from nominal frequency).

In summary:

- positive pull range: decrease M by  ${\rm \Delta}fc$  and set ADC\_POL to 0
- negative pull range: decrease M by  ${\it \Delta fc}$  and set ADC\_POL to 1

#### VCXO Pull Range and Absolute Pull Range (APR)

The absolute pull range (APR) is defined as the minimum guaranteed operating output frequency pull range for a full swing of the control voltage (VC=0 to VC=VCC). The XTAL frequency error reduces the pull range of the VCXO. In brief, the APR specifies how much of the programmed VCXO pull range is available to the application.

The APR can be calculated as the difference of the VCXO pull range and the total crystal stability:

APR = Pull range - Total Crystal stability (8)

APR = Pull range -  $f_T$ 

In VCXO applications, the required APR is known and the pull range must be calculated and programmed. The following procedure is recommended to obtain the VCXO pull range:

add the total crystal stability to the desired APR

• round to the next integer multiple of 12.5 ppm Example:

- desired APR: ±200 ppm
- temperature stability of VCXO:  $f_S = \pm 50$  ppm (these parameter are obtained from the datasheet of the selected VCXO:  $f_I = \pm 10$  ppm,  $f_S = \pm 50$  ppm,  $f_A = \pm 3$  ppm)
  - $f_T = f_I + f_S + f_A = \pm 63$  ppm, rounded up to  $\pm 75$  ppm.
  - Pull range = APR + (±75 ppm)
  - Pull range = ±275 ppm
  - Looking up ADC\_GAIN =22 (binary 10110) from table 8

Programming ADC\_GAIN = 22 will result in the desired APR of  $\pm$ 200 ppm.

| APR <sup>NOTE 1</sup> , | (ppm), VC = 0V to VCC for | a crystal of             | Typical Pull RangeNOTE 2 |   |   | ADC_ | GAIN |   |   |
|-------------------------|---------------------------|--------------------------|--------------------------|---|---|------|------|---|---|
| f <sub>S</sub> = 20 ppm | f <sub>S</sub> = 50 ppm   | f <sub>S</sub> = 100 ppm | (ppm)<br>VC = 0V to VCC  | 5 | 4 | 3    | 2    | 1 | 0 |
| n/a                     | n/a                       | n/a                      | n/a                      | 0 | 0 | 0    | 0    | 0 | 0 |
| ±0                      | ±0                        | ±0                       | ±12.5                    | 0 | 0 | 0    | 0    | 0 | 1 |
| ±0                      | ±0                        | ±0                       | ±25.0                    | 0 | 0 | 0    | 0    | 1 | 0 |
| ±4.5                    | ±4.5                      | ±0                       | ±37.5                    | 0 | 0 | 0    | 0    | 1 | 1 |
| ±17.0                   | ±17.0                     | ±0                       | ±50.0                    | 0 | 0 | 0    | 1    | 0 | 0 |
| ±29.5                   | ±29.5                     | ±0                       | ±62.5                    | 0 | 0 | 0    | 1    | 0 | 1 |
| ±42.0                   | ±42.0                     | ±0                       | ±75.0                    | 0 | 0 | 0    | 1    | 1 | 0 |
| ±54.5                   | ±54.5                     | ±0                       | ±87.5                    | 0 | 0 | 0    | 1    | 1 | 1 |
| ±67.0                   | ±67.0                     | ±0                       | ±100.0                   | 0 | 0 | 1    | 0    | 0 | 0 |
| ±79.5                   | ±49.5                     | ±0                       | ±112.5                   | 0 | 0 | 1    | 0    | 0 | 1 |
| ±92.0                   | ±62.0                     | ±12.0                    | ±125.0                   | 0 | 0 | 1    | 0    | 1 | 0 |
| ±104.5                  | ±74.5                     | ±24.5                    | ±137.5                   | 0 | 0 | 1    | 0    | 1 | 1 |
| ±117.0                  | ±87.0                     | ±37.0                    | ±150.0                   | 0 | 0 | 1    | 1    | 0 | 0 |
| ±(ADC_GAIN · 12.5) - 33 | ±(ADC_GAIN · 12.5) - 63   | ±(ADC_GAIN · 12.5) - 113 | ±(ADC_GAIN · 12.5)       |   |   |      |      |   |   |
| ±729.5                  | ±669.5                    | ±649.5                   | ±762.5                   | 1 | 1 | 1    | 1    | 0 | 1 |
| ±742.0                  | ±712.0                    | ±662.0                   | ±775.0                   | 1 | 1 | 1    | 1    | 1 | 0 |
| ±754.5                  | ±724.5                    | ±674.5                   | ±787.5                   | 1 | 1 | 1    | 1    | 1 | 1 |

Table 8. APR, Pull Range and ADC\_GAIN for devices with 20, 50 and 100 ppm crystals<sup>1 2</sup>

1. The ADC gain is set through I<sup>2</sup>C registers. APR (Absolute Pull Range) = Pull Range - Total stability. APR in table 8 is calculated for a XTAL with the temperature stability of  $\pm 20$  ppm (option codes K and L),  $\pm 50$  ppm (option codes E and F) and  $\pm 100$  ppm (option code A and B), an aging of  $\pm 3$  ppm (10 years) and the initial accuracy ( $\pm 10$  ppm).

2. The Pull Range specification in table 8 contains typical APR values. For exact APR numbers, please see the section "Exact Calculation of the VCXO Pull Range"



#### Exact Calculation of the VCXO Pull Range

For most applications, the programming of the VCXO pull range by looking up ADC\_GAIN in table 8 is sufficient. For an exact calculation, it must be taken into account that the feedback divider *(M)* depends on the VCXO pull range. An exact pull range calculation is applicable in applications that require to set a precise minimum or maximum APR. For these applications, ADCGAIN range should not be looked-up by table 8 but calculated as described below:

Pullrange = 
$$\pm \frac{1.27 \cdot 10^8}{2^{19}} \cdot \frac{\text{ADCGAIN}}{M}$$
 (ppm) <sup>(9)</sup>  
ADCGAIN =  $\frac{2^{19}}{1.27 \cdot 10^8} \cdot M \cdot \pm \text{Pullrange}$  (10)

The result, ADC\_GAIN, is the binary value to be programmed.

Example calculation: find the ADC\_GAIN setting for an output frequency of 622.08MHz and a desired APR of greater than  $\pm 100$  ppm:

 determine M and MINT using the steps in the section "VCXO Block Diagram": for f<sub>OUT</sub> = 622.08, M equals 21.77075879 (f<sub>VCO</sub>=2448.32MHz, N=4) • By substitution of the pull range by APR and resolving for ADC\_GAIN, we get:

ADCGAIN = 
$$\frac{2^{19}}{1.27 \cdot 10^8} \cdot M \cdot (\pm APR + f_I + f_S + f_A)$$
 (11)

NOTE: ADC\_GAIN: binary setting 1...63, step 1

f<sub>1</sub>... Initial accuracy (see datasheet)

f<sub>S</sub> ... Crystal temperature stability (see datasheet)

f<sub>A</sub> ... Crystal aging (see datasheet)

In the example, the minimum APR of  $\pm 100$  ppm for an output frequency of 622.08 MHz and a 20 ppm crystal temperature stability and 10 year aging ( $\pm 3$  ppm) requires to set ADC\_GAIN to:

 $\label{eq:add_gamma} \begin{array}{l} \text{ADC}\_\text{GAIN} = 0.00412825196 \cdot 21.77075879 \cdot (\pm 100 + (\pm 10) + (\pm 20) \\ + (\pm 3)) \end{array}$ 

ADC\_GAIN = 0.0898751 · (133) = 11.95, rounded up to 12 (binary: 001100)

#### **Register configuration**

Table 9 shows the register map for the XO. Table 6 description of each register bit with recommended settings for users wanting to program and optimize the device. On power-up, the device loads pre-set frequency and optimized PLL parameters settings into all registers

| Regis | Binary              | Register Bit |            |            |            |            |            |            |            |  |  |  |
|-------|---------------------|--------------|------------|------------|------------|------------|------------|------------|------------|--|--|--|
| ter   | Register<br>Address | D7           | D6         | D5         | D4         | D3         | D2         | D1         | D0         |  |  |  |
| 0     | 00000               | CP0[1]       | CP0[0]     | MINT0[4]   | MINT0[3]   | MINT0[2]   | MINT0[1]   | MINT0[0]   | MFRAC0[17] |  |  |  |
| 1     | 00001               | CP1[1]       | CP1[0]     | MINT1[4]   | MINT1[3]   | MINT1[2]   | MINT1[1]   | MINT1[0]   | MFRAC1[17] |  |  |  |
| 2     | 00010               | CP2[1]       | CP2[0]     | MINT2[4]   | MINT2[3]   | MINT2[2]   | MINT2[1]   | MINT2[0]   | MFRAC2[17] |  |  |  |
| 3     | 00011               | CP3[1]       | CP3[0]     | MINT3[4]   | MINT3[3]   | MINT3[2]   | MINT3[1]   | MINT3[0]   | MFRAC3[17] |  |  |  |
| 4     | 00100               | MFRAC0[16]   | MFRAC0[15] | MFRAC0[14] | MFRAC0[13] | MFRAC0[12] | MFRAC0[11] | MFRAC0[10] | MFRAC0[9]  |  |  |  |
| 5     | 00101               | MFRAC1[16]   | MFRAC1[15] | MFRAC1[14] | MFRAC1[13] | MFRAC1[12] | MFRAC1[11] | MFRAC1[10] | MFRAC1[9]  |  |  |  |
| 6     | 00110               | MFRAC2[16]   | MFRAC2[15] | MFRAC2[14] | MFRAC2[13] | MFRAC2[12] | MFRAC2[11] | MFRAC2[10] | MFRAC2[9]  |  |  |  |
| 7     | 00111               | MFRAC3[16]   | MFRAC3[15] | MFRAC3[14] | MFRAC3[13] | MFRAC3[12] | MFRAC3[11] | MFRAC3[10] | MFRAC3[9]  |  |  |  |
| 8     | 01000               | MFRAC0[8]    | MFRAC0[7]  | MFRAC0[6]  | MFRAC0[5]  | MFRAC0[4]  | MFRAC0[3]  | MFRAC0[2]  | MFRAC0[1]  |  |  |  |
| 9     | 01001               | MFRAC1[8]    | MFRAC1[7]  | MFRAC1[6]  | MFRAC1[5]  | MFRAC1[4]  | MFRAC1[3]  | MFRAC1[2]  | MFRAC1[1]  |  |  |  |
| 10    | 01010               | MFRAC2[8]    | MFRAC2[7]  | MFRAC2[6]  | MFRAC2[5]  | MFRAC2[4]  | MFRAC2[3]  | MFRAC2[2]  | MFRAC2[1]  |  |  |  |
| 11    | 01011               | MFRAC3[8]    | MFRAC3[7]  | MFRAC3[6]  | MFRAC3[5]  | MFRAC3[4]  | MFRAC3[3]  | MFRAC3[2]  | MFRAC3[1]  |  |  |  |
| 12    | 01100               | MFRAC0[0]    | N0[6]      | N0[5]      | N0[4]      | N0[3]      | N0[2]      | N0[1]      | N0[0]      |  |  |  |
| 13    | 01101               | MFRAC1[0]    | N1[6]      | N1[5]      | N1[4]      | N1[3]      | N1[2]      | N1[1]      | N1[0]      |  |  |  |
| 14    | 01110               | MFRAC2[0]    | N2[6]      | N2[5]      | N2[4]      | N2[3]      | N2[2]      | N2[1]      | N2[0]      |  |  |  |

## Table 9. I<sup>2</sup>C Register Map of the VCXO devices (8N3QV01, 8N4QV01, 8N0QV01)<sup>1</sup>

# Table 9. I<sup>2</sup>C Register Map of the VCXO devices (8N3QV01, 8N4QV01, 8N0QV01)<sup>1</sup>

| 15 | 01111 | MFRAC3[0]   | N3[6]       | N3[5]       | N3[4]       | N3[3]       | N3[2]       | N3[1]      | N3[0]      |
|----|-------|-------------|-------------|-------------|-------------|-------------|-------------|------------|------------|
| 16 | 10000 | reserved    | reserved    | reserved    | reserved    | reserved    | reserved    | reserved   | reserved   |
| 17 | 10001 | DBIT[0]     | DBIT[1]     | DBIT[2]     | DBIT[3]     | DBIT[4]     | DBIT[5]     | DBIT[6]    | reserved   |
| 18 | 10010 | ADC_ENA     | ADC_POL     | nPLL_BYP    | FSEL[1]     | FSEL[0]     | reserved    | reserved   | reserved   |
| 19 | 10011 | ADC_GAIN[5] | ADC_GAIN[4] | ADC_GAIN[3] | ADC_GAIN[2] | ADC_GAIN[1] | ADC_GAIN[0] | ADC_CLK[1] | ADC_CLK[0] |
| 20 | 10100 | P0[1]       | P0[0]       | MINT0[5]    | DSM0[1]     | DSM0[0]     | DG0         | DSM_ENA0   | LF0        |
| 21 | 10101 | P1[1]       | P1[0]       | MINT1[5]    | DSM1[1]     | DSM1[0]     | DG1         | DSM_ENA1   | LF1        |
| 22 | 10110 | P2[1]       | P2[0]       | MINT2[5]    | DSM2[1]     | DSM2[0]     | DG2         | DSM_ENA2   | LF2        |
| 23 | 10111 | P3[1]       | P3[0]       | MINT3[5]    | DSM3[1]     | DSM3[0]     | DG3         | DSM_ENA3   | LF3        |

1.Registers labeled "Reserved" are for future use. Access to reserved bits must write "0". Read access results are not defined.

# Table 10. I<sup>2</sup>C Function Descriptions of the VCXO devices (8N3QV01, 8N4QV01, 8N0QV01)

| Bits         | Name                                                  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Recommended Setting                                                                                                                                       |
|--------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| MINTn[5:0]   | Integer Feedback Divider Register n<br>(n = 03)       | Sets the integer portion of the feedback divider value. Can be set to<br>a value of 4 to 127. For binary values < 4, the value is x+4. So<br>programming 0000000 would yield a feedback divider of $\div$ 4,<br>0000001 = $\div$ 5, etc. It should also be noted that with a reference of<br>114.285MHz and P= $\div$ 1, the minimum value loaded into this register<br>should be 17 to remain above the minimum VCO frequency of<br>1950MHz. The six bits MINTn[5:0] can be programmed<br>independently on any register setting, while the MSB of MINTn<br>(MINT[6]) is configured in conjunction with the Pn[1:0] divider. See<br>Pn[1:0] bit settings in this table. | According to the desired<br>output frequency and the<br>VCO frequency range. Set<br>MINT to the lowest possible<br>VCO frequency for best<br>phase noise. |
| MFRACn[17:0] | Fractional Feedback Divider<br>Register n<br>(n = 03) | Sets the fractional value of the feedback divider resulting in a fraction of MFRAC0[17:0] $\div$ 2 <sup>18</sup> . From a 114.285MHz reference and P= $\div$ 1, this means the frequency is incremented by about 436Hz $\div$ <i>N</i> for each LSB increment.                                                                                                                                                                                                                                                                                                                                                                                                          | According to the desired<br>output frequency.<br>Best phase noise for:<br>MFRAC = 0.015 to 0.496<br>and<br>MFRAC = 0.540 to 0.980                         |
| Nn[6:0]      | Output Divider Register n<br>(n = 03)                 | Sets the output divider. The output divider value can range from 2, 3, 4, 5, 6 and 8, 10, 12 to 126 (step: 2). See table 4 on page 10 for the output divider coding.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | According to the desired<br>output frequency                                                                                                              |
| Pn[1:0]      | Pre-Scaler Register n<br>(n = 03)                     | Sets the PLL pre-scaler and the Mn[6] bit of MINT (MINTn[6]). The supported pre-scaler divider value is ÷1 and the supported Mn[6] value is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Always set Pn[1:0] to 00 for<br>P=÷1 and Mn[6]=0                                                                                                          |
| DG0          | Dither Gain                                           | Recommended setting = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                         |
| DG1          | Dither Gain                                           | Recommended setting = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                         |
| DG2          | Dither Gain                                           | Recommended setting = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                         |
| DG3          | Dither Gain                                           | Recommended setting = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                         |
| DSMn[1:0]    | DSM Order<br>(n = 03)                                 | . Do not change the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11                                                                                                                                                        |
| DBIT[6:0]    | Test Bits                                             | Do not change the default value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                           |
| DSM_ENAn     | DSM Enable<br>(n = 03)                                | Delta Sigma Modulator Enable.<br>0 = DSM not enabled<br>1 = DSM Enabled (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                         |
| LFn          | Loop Filter Value<br>(n = 03)                         | Together with CPn[1:0] sets the PLL loop parameters. A higher value results in lower bandwidth. Contact IDT for a recommendation for changing LFn.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                         |

# Table 10. I<sup>2</sup>C Function Descriptions of the VCXO devices (8N3QV01, 8N4QV01, 8N0QV01)

| CPn[1:0]      | Charge Pump Current                                 | Together with LFn sets the loop parameters. A higher value results<br>in higher loop bandwidth (opposite of LFn). Contact IDT for a<br>recommendation for changing LFn.                                                                                                                                                                 | 00                                                 |  |  |  |
|---------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|--|
| FSEL[1:0]     | Frequency Select                                    | Selects from 4 available power-up default M and N combinations to<br>provide 4 available power-up default output frequencies. The value<br>of these bits are OR'ed with the Frequency Select pin values.<br>Toggling the FSEL[1:0] bits also forces a recalibration of the PLL.                                                         | None                                               |  |  |  |
| nPLL_BYP      | by N.<br>0 = PLL Bypass<br>1 = PLL Enable (default) |                                                                                                                                                                                                                                                                                                                                         |                                                    |  |  |  |
| ADC_ENA       | ADC Enable                                          | 0 = ADC disabled<br>1 = ADC enabled (default)                                                                                                                                                                                                                                                                                           | 1 (enable)                                         |  |  |  |
| ADC_POL       | ADC Polarity                                        | 0 = Positive slope. Increasing VC increases the output frequency<br>(Default)<br>1 = Negative slope. Increasing VC decreases the frequency.                                                                                                                                                                                             |                                                    |  |  |  |
| ADC_GAIN[5:0] | ADC Gain                                            | Sets the gain and therefore the pull range of the VCXO000000ADC Not used000011 $\pm 12.5 ppm$ 000010 $\pm 25.0 ppm$ N $\pm (12.5 ppm * N)$ 111110 $\pm 775.0 ppm$ 111111 $\pm 787.5 ppm$ Note that this does not take into account crystal variations which must be included to calculate Absolute Pull Range (APR)Default setting: TBD |                                                    |  |  |  |
| ADC_CLK[1:0]  | ADC Clock Rate                                      | 00: f <sub>XTAL</sub> ÷8, 14.285625MHz<br>01: f <sub>XTAL</sub> ÷4 (default), 28.57125MHz<br>1x: reserved                                                                                                                                                                                                                               | pull range <150 ppm: 00<br>pull range >150 ppm: 01 |  |  |  |

# Part 3: Factory-Programmable 6-Pin XO and VCXO Devices

#### Introduction

In contrast to the user-programmable devices, the 6-pin oscillators are designed for factory-programming only. All frequency and PLL parameters are as flexible as in the 10-Pin devices but need a final frequency specification from the customer. Devices are programmed in the factory. The operating principles of the 6-Pin and 10-Pin devices are essentially the same, including the architecture and register depth and length for all registers relevant for frequency and pull range programming. Block diagrams are somewhat different in the number of supported pre-set frequencies. A serial programming interface is not supported, the devices have either no or a single

frequency select control pin. The pinouts of the 6-pin devices matches common industry-standard oscillator pinouts.

The generic part numbers of the factory-programmable XOs are 8N3S270, 8N4S270, 8N3S271, 8N4S271, 8NS3S272, 8N4S272, 8N3S273, 8N4S273 and 8N3D085. Part numbers 8N3DV85, 8N4DV85, 8N3SV75, 8N4SV75 are the factory-programmable VCXO devices. The part numbers with a "S" support a single, the part numbers with a "D" support two pre-set frequencies.

# Single-Frequency XO





Similar to what was previously shown for the 10-pin devices, the block diagram consists of the internal 3rd overtone crystal and oscillator which provide the reference clock  $f_{XTAL}$  of 114.285 MHz or 100 MHz. The 100MHz XTAL is used for integer-mode frequency synthesis (see the section XO Integer-Feedback Programming on page 23 for details). The PLL includes the FemtoClock NG VCO along with the Pre-divider (*P*), the fractional feedback divider (*M*) and the post divider (*N*). The *P*, *M*, and *N* dividers determine the output frequency based on the crystal reference frequency and are configured in the factory. The internal registers are used to hold one *P*, *M*, and *N* configuration setting. The *P*, *M*, and *N* frequency configurations support an output frequency range of 15.476MHz to

866.67MHz and 975MHz to 1,300MHz. See figure 3 for block diagram details. The frequency pre-set and desired XTAL frequency parameters are specified by the order code. For order details, please refer to the device datasheet.



# Single and Dual Frequency VCXO



Figure 4: VCXO Block Diagram (8N3DV85, 8N3SV75, 8N4DV85, 8N4SV75)

The block diagrams of the 8N3DV85/8N4DV85 and 8N3SV75/8N4SV75 are similar to the 8N3QV01/8N4QV01 quad-frequency block diagrams, except the aforementioned number of frequency pre-sets. In the case the 8N3DV85/8N4DV85, the selection the two pre-set frequencies is controlled by a single FSEL pin.

The 8N3DV85/8N4DV85 and 8N3SV75/8N4SV75 support the same level of flexibility than the other VCXO devices, but do not offer an I2C serial interface for in-field re-programming of the output frequencies. Consult the section VCXO Frequency and Pull-Range Configuration on page 16 for details on frequency and pull range programming capabilities. The section "Crystal Stability" applies as well. Factory pre-set programming involves the specification of the desired output frequencies and VCXO pull range by an order code. Contact IDT sales for obtaining order codes.

# **XO Integer-Feedback Programming**

#### Introduction

Each XO device supports frequency synthesis with the digital PLL limited to using an integer PLL-feedback divider. The advantage of the integer-feedback is the low output phase noise (typically 0.267 ps RMS for a 156.25 MHz output clock, 12kHz-20MHz integration range) compared to using the fractional PLL-feedback divider (about 0.8 ps RMS). Programming the XO to the integer PLL-feedback involves using *MINT* for synthesis, setting *MFRAC* to zero and disabling the DSM in the devices register for each pre-set frequency. The disadvantage of integer-feedback is a limited flexibility in frequency programming. The frequency resolution  $\Delta f$  of the synthesizer is a function of the length of the *M* (*MINT* + *FRAC*) register. With *MFRAC* = 0, the resolution is limited to a small range of output frequencies compared to using the full fractional-feedback capabilities of the synthesizer core. Note that the digital synthesis error is zero when *MFRAC*=0.

Integer-feedback works with any of the two available crystal reference frequencies of 100 and 114.285 MHz. IDT recommends to order XO devices with a 100 MHz XTAL for the wider range of popular industry frequencies that can be accomplished with that reference frequency. Devices ordered with pre-set integer PLL feedback use the order codes dddd = 1xxx.

VCXO devices do not support integer-feedback: frequency pulling requires the fractional-feedback divider.

#### **Principles of Operation**

The integer-only mode uses the synthesizer integer core rather than the fractional-feedback. *MFRAC* must set to zero and the DSM disabled. Output frequencies are derived from a 100 MHz reference frequency by using integer multiplication and division. The 2-bit prescaler (*P*), 7-bit integer feedback divider (*MINT*) and the 7-bit output divider (*N*) are available for frequency generation. The output frequency  $f_{OUT}$  is calculated by:

$$f_{OUT} = f_{XTAL} \cdot \frac{MINT}{P \cdot N}$$
(12)

or by using the recommend XTAL frequency:

$$f_{OUT} = 100MHz \cdot \frac{MINT[4:0]}{P[4:0] \cdot N[6:0]}$$

Register configuration, crystal stability and the selection of pre-set frequency characteristics and features remains the same also for integer-feedback. It is recommended to follow to following procedure for obtaining a valid configuration:

#### **Frequency Configuration**

1. In integer-feedback mode, the device supports the output frequencies that satisfy *all* of these criteria: -  $f_{OUT} = 100.00 \text{ MHz} \div P \cdot MINT \div N$ 

- 1950 MHz <= (f<sub>OUT</sub> · *N*) <= 2600 MHz
- P is either 1, 2, 4 or 5
- N is in the range of 2, 3, 4, 5, 6 or
- N is in the range of 8, 10, 12..., 124, 126 (increment 2)
- MINT is in the range of 1...127 and is an integer

2. Determine the VCO frequency and output divider *N*: Multiplying the desired output frequency  $f_{OUT}$  by some integer *N* (*N* is the output divider value and has the range of 2, 3, 4, 5, 6, 8, 10,...,126, see table 11) that will situate the VCO frequency within the PLL lock range (1950MHz to 2600MHz). For example, if an output frequency of 400MHz is desired, the output divider must be set to N = 5, which will result in a VCO frequency of 2000MHz. 2000MHz satisfies the PLL lock frequency range criteria. The setting for the N registers can be looked-up from table 11: N = 5 corresponds to the register setting of 0x05.

3. Calculate the required multiplication value M in conjunction with the pre-scaler P:

Divide the VCO frequency from step 2 by the PLL reference frequency  $f_{REF} \div P$ . *P* can be equal to 1, 2, 4 or 5. Set P to 1, 2, 4 or 5 (in this order) and check with the conditions under step 1 to achieve a valid *P*, *M* and *N* combination.

If multiple *P*, *M* and *N* configurations are available for a given output frequency, select the one with the smallest P divider and smallest possible M divider. For instance, to achieve an output frequency of 400 MHz, the configuration P=1, M=20 and N=5 is preferred over P=2, M=48 and N=6. The highest possible phase detector frequency and the smallest possible feedback divider ensures the best possible phase noise characteristics. The PLL reference frequency is the frequency of the internal crystal oscillator (100.00MHz).

4. Program any of the Pn, MINTn and Nn register sets (n = 0, 1, 2 or 3) with the calculated values: MINTn = 20 (0x14), N = 5 (0x05)). The devices have one, two or four frequency sets. In the case multiple frequency sets, the FSEL[1:0] pin(s) select(s) the register set that sets the output frequency. For correct operation, set both the DSM\_ENAn and ADC\_ENA bits to zero (disable).

#### 5. PLL recalibration (10 pin devices)

Toggle the FSEL[1:0] bits in register 18 (See table 5 for the register map) or the FSEL[1:0] pins to force a PLL recalibration. PLL recalibration is required every time PLL feedback register (*MINT*) is reprogrammed after power-up.

# Table 11. PLL Post Divider N Coding<sup>1</sup>

| Register Bit         | Frequency Divider | Output frequency range     |                               |  |  |  |  |
|----------------------|-------------------|----------------------------|-------------------------------|--|--|--|--|
| N <sub>N</sub> [6:0] | N                 | f <sub>OUT,MIN</sub> (MHz) | <sup>f</sup> out,max<br>(MHz) |  |  |  |  |
| 000000X              | 2                 | 975                        | 1300                          |  |  |  |  |
| 0000010              | 2                 | 975                        | 1300                          |  |  |  |  |
| 0000011              | 3                 | 650                        | 866.66                        |  |  |  |  |
| 0000100              | 4                 | 487.5                      | 650                           |  |  |  |  |
| 0000101              | 5                 | 390                        | 520                           |  |  |  |  |
| 000011X              | 6                 | 325                        | 433.33                        |  |  |  |  |
| 000100X              | 8                 | 243.75                     | 325                           |  |  |  |  |
| 000101X              | 10                | 195                        | 260                           |  |  |  |  |
| 000110X              | 12                | 162.5                      | 216.66                        |  |  |  |  |
| 000111X              | 14                | 139.29                     | 185.71                        |  |  |  |  |
| 001000X              | 16                | 121.87                     | 162.5                         |  |  |  |  |
|                      | N (even integer)  | (1950 ÷ <i>N</i> )         | (2600 ÷ <i>N</i> )            |  |  |  |  |
| 111101X              | 124               | 15.73                      | 20.97                         |  |  |  |  |
| 111111X              | 126               | 15.48                      | 20.63                         |  |  |  |  |

1.NOTE: "X" can be either 0 or 1 (don't care).

### **Example Configurations**

The following configurations are examples for the generation of popular standard industry frequencies. All frequencies are generated with zero-ppm deviation from the internal reference frequency of 100MHz. The stability of the output frequency only depends only the stability of the internal 100.00 MHz crystal.

#### Table 12. Ethernet Configurations

|   | Configuration | f (MU-) |                        |
|---|---------------|---------|------------------------|
| Р | Μ             | Ν       | f <sub>OUT</sub> (MHz) |
| 1 | 20            | 80      | 25                     |
| 1 | 20            | 16      | 125                    |
| 1 | 25            | 16      | 156.25                 |
| 1 | 25            | 8       | 312.5                  |

## Table 13. Configurations for FibreChannel

|   | f (MH~) |    |                        |
|---|---------|----|------------------------|
| Р | М       | Ν  | f <sub>OUT</sub> (MHz) |
| 2 | 85      | 20 | 106.25                 |
| 2 | 51      | 10 | 212.5                  |

## Table 14. Configurations for PCIe

|   | Configuration | f (MH-) |                        |
|---|---------------|---------|------------------------|
| Р | Μ             | Ν       | f <sub>OUT</sub> (MHz) |
| 1 | 20            | 20      | 100                    |
| 1 | 20            | 10      | 200                    |
| 1 | 20            | 8       | 250                    |

#### Table 15. Configurations for Processor and DSP Clocks

|   | Configuration |    | f (MU-)                |
|---|---------------|----|------------------------|
| Р | Μ             | Ν  | f <sub>OUT</sub> (MHz) |
| 5 | 99            | 60 | 33                     |
| 1 | 20            | 60 | 33.3333                |
| 1 | 20            | 40 | 50                     |
| 5 | 99            | 30 | 66                     |
| 1 | 20            | 30 | 66.6666                |
| 1 | 20            | 20 | 100                    |
| 1 | 21            | 14 | 150                    |
| 1 | 20            | 12 | 166.6666               |
| 1 | 20            | 10 | 200                    |

## Table 16. Other example Frequency Configurations

|   | Configuration |    | 6 (MILI-)              |
|---|---------------|----|------------------------|
| Р | М             | N  | f <sub>OUT</sub> (MHz) |
| 1 | 20            | 2  | 1000                   |
| 1 | 24            | 3  | 800                    |
| 1 | 24            | 4  | 600                    |
| 1 | 20            | 4  | 500                    |
| 1 | 20            | 5  | 400                    |
| 2 | 45            | 12 | 187.5                  |
| 2 | 45            | 6  | 375                    |
| 1 | 24            | 20 | 120                    |
| 5 | 112           | 14 | 160                    |

# **Serial Interface Description**

The FemtoClockNG Ceramic 5x7 Modules have an I<sup>2</sup>C-compatible configuration interface to access any of the internal registers for frequency and PLL parameter programming. The devices act as a slave device on the I<sup>2</sup>C bus and has the address 0b1101110. The interface accepts byte-oriented block write and block read operations. An address byte (P) specifies the register address. See table as the byte position of the first register to write or read. Data bytes (registers) are accessed in sequential order from the lowest to the highest byte (most significant bit first, Table 18 and table Table 19). Read and write block transfers can be stopped after any

complete byte transfer. It is recommended to terminate I<sup>2</sup>C the read or write transfer after accessing byte #23.

For full electrical I<sup>2</sup>C compliance, it is recommended to use external pull-up resistors for SDATA and SCLK. The internal pull-up resistors have a size of  $50k\Omega$  typical.

# Table 17. I<sup>2</sup>C Device Slave Address

| 1 | 1 | 0 | 1 | 1 | 1 | 0 | R/W |
|---|---|---|---|---|---|---|-----|
|   |   |   |   |   |   |   |     |

# Table 18. Block Write Operation

| Bit           | 1     | 2:8           | 9    | 10  | 11:18             | 19  | 20:27            | 28                  | 29-36 | 37  |               |     |      |
|---------------|-------|---------------|------|-----|-------------------|-----|------------------|---------------------|-------|-----|---------------|-----|------|
| Description   | START | Slave Address | W(0) | ACK | Address<br>Byte P | ACK | Data Byte<br>(P) | e ACK Data Byte ACK |       | ACK | Data Byte<br> | ACK | STOP |
| Length (bits) | 1     | 7             | 1    | 1   | 8                 | 1   | 8                | 1                   | 8     | 1   | 8             | 1   | 1    |

# Table 19. Block Read Operation

| Bit           | 1     | 2:8              | 9        | 10          | 11:18             | 19          | 20                | 21:27            | 28       | 29          | 30:37            | 38          | 39-46              | 47          |               |             |      |
|---------------|-------|------------------|----------|-------------|-------------------|-------------|-------------------|------------------|----------|-------------|------------------|-------------|--------------------|-------------|---------------|-------------|------|
| Description   | START | Slave<br>Address | W<br>(0) | A<br>C<br>K | Address<br>Byte P | A<br>C<br>K | Repeated<br>START | Slave<br>Address | R<br>(1) | A<br>C<br>K | Data Byte<br>(P) | A<br>C<br>K | Data Byte<br>(P+1) | A<br>C<br>K | Data Byte<br> | A<br>C<br>K | STOP |
| Length (bits) | 1     | 7                | 1        | 1           | 8                 | 1           | 1                 | 7                | 1        | 1           | 8                | 1           | 8                  | 1           | 8             | 1           | 1    |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.