# RENESAS

### RICBox GUI Software for FemtoClock3-Wireless

This document explains how to use the Renesas IC Toolbox (RICBox) software to configure and control FemtoClock3-Wireless devices. For general RICBox instructions, see the <u>RICBox Software Manual.</u>

# Contents

| 1.  | Insta              | Installation and Setup2                                         |               |  |  |  |  |  |  |  |  |
|-----|--------------------|-----------------------------------------------------------------|---------------|--|--|--|--|--|--|--|--|
| 2.  | <b>Load</b><br>2.1 | ing and Creating Configurations<br>Creating a new Configuration | <b>2</b><br>2 |  |  |  |  |  |  |  |  |
|     | 2.2                | Loading a Settings File                                         | 3             |  |  |  |  |  |  |  |  |
|     | 2.3                | Adding Configurations to a Settings File                        | 4             |  |  |  |  |  |  |  |  |
| 3.  | Side               | Panel Buttons                                                   | 5             |  |  |  |  |  |  |  |  |
| 4.  | Cont               | rol Panel (Device Overview)                                     | 6             |  |  |  |  |  |  |  |  |
| 5.  | Conf               | iguration View                                                  | 7             |  |  |  |  |  |  |  |  |
| 6.  | Regi               | ster View                                                       | 8             |  |  |  |  |  |  |  |  |
| 7.  | Bloc               | k Diagram View                                                  | 8             |  |  |  |  |  |  |  |  |
|     | 7.1                | OSCI Block                                                      | 9             |  |  |  |  |  |  |  |  |
|     | 7.2                | APLL Block                                                      | 9             |  |  |  |  |  |  |  |  |
|     | 7.3                | Outputs Block                                                   | 10            |  |  |  |  |  |  |  |  |
|     | 7.4                | FOD Block                                                       | 11            |  |  |  |  |  |  |  |  |
|     | 7.5                | CLKIN Inputs Block                                              | 12            |  |  |  |  |  |  |  |  |
|     | 7.6                | References Block                                                | 12            |  |  |  |  |  |  |  |  |
|     | 7.7                | DPLL Block                                                      | 14            |  |  |  |  |  |  |  |  |
|     | 7.8                | GPIO Block                                                      | 14            |  |  |  |  |  |  |  |  |
|     | 7.9                | Serial Block                                                    | 15            |  |  |  |  |  |  |  |  |
|     | 7.10               | Combo Bus Block                                                 | 15            |  |  |  |  |  |  |  |  |
|     | 7.11               | SYSREF Block                                                    | 18            |  |  |  |  |  |  |  |  |
|     | 7.12               | Time Sync TDC Block                                             | 24            |  |  |  |  |  |  |  |  |
| 8.  | Devi               | ce Connection                                                   | 27            |  |  |  |  |  |  |  |  |
| 9.  | Com                | Common Configurable Settings                                    |               |  |  |  |  |  |  |  |  |
|     | 9.1                | Saving/Programming EEPROM Images                                | 28            |  |  |  |  |  |  |  |  |
| 10. | Revision History   |                                                                 |               |  |  |  |  |  |  |  |  |

# 1. Installation and Setup

Ensure that the latest version of the Renesas IC Toolbox (RICBox) software is installed. New versions are released frequently and can provide a better experience with new functionality. The RICBox software can be installed directly from the <u>RICbox</u> webpage on the Renesas website.

*Note*: Both RICBox software and FemtoClock3-Wireless device plugin must be installed to access the user interface. If the device is not listed in the RICBox plugin list, then manual installation is required. For instructions on how to install the latest version of RICBox, device plugins, and maintain updates, see sections 1 and 11 of the <u>RICBox Software Manual</u>.

# 2. Loading and Creating Configurations

#### 2.1 Creating a new Configuration

- 1. Start > RICBox
- 2. Click Create new project.



Figure 1. Open New Project in RICBox

- 3. Use the Select a Product Family box to choose the "FemtoClock3" devices.
- 4. Select the variant being evaluated and click **OK**. In this example, RC38312A is used.

| RENESAS                 | RICBox (Internal)*       |    |    |   |
|-------------------------|--------------------------|----|----|---|
| Select a Product Family | Select a Product Variant |    |    |   |
| RCx25x4A                | RC38108A1                |    |    |   |
| FemtoClock3             | RC38108A2                |    |    |   |
| ProXo2                  | RC38112A1                |    |    |   |
| VersaClock7             | RC38112A2                |    |    |   |
|                         | RC38208A1                |    |    |   |
|                         | RC38208A2                |    |    |   |
|                         | RC38312A1                |    |    |   |
|                         | RC38312A2                |    |    |   |
|                         |                          |    |    |   |
| TBD                     |                          |    |    |   |
|                         |                          |    |    |   |
|                         |                          |    |    |   |
|                         |                          |    |    |   |
|                         |                          | ck | OK | < |

Figure 2. Selecting RC38312A Device GUI in RICBox



#### 2.2 Loading a Settings File

Loading a settings file is like creating a new one.

1. To load an existing settings file, click on the **Browse** button just after opening the RICBox software. This will take the user to a file browser.

*Note*: Recently used settings files are under the "Recent Files" section.

| Renesas                             | RI |
|-------------------------------------|----|
| File Help                           |    |
| RENESA<br>BIG IDEAS FOR EVERY SPACE | S  |
| <u>Create new project</u>           |    |
| Open project                        |    |
|                                     |    |

Figure 3. Open Existing Project

2. Navigate to the directory that stores the settings file and select it. RICBox settings files have the file type '.rbs'.

| Organize 👻 New folder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | r                   |                          |        | E                                       |                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|--------|-----------------------------------------|-------------------|
| 🗸 👎 Quick access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ^                   | Name                     | Status | Date modified                           | Туре              |
| Desktop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | *                   | RC38312A_test_config.rbs | Ø      | 12/20/2023 3:56 AM                      | RBS File          |
| United Street St | *                   |                          |        |                                         |                   |
| Documents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | * 🗸 -               | <                        |        |                                         | >                 |
| File na                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | me: RC38312A_test_c | onfig.rbs                |        | <ul> <li>✓ Settings Files (*</li> </ul> | .rbs) (*.rbs) 🗸 🗸 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                          |        | Open                                    | Cancel            |

Figure 4. Select .rbs File

#### 2.3 Adding Configurations to a Settings File

More than one device configuration can be created at a time. Different configurations can hold differing device settings but still be saved to the same RICBox settings file (.rbs).

1. In the lower right corner of a plugin GUI click on the part number box to view the configuration selection drop-down menu.



Figure 5. Configuration Menu

Use this menu to change the currently active configuration. The initial configuration is always labeled default.



Figure 6. Configuration Selection

2. Click on the settings button to view the configurations pop-up menu.



Figure 7. Configuration Settings

|   |         | Configurations | × |
|---|---------|----------------|---|
| 1 | default |                | Ē |
| 2 | config2 |                | Ū |
| 3 | config3 |                | Ū |
|   |         |                |   |
|   |         |                |   |
|   |         |                |   |
|   |         |                |   |
|   |         |                |   |
|   |         |                |   |
|   |         | + New Config   |   |

Figure 8. Configurations Pop-up Menu

3. Click the numbers to change the currently active configuration. Green is the active configuration.



Figure 9. Currently Active Configuration

# 3. Side Panel Buttons

The side panel consists of five separate buttons. Each button opens a separate page. Each page has a unique view, allowing the configuration of the device from different perspectives.

- **Overview** button opens the device overview page.
- Wizard button opens the initial wizard page.
- Configuration button displays the register settings in a readable text format with a search engine.
- Register button shows a graphic of the registers in the device.
- Block Diagram button opens a configurable block diagram view



Figure 10. Side Panel Buttons

# 4. Control Panel (Device Overview)

The control panel view displays an overview page depicting the major settings for the device. This page can be used as an important reference for the overall device configuration.

| RC38312A1             |                                       |
|-----------------------|---------------------------------------|
| Settings<br>Dash Code |                                       |
| Modes                 |                                       |
| DPLL[0]               | ja                                    |
| DPLL[1]               | synth                                 |
| DPLL[2]               | synth                                 |
| Inputs                |                                       |
| XIN                   | 49.152MHz                             |
| CLKINO                | 10MHz                                 |
| CLKIN1                | None                                  |
| CLKIN2                | None                                  |
| CLKIN3                | None                                  |
| nCLKINO               | None                                  |
| nCLKIN1               | None                                  |
| nCLKIN2               | None                                  |
| nCLKIN3               | None                                  |
| SysClock              |                                       |
| Quad sys clock        | ~227.2727MHz                          |
| Outputs               |                                       |
| OUTO                  | disabled                              |
| OUT1                  | disabled                              |
| 0012                  | disabled                              |
| 0013                  | disabled                              |
| OUT4                  | disabled                              |
| 0015                  | disabled                              |
| 0016                  | disabled                              |
| 0017                  | disabled                              |
| 0018                  | disabled                              |
| 0019                  | disabled                              |
| 00110                 | disabled                              |
|                       | disabled                              |
| APLL Commence         | 10CUs ( 0.006 ant from and of 10CUs)  |
| APLL Frequency        | TUGHZ (-0.000ppt from goal of TUGHZ)  |
| Divider               | PFO = X0 + LPF_0                      |
| Loop Randwidth        | ~205,4303                             |
| Dhace Maroin          | ~ 1.105714Hz                          |
| Third Pole Frequency  | ~70.552 degrees                       |
| DDL (0)               | ~51051WI12                            |
| Enabled               | Var                                   |
| DDLL Profile          | IAMODE (jitter attenuator mode)       |
| DPLL Frequency        | 10GHz                                 |
| FOD Output FEO        | FFO - XO                              |
| Divider               | 500                                   |
| Normal Bandwidth      | ~24.392Hz                             |
| Acquire Bandwidth     | ~243.9197Hz                           |
| Decimator Bandwidth   | ~1.5542kHz                            |
| Normal Gain Peaking   | ~0,1964 (-1.776% from goal of 0.2)dB  |
| Acquire Gain Peaking  | ~0.1925 (-3.7496% from goal of 0.2)dB |
| DPLL[1]               |                                       |
| Enabled               | no                                    |
| DPLL[2]               |                                       |
| Enabled               | no                                    |

Figure 11. Control Panel (Device Overview)

# 5. Configuration View

Configuration view enables easy movement through register settings via the tabs at the top of the page. Each section has all the critical registers and data fields listed to configure the device block.

| <u> </u>          | Search   | OSCI      | Inputs   | APLL | TDC APLL | DPLL | FOD | Outputs | GPIO | TDC References |  |
|-------------------|----------|-----------|----------|------|----------|------|-----|---------|------|----------------|--|
|                   | Search   | 1         |          |      |          |      |     |         |      |                |  |
| p.                | Keywo    | ord       |          |      |          |      |     |         |      |                |  |
| Ē <sub>tē</sub> , | addeno   | dum_ver   | sion     |      |          |      |     |         |      |                |  |
|                   | apll_fb  | _div_rati | 0        |      |          |      |     |         |      |                |  |
|                   | apll_fre | eq_actua  | I        |      |          |      |     |         |      |                |  |
|                   | apl_fre  | eq_goal   |          |      |          |      |     |         |      |                |  |
| q                 | apll_lo  | op_filter | bw       |      |          |      |     |         |      |                |  |
|                   | auto_w   | vrite     |          |      |          |      |     |         |      |                |  |
|                   | combo    | _dco_ts_  | _to_apll |      |          |      |     |         |      |                |  |
|                   | combo    | _dco_ts_  | _to_fod0 |      |          |      |     |         |      |                |  |

Figure 12. Configuration View

The search tab provides access to the configurable fields through a search bar. The search engine can be used to find any specific configurable field.

| <u> </u>  | Search   | OSCI              | Inputs   | APLL | TDC APLL | DPLL | FOD | Outputs | GPIO | TDC References |  |  |  |
|-----------|----------|-------------------|----------|------|----------|------|-----|---------|------|----------------|--|--|--|
|           | Search   |                   |          |      |          |      |     |         |      |                |  |  |  |
| p.        | Keywo    | Keyword apli      |          |      |          |      |     |         |      |                |  |  |  |
|           | apll_fb  | apll_fb_div_ratio |          |      |          |      |     |         |      |                |  |  |  |
|           | apll_fre | eq_actua          |          |      |          |      |     |         |      |                |  |  |  |
| <u>نې</u> | apll_fre | eq_goal           |          |      |          |      |     |         |      |                |  |  |  |
| <br>1     | apll_loo | op_filter         | bw       |      |          |      |     |         |      |                |  |  |  |
| q         | combo    | _dco_ts_          | _to_apll |      |          |      |     |         |      |                |  |  |  |

Figure 13. Search for Registers

# 6. Register View

The register view shows a graphical diagram of the registers and enables reading or writing any of the individual registers. By clicking on the individual register block, the given registers for that block will appear to the right. They can either be adjusted by writing directly to the diagram or entering values into the data fields on the right.



Figure 14. Register View

# 7. Block Diagram View

The Block Diagram view shows the datasheet representation of the FemtoClock3-Wireless devices. The main diagram allows setting the output frequency, setting the XIN frequency, setting the input frequencies, and viewing the output frequency estimate. Each block has its own pop-out page. This can be accessed by clicking on the block.

Note: Grey blocks can be clicked to access additional menus. White and blue shaded blocks are inaccessible.



Figure 15. Main Block Diagram

#### 7.1 OSCI Block

The OSCI block can be used to control the crystal frequency and the input capacitance. The GUI assumes a default value of 8.03pF load capacitance as a combination of fixed internal and PCB stray capacitance. Entering a higher value will adjust the internal tuning cap settings.

For more information about load capacitance for FemtoClock3-Wireless, see the "Load Capacitance" section of the application note, <u>Choosing the Correct Crystal or XO for FemtoClock 3 and FemtoClock 3 Wireless</u>.

|         |                  |   |              | RENES | <b>AS</b> 0:            | SCI   | — | × |   |
|---------|------------------|---|--------------|-------|-------------------------|-------|---|---|---|
|         |                  |   | $\backslash$ | 🎒 🗄 🚳 | Q. Q.                   |       |   |   |   |
|         | <u>Frequency</u> | 6 |              |       | Input                   | Pad   |   |   |   |
| XTAL/XO | 54MHz            | đ | OSCI         | - *   |                         |       |   |   | 2 |
|         |                  | Ľ |              |       | Frequency               | 54MHz |   |   |   |
| CLKINO  | None             | đ | CLKINO       |       | CL Goal (pF)            | 8     |   |   |   |
| nCLKIN0 | None             | đ | CERINO       |       | CL Actual (pF)          | 8.03  |   |   |   |
|         |                  |   |              |       |                         |       |   |   |   |
|         |                  |   |              |       | PCB Stray XIN Pin (pF)  | 2.5   |   |   |   |
| CLKIN2  | None             | đ |              |       | PCB Stray XOUT Pin (pF) | 2.5   |   | Ŭ |   |
| nCLKIN2 | None             | đ | CLKIN2       |       | XIN Pin Is Overdriven   |       |   |   |   |
|         |                  |   |              |       |                         |       |   |   |   |
|         |                  |   |              |       |                         |       |   |   |   |

Figure 16. OSCI Block

#### 7.2 APLL Block

The APLL block gives access to the crystal frequency, VCO frequency, low pass filter (LPF) resistor, and feedback divider. The feedback divider is automatically calculated by the software when the VCO frequency and crystal frequency are set.



Figure 17. APLL Block

#### 7.3 Outputs Block

The Outputs Block consists of the output reference selection, integer output divider (IOD), and output signal type selection.

Output references can be selected between FODs and VCO/N. This indicated the input frequency that is divided down by the IOD. The input reference is displayed on the main diagram.

|                                                                                                             |      |                          | 1        | Frequency Target |          | <u>Actual</u> |
|-------------------------------------------------------------------------------------------------------------|------|--------------------------|----------|------------------|----------|---------------|
|                                                                                                             |      | SYSREF                   | Out0     | None             | disabled |               |
| RENESAS                                                                                                     |      | OUTO                     |          |                  |          | o x           |
| 🚡 😳 🍰 🍭 🍭                                                                                                   |      |                          |          |                  |          |               |
| Source<br>2.5GHz<br>2.5GHz<br>Converting<br>Reference selection<br>Incoming frequence<br>to be divided down | IODO | Output Pad  POWERED DOWN | Advanced | disabled         |          |               |

Figure 18. Outputs Block

*Note*: Out0 to Out5 can only reference VCO/N.

Output frequency can range between 1MHz to 1GHz for differential signals and 1MHz to 250MHz for singleended signals. Output type can be selected between LVDS, HSCL, and CML. Outputs 8–11 can support CMOS.



Figure 19. Output Signal Type Selection

The Advanced Block allows for configuring the output frequency, terminations, and voltage/amplitude settings. The Enable Source section dropdown menu chooses how the output enable is controlled, either through GPIO or register setting.

| RENESAS          | OUTO                                                                    | - 0 |
|------------------|-------------------------------------------------------------------------|-----|
| 💼 💀 🔍 🍭          |                                                                         |     |
| Source           | IOD0 Output Pad                                                         |     |
| VCO/N ✓ 🖬 2.5GHz | 0x000028                                                                |     |
|                  |                                                                         |     |
|                  |                                                                         |     |
|                  |                                                                         |     |
| F                | OUTO                                                                    |     |
|                  |                                                                         |     |
| Phase            | Frequency None                                                          |     |
| Inger            | Output Type POWERED DOWN 🗸                                              |     |
|                  | Actual Frequency: None                                                  |     |
|                  | Enable Control CMOS                                                     |     |
|                  |                                                                         |     |
|                  | Enable Source out_driver_en Y 🖬 Mode P and N output pins will be op Y 🖬 |     |
|                  |                                                                         |     |
|                  |                                                                         |     |
|                  |                                                                         |     |

Figure 20. Output Signal Advanced Settings

### 7.4 FOD Block

The FOD block is used to control the fraction output dividers. The page shows settings for FOD output frequency, FOD mode, and the fractional output divider.

The FOD input reference is the VCO frequency. FOD output frequency ranges from 120MHz to 700MHz. The divider is automatically calculated by the software when the FOD frequency is set.



Figure 21. FOD Block

#### 7.5 CLKIN Inputs Block

Clicking on the **CLKIN**x block allows the control of the input signal type selection, frequency, and AC-coupling.

|         | Frequency |   |         | RENESAS    | CLKING               | )/nCLKIN0       | —          |   | × |   |
|---------|-----------|---|---------|------------|----------------------|-----------------|------------|---|---|---|
| XTAL/XO | 49.152MHz | ſ | OSCI    | 🔒 🕂 🔒 🍳 🤅  | Ð                    |                 |            |   |   | 2 |
|         |           |   |         |            | CL                   | KIN0            |            |   |   |   |
| CLKINO  | 10        | â |         |            | Input Enable         |                 | ✓ <b>n</b> |   |   |   |
| nCLKINO | None      | Ð | CLKINO  |            | CLKIN Frequency      | 10              | ê          |   |   |   |
|         |           |   |         |            | nCLKIN Frequency     | None            | 6          |   |   |   |
| CLKIN1  | None      | Ð | CLKIN1  |            |                      |                 |            |   |   |   |
| nCLKIN1 | None      |   | CENINI  |            | Input Mode           | LVCMOS          | ~ <b>0</b> |   |   |   |
|         |           |   |         |            | AC Coupling          |                 |            |   |   |   |
| CLKIN2  | None      | ſ | CLKIND. |            | Differential AC Coup | ling Enable     |            |   |   |   |
| nCLKIN2 | None      | Ð | CLKINZ  |            | Single-Ended AC Co   | upling Enable   |            |   |   |   |
|         |           |   |         |            |                      |                 |            |   |   |   |
| CLKIN3  | None      | Ð | CL KIN2 |            |                      |                 |            |   |   | ۲ |
| nCLKIN3 | None      |   | CENINS  | CMOS Sel   | CMOS inp             | out is selected | i v        |   |   |   |
|         |           |   |         | Input PMOS | S/NMOS PMOS inp      | out pair is ena | bled (I 🗸  | Ð |   |   |
|         |           |   |         |            |                      |                 |            |   |   |   |

Figure 22. CLKIN Block

### 7.6 References Block

Clock inputs are connected to a mux to determine which reference each clock corresponds to. Any DPLL can choose between references 0–3 as its input.



Figure 23. References Block

References must be divided down below 33MHz for the DPLL to lock to them. The input reference divider is accessible through the ref buttons. Clock loss of signal and frequency monitors are available through the Clock Monitor Button.



Figure 24. Advanced Reference Settings

#### 7.7 DPLL Block

The DPLL blocks contain all features pertaining to the DPLL. Clicking on the DPLL Block shows settings for reference selection, feedback selection, operation mode, and the ability to change the digital loop filter settings.

*Note*: Only DPLL0 can switch between VCO and FOD0 feedback clocks as input.



Figure 25. DPLL Block

#### 7.8 GPIO Block

Clicking on the GPIO Block enables configuration of the GPIO function, polarity, output drive strength, and pull-up/down.

| <b>Renesas</b><br>∎ 🗄 🕵 🍭 🍭 | GPIO                                                    | - 🗆 X       |                                                                          |                                                                                                                          |                         |   |
|-----------------------------|---------------------------------------------------------|-------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------|---|
|                             | GPIO                                                    | RENESA      | S                                                                        | GPIO0                                                                                                                    | -                       | × |
| GP<br>GP<br>GP<br>GP<br>GP  | nfig gpio_<br>100 0<br>101 0<br>102 0<br>103 0<br>104 0 | sts 🔛 🔅 🤐 🧠 | function<br>mode /<br>e strength<br>disable pull up<br>disable pull down | GPIO0 options<br>General purpose input (input)<br>Output mode and power supply of 1<br>disable output<br>C enable resync | ~ £<br>1.8V. ~ £<br>V £ |   |
|                             |                                                         |             | enable inversion                                                         | deglitcher bypass                                                                                                        |                         |   |
|                             | Startup Config Option                                   | 5           |                                                                          |                                                                                                                          |                         |   |
| Seria                       | i c                                                     | ombo Bus    |                                                                          |                                                                                                                          |                         |   |

Figure 26. GPIO Block



#### 7.9 Serial Block

The Serial Block displays settings for serial communication protocol, I<sup>2</sup>C address selection, and SPI interface type.

| RENESA  | vs                     |             | Serial                              | - | × |
|---------|------------------------|-------------|-------------------------------------|---|---|
| 💼 💀 🎲 🤤 |                        |             |                                     |   |   |
|         |                        | Seri        | al Interface                        |   |   |
|         | Operat                 | ing Mode    | SSI is in I2C mode v                |   |   |
|         | c                      | Offset Size | 1-byte address v                    |   |   |
|         |                        |             | 12C                                 |   |   |
|         | Address Selection Pins | i2c_ad      | dr[2], i2c_addr[1], i2c_addr[0] 🛛 🖌 |   |   |
|         | Device Address         | 0x09        | B                                   |   |   |
|         |                        |             | SPI                                 |   |   |
|         | Interface Type         | Normal 4    | wire SPI. Data is received on SD 🔻  |   |   |
|         |                        |             |                                     | _ |   |
|         |                        |             |                                     |   |   |
|         |                        |             |                                     |   |   |

Figure 27. Serial Block

#### 7.10 Combo Bus Block

The Combo Bus Block depicts the setup of the clock domains of the configuration.



Figure 28. Combo Bus Block

The diagram at the top of the page shows the enabled input domains and how they are connected to the output domains moving to the right as shown in Figure 29.





Enabling additional DPLLs or DCOs adds more to the diagram. Label the input domains and output domains as needed for representation as shown in Figure 30. These labels do not change any registers in the device and are only used to clarify the input and output domains for the user.



Figure 30. Combo Bus Block – Labeling Input and Output Domains

The bottom of the page shows a matrix layout of checkboxes (see Figure 31). The rows are labeled APLL, FOD0, FOD1, and FOD2 as output domains. The columns are for each DPLL or DCO that is enabled as clock steering contributors. Checking off any of these boxes will adjust device register settings to apply the frequency information from the clock steering contributor in the column to the domain in the row.

The labels at the far right of the matrix show how each domain is steered by its clock contributors. Click on the checkboxes to see the labels updated.



Figure 31. Combo Bus Block (Bottom)

The first row (APLL domain) is relabeled as the SyncE domain. The APLL domain has three input domain frequency offset contributors:

- XTAL by default
- SyncE via DPLL0
- OCXO via DPLL2

These contributors are listed in the final column of Figure 31. In general, the input domain frequency offset contributors are additive, which means a +6ppm offset from the XTAL, a -2ppm offset from the SyncE, and a -1ppm offset from the OCXO would yield a +3ppm total frequency offset at the output domain. However, while DPLL0 is locked, the output tracks the SyncE input domain (-2ppm) because a DPLL output always tracks its input. If DPLL0 is unlocked, the SyncE output will be the sum of the contribution from the XTAL and the OCXO. If both DPLL0 and DPLL2 are unlocked, the SyncE output will only have the XTAL contribution. SyncE uses the APLL domain to achieve the best jitter. The APLL domain avoids any muxes and FODs at the output.

The second row (FOD1) and fourth row (FOD0) are relabeled CORE and FOD0, respectively. Both output domains do not have any direct inputs. Their only input contributors are the XTAL. The device manages this by using the APLL domain but subtracting the SyncE and OCXO domains internally.

The third row (FOD2) is relabeled as the SYSDPLL domain. The FOD2 domain has two input domain frequency offset contributors:

- XTAL by default
- OCXO via DPLL2

The device manages this by using the APLL domain but subtracting the SyncE domain internally. While DPLL2 is locked, the output tracks the OCXO input domain. If DPLL2 is unlocked, the SYSDPLL output will only have the XTAL contribution.

Any of the three contributors for the APLL domain row can be unselected, except the XTAL. The XTAL contribution is always present by default. The three input domains, DPLL0\_FB, DPLL1 and Time Sync DCO, are disabled and greyed out. If the configuration uses DPLL0\_FB, DPLL1, or Time Sync DCO, those columns will become selectable.

#### 7.11 SYSREF Block

The SYSREF Block allows the configuration of SYSREF pulse type, trigger settings, pulse/pause count, and defines what outputs are considered SYSREF signals.



Figure 32. SYSREF Block

1. Set up a given output as either a SYSREF signal or device source, then select the trigger and pulse modes.



Figure 33. SYSREF Output Assignment

- a. Trigger Mode The source of the SYSREF trigger.
  - Register Write to the init\_SYSREF bit using serial connection to trigger a SYSREF event. Note: For SYSREF configuration and control registers, see sections 4.9 of the relevant RC3x Programming Guide.

- ii. GPIO The SYSREF event triggers when GPIO1 sees an active input signal. Note: Only GPIO1 can be programmed as an input to trigger a SYSREF event. No other GPIOs have this function.
- iii. TOD SYSREF is triggered with a TOD event.



Figure 34. SYSREF Trigger Mode

- b. Pulse Mode The type of pulse/pause pattern generated by the SYSREF clock. Pulse mode differs between trigger types. When a register is used to trigger the SYSREF clock then pulse mode can be configured to:
  - i. Single pulse train Only one pulse train is generated after the register trigger.



Figure 35. Single Pulse Train (0x10 Pulses) (7.68MHz (Green) and GPIO Trigger (Orange))

ii. Continuous pulse/pause train – A continuous train of pulses and pauses defined by the pulse and pause counts.



Figure 36. Continuous Pause/Pulse Train with 5 Pulses and 4 Pauses at 7.68MHz

iii. Continuous without pause - A continuous clock output until the end of the SYSREF event.



Figure 37. Continuous 7.68MHz Pulse (Green) with GPIO Dip Switch Trigger (Orange)

|                                      | 1               |
|--------------------------------------|-----------------|
| Single pulse train on regist 👻 🖬     |                 |
| Single pulse train on registe        | r trigger       |
| Continuous pulse/pause train on r    | egister trigger |
| Continuous pulse train with no pause | on register tri |
|                                      |                 |
| Pause Count                          |                 |
| 0x00                                 |                 |
|                                      |                 |
|                                      |                 |
| Trigger Mode                         |                 |

Figure 38. SYSREF Pulse Mode Register Trigger

If the SYSREF signal is triggered by GPIO or TOD, then the pulse mode can be continuous or single pulse train depending on the trigger edge.

| Pulse Mode                                                                          |  |  |  |  |  |
|-------------------------------------------------------------------------------------|--|--|--|--|--|
| Continuous pulse train on 🐣 🔒                                                       |  |  |  |  |  |
| Continuous pulse train on GPIO1/TOD high<br>Continuous pulse train on GPIO1/TOD low |  |  |  |  |  |
| Single pulse train on GPIO1/TOD rising edge                                         |  |  |  |  |  |
| Pause Count                                                                         |  |  |  |  |  |
| 0x00                                                                                |  |  |  |  |  |
| Trigger Mode                                                                        |  |  |  |  |  |
| Single Device GPIO1 Trigger 👻 🔓                                                     |  |  |  |  |  |
|                                                                                     |  |  |  |  |  |

Figure 39. SYSREF Pulse Mode GPIO/TOD Trigger

Pulse count is the number of pulses in a pulse train. If single pulse train is selected, then the device will output the number of pulses denoted in pulse count before finishing the SYSREF event.

In continuous pulse/pause mode, the pulse count is the number of pulses that will be output before pausing. Then, the signal will pause for the number of pulses based on the pause count. The cycle is repeated until the sysref\_init bit is set to 0.

*Note*: Only register trigger can be used for Continuous pulse/pause mode.



Figure 40. SYSREF Pulse and Pause Counts

When a GPIO is used as an input trigger, the GPIO settings must be configured. Newer versions of the RICBox plugin automatically configure GPIO1 as input when the trigger source is selected.



Figure 41. GPIO1 SYSREF EXT\_SYS\_IN

GPIO0 can be used as an external trigger output for a cascaded SYSREF signal between devices. Use the EXT\_SYS\_OUT setting to configure GPIO0 as SYSREF output.



Figure 42. GPIO0 SYSREF EXT\_SYS\_OUT

When selecting the trigger source, there are options for primary and secondary sources. The primary source is the main device in the cascaded chain where secondary is receiving a trigger from primary device.



Figure 43. SYSREF Primary and Secondary Trigger Selections

Note: When any SYSREF event ends, wait at least 3 SYSREF clock periods before starting another event.

# 7.12 Time Sync TDC Block

1. Click the Time Sync TDC block in the main diagram.



Figure 44. Time Sync TDC Block Location in the RICBox GUI

Select the Time Sync channel input clock source used for TDC coarse measurement.
 A FOD must be configured and enabled as Time Sync channel reference source for coarse measurement.





3. Enable Time Sync TDC.

| Time Sync TDC Enable  | ✓ <b>û</b> |
|-----------------------|------------|
| TDC Measurement Start |            |
| TDC Measurement Mode  | Continu ~  |
| MUX 1 Source Select   | ref_clk< × |
| MUX 2 Source Select   | REF<0> ~   |

Figure 46. Time Sync TDC Enable Button

4. Select TDC measurement mode between one-shot and continuous.

| TDC Measurement Mode | Continu 👻              | Ð |
|----------------------|------------------------|---|
| MUX 1 Source Select  | Continuous<br>One-shot | đ |
| MUX 2 Source Select  | REF<0> ~               | Ð |

Figure 47. TDC Measurement Mode Select

- 5. Select input reference clocks to measure.
  - The input clocks must be the same frequency.
  - Ref\_clk5 and ref\_clk6 are dedicated reference input to the time sync TDC.

| Time Sync                                                                    | REF<0><br>REF<1>                                         |  |  |
|------------------------------------------------------------------------------|----------------------------------------------------------|--|--|
|                                                                              | REF<1>                                                   |  |  |
|                                                                              |                                                          |  |  |
| Time Sync TDC Enable                                                         | REF<2>                                                   |  |  |
|                                                                              | REF<3>                                                   |  |  |
| TDC Measurement Start                                                        | ref_clk<5>                                               |  |  |
|                                                                              | ref_clk<6>                                               |  |  |
| TDC Measurement Mode dpll_fb_to_tdc (as selected by dpll_fb_tdc_mux_sel, und |                                                          |  |  |
| dpll_fb_divi                                                                 | ded_to_tdc (as selected by dpll_fb_tdc_mux_sel, divided) |  |  |
| MUX 1 Source Select                                                          | time_clk_divided                                         |  |  |
|                                                                              | time_sync                                                |  |  |
| MUX 2 Source Select REF<0>                                                   | · <b>B</b>                                               |  |  |
| MUX 2 Source Select REF<0>                                                   | × <b>6</b>                                               |  |  |
|                                                                              |                                                          |  |  |

Figure 48. Time Sync TDC Reference Input Select

- 6. Connect to a device and program its registers with the "program" button. This step is not necessary if the program button has already been clicked prior to step 1.
- 7. Enable the input measurement.



Figure 49. TDC Measurement Start Button

8. Open the RICBox command line interface by going to tools  $\rightarrow$  CLI.



Figure 50. RICBox Command Line Interface Location

- a. Type "write TOP.TIME\_SYNC\_TDC.TDC\_FIFO\_READ\_REQ.fifo\_read\_req 1" to load measured values to the fine and coarse value registers.
- b. Type "read TOP.TIME\_SYNC\_TDC.TDC\_FIFO\_READ.fifo\_read\_val\_fine" to read fine measurement value.

```
> write TOP.TIME_SYNC_TDC.TDC_FIFO_READ_REQ.fifo_read_req 1
Wrote 1 byte(s) to offset 0xB2F
> read TOP.TIME_SYNC_TDC.TDC_FIFO_READ.fifo_read_val_fine
0x1ADD
```

Figure 51. RICBox Command Line Interface Register Write and Read Example

c. Type "read TOP.TIME\_SYNC\_TDC.TDC\_FIFO\_READ.fifo\_read\_val\_coarse" to read the coarse measurement value.

Once coarse and fine values have been read, the offset between the two input clocks can be calculated as:

$$Offset = \left(\frac{tdc\_coarse\_meas}{F_{TDCcoarse}} \times\right) + \left(\frac{tdc\_fine\_meas}{62 \times F_{TDCfine}}\right)$$

Where:

- tdc\_coarse\_meas is read from TOP.TIME\_SYNC\_TDC.TDC\_FIFO\_READ.fifo\_read\_val\_coarse; this value is **signed**.
- tdc\_fine\_meas is read from TOP.TIME\_SYNC\_TDC.TDC\_FIFO\_READ.fifo\_read\_val\_fine; this value is signed.
- F<sub>TDCcoarse</sub> is TDC coarse measurement clock frequency.

• F<sub>TDCfine</sub> is the TDC fine measurement clock frequency.



Figure 52. TDC Coarse Measurement Clock and TDC Fine Measurement Clock

# 8. Device Connection

Device connection can be achieved through the bottom right corner of every page.

- 1. To connect one of the Renesas evaluation boards, ensure the device is powered and connected to the working computer.
- 2. Click the **Not Connected** button in the corner of the screen. This will lead to a small pop-out page.
- 3. Click the connect symbol in the corner of the page to establish a connection to the device.



Figure 53. Device Connection

Note: Section 4 of the <u>RICBox Software Manual</u> has more information about device connection features.

# 9. Common Configurable Settings

### 9.1 Saving/Programming EEPROM Images

1. Establish a connection to a device with the EEPROM attached.



Figure 54. Device Connection

- 2. Go to the OTP/EEPROM section of the block diagram.
- 3. Use the configuration type dropdown menu to select **SingleConfig**.
- 4. Populate the SingleConfig drop-down menu with the configuration name that is being programmed to the EEPROM.
- 5. Click the program button in the lower corner of the page.

| GPIO                            | OTP                                                                                                                                                                                                                                             |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Startup Config Options          | Pressing the "Program" button will read the existing OTP o<br>the connected device and update the OTP contents with<br>the new OTP configuration and program the device.<br>The "Verify" button will be accessible after a successfu<br>program |
| Config Assignment / Setup       | There is currently no progress indicator while program o<br>verify is occuring; it can take quite some time for eithe<br>task to complete.                                                                                                      |
| Configuration Type SingleConfig | Program Verify                                                                                                                                                                                                                                  |
| DEVICE_CNFG.config_sel          | Skip read if quick blank check passes 🗹 🖬                                                                                                                                                                                                       |
|                                 | Skip verify of unprogrammed words 🛛 🖬                                                                                                                                                                                                           |
| sbA_sbio                        | EEPROM                                                                                                                                                                                                                                          |
| Single Config default           | Build EEPROM for this OTP dash code                                                                                                                                                                                                             |
| Config 0 L L config_slot_1      | RC22312A001 [user config 1] (24LC64 at 👻 🖬                                                                                                                                                                                                      |
| Config 1 L H config_slot_2      | Ellename to export EEPROM as                                                                                                                                                                                                                    |
| Config 2 H L config_slot_3      |                                                                                                                                                                                                                                                 |
| Config 3 H H config_slot_4      | Export Program                                                                                                                                                                                                                                  |
| L = low / H = high              |                                                                                                                                                                                                                                                 |
|                                 |                                                                                                                                                                                                                                                 |

Figure 55. Programming a Connected EEPROM Device

*Note*: The Adding Configurations to a Settings File section highlights configuration naming. Section 13 of the <u>RICBox Software Manual</u> discusses multiple configuration support.

*Note*: FemtoClock3 software only supports programming one configuration into EEPROM at a time.

- 6. Choose the save location by clicking the button next to the EEPROM filename entry box.
- 7. Click the Export button to save the EEPROM image to the specified location.

| EEPROM                                     | III Save File                                              |                   | ×               |
|--------------------------------------------|------------------------------------------------------------|-------------------|-----------------|
|                                            | $\leftarrow \rightarrow \checkmark \uparrow$ 🔂 « Documents | → Test_file v Ö 🖉 | earch Test_file |
| Build EEPROM for this OTP dash code        | Organize 🔻 New folder                                      |                   | ::: • ?         |
| RC22312A001 [user config 1] (24LC64 at 🗡 🖬 | Name                                                       | Date modified     |                 |
| Filename to export EEPROM as               | EEPROM_image.hex                                           | 5/1/2023 9:52 AM  |                 |
| cuments\Test_file\EEPROM_image.hex         |                                                            |                   |                 |
|                                            | File name: EEPROM_image                                    | e.hex             | ~               |
|                                            | Save as type: EEPROM files (*.                             | .hex, *.bin)      | ~               |
| Export Program                             |                                                            |                   |                 |
|                                            |                                                            |                   | Consul          |
|                                            | A Hide Folders                                             | 5                 | Cancel          |

Figure 56. Saving EEPROM Image

*Note*: Ensure to specify the file extension as ".bin" or ".hex" when naming the file.

# **10. Revision History**

| Revision | Date         | Description                                                                                                                                  |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1.02     | May 6, 2025  | Added section 7.10.                                                                                                                          |
| 1.01     | Nov 1, 2024  | <ul> <li>Updated "OSCI Block" with new information and photo</li> <li>Updated "SYSREF Block"</li> <li>Added "Time Sync TDC Block"</li> </ul> |
| 1.00     | Mar 12, 2024 | Initial release.                                                                                                                             |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.