# **ZSC31150 Functional Description** ## **Contents** | 1 | Cor | ntrol | Logic | 4 | |---|------|-------|---------------------------------------------------------------------------|----| | | 1.1. | Ger | neral Description | 4 | | | 1.2. | CM | C Description | 4 | | | 1.3. | Ger | neral Working Modes | 4 | | | 1.3. | 1. | Normal Operation Mode (NOM) | 4 | | | 1.3. | 2. | Command Mode (CM) | | | | 1.3. | 3. | Diagnostic Mode (DM), Failsafe Tasks, and Error Codes | 5 | | 2 | Sigi | nal ( | Conditioning | 8 | | | 2.1. | | Conversion | | | | 2.2. | AD | Conversion Result Segmentation | 9 | | | 2.3. | Sig | nal Conditioning Formula | 10 | | | 2.4. | Ana | alog and Digital Output | 11 | | | 2.5. | _ | ital Filter Function | | | | 2.6. | | put Signal Range and Limitation | | | 3 | Ser | ial D | igital Interface (SIF) | 13 | | | 3.1. | Ger | neral Description | 13 | | | 3.1. | 1. | Addressing | | | | 3.1. | | Communication Verification | | | | | | | | | | | | Protocol | | | | 3.3. | _ | ital One-Wire Interface (OWI) | | | 4 | | | e Commands | | | | 4.1. | | mmand Set | | | | 4.2. | | mmand Processing | | | | 4.3. | | Output Registers | | | | 4.4. | | mmand Response Codes | | | | 4.5. | | ailed Description for Specific Commands | | | | 4.5. | | START_CM (72D1 <sub>HEX</sub> ) | | | | 4.5. | | START_AD_CNT (62 <sub>HEX</sub> ) | | | | 4.5. | | ADJ_OSC_ACQ (50 <sub>HEX</sub> ) and ADJ_OSC_WRI (65xxxx <sub>HEX</sub> ) | | | 5 | | | M and RAM | | | | 5.1. | | gramming the EEPROM | | | | 5.2. | | PROM and RAM Content | | | | 5.2. | | Traceability | | | | 5.2. | | Configuration Words | | | | 5.3. | | PROM Signature | | | _ | 5.4. | | PROM Write Locking | | | 6 | | • | ature Sensor Adaption and CMV Measurement | | | | 6.1. | | nperature Measurement when Sensor Bridge is in Voltage Excitation Mode | | | | 6.1. | | Internal PN-Junction TS | | | | 6.1. | | External PN-Junction TS | | | | 6.1. | 3. | External Resistor | 38 | | 6.2. Tel<br>6.3. CM<br>6.4. Sel<br>7 Related<br>8 Glossa | Result and Sensitivity Calculation | 39<br>40<br>41 | |----------------------------------------------------------|---------------------------------------------------|----------------| | List of F | igures | | | Figure 1.1 | Modes of Digital Serial Communication | 5 | | Figure 2.1 | Accessible Output Signal Range and Limitation | 12 | | Figure 3.1 | I <sup>2</sup> C – Principles of Protocol | 14 | | Figure 3.2 | I <sup>2</sup> C™ – Write Operation | | | Figure 3.3 | I <sup>2</sup> C™ – Read Operation – Data Request | 16 | | Figure 3.4 | I <sup>2</sup> C™ – Timing Protocol | 17 | | Figure 3.5 | Block Diagram of the OWI Connection | 18 | | Figure 3.6 | OWI – Stop Condition for Active Driven AOUT | 19 | | Figure 3.7 | OWI – Write Operation | 20 | | Figure 3.8 | OWI - Read Operation - Data Request | 21 | | Figure 3.9 | OWI – Timing Protocol | 21 | | Figure 4.1 | Preventing Misinterpretation of Check Sum | 25 | | Figure 4.2 | START_CM Command | 26 | | Figure 5.1 | Source-Code Signature Generation | 35 | | Figure 6.1 | External PN-Junction Temperature Sensor | 37 | | Figure 6.2 | Temperature Measurement with External Resistor | | | Figure 6.3 | Bridge Current Mode Application | 39 | | Figure 6.4 | Principle of Sensor Short Check | 41 | # **List of Tables** | Table 1.1 | Error Codes | 7 | |-----------|--------------------------------------------------------------------------------------|----| | Table 2.1 | Valid Data Ranges for 15-bit and 16-bit ADC Resolution | 9 | | Table 3.1 | Timing I <sup>2</sup> C Protocol | 17 | | Table 3.2 | OWI Interface Parameters | 19 | | Table 3.3 | OWI Timing Protocol | 21 | | Table 4.1 | Command Set | 22 | | Table 4.2 | Output Register Contents of Serial Digital Interface (SIF) When Processing Commands | 25 | | Table 4.3 | Command Response: First Readout Word (SIF Output Register 1) | 26 | | Table 4.4 | START_AD_CNT - Data Word Description | 27 | | Table 4.5 | START_AD_CNT - Command Response Description | 28 | | Table 4.6 | Oscillator Frequency Adjustment Sequence / Tasks (OWI Only) | 28 | | Table 5.1 | EEPROM and RAM Content | 30 | | Table 5.2 | Lot, Wafer, x-Position, and y-Position Number Calculation Procedure | 31 | | Table 5.3 | Configuration Word CFGAFE | 32 | | Table 5.4 | Configuration Word CFGAPP | 33 | | Table 5.5 | Configuration Word ADJREF | 34 | | Table 5.6 | Configuration Word RESERVED | 34 | | Table 6.1 | Configuration Temperature Measurement | 36 | | Table 6.2 | Sensitivity Internal Temperature Sensor | 36 | | Table 6.3 | Sensitivity and IRTEMP Input Signal Range in mV/V using External PN-Junction Mode | 37 | | Table 6.4 | Temperature Measurement Input Range Midpoint in mV (RM <sub>ED</sub> ) | 37 | | Table 6.5 | ZSC31150 Input Signal Range for External Resistor Mode (Voltages referenced to VDDA) | 38 | | Table 6.6 | Temperature Gain Coefficients | 38 | | Table 6.7 | Temperature Measurement in Bridge Current Excitation Mode (CFGAPP:CSBE=1) | 39 | ## 1 Control Logic ## 1.1. General Description The control logic of the ZSC31150 consists of the calibration microcontroller (CMC) and the control logic modules of the analog-to-digital (A/D) converter and serial digital interface. The configuration of the various modes of the device is done by programming an EEPROM. The CMC controls the measurement cycle and performs the calculations for sensor signal conditioning. This eliminates the gain deviation, the offset, the temperature deviation, and the non-linearity of the pre-amplified and A/D-converted sensor signal. Communication between the ZSC31150 and an external microcontroller, especially for calibration purposes, is done via a serial digital interface. Communication protocols according to the I²C standard are supported. A one-wire interface called OWI with the brand name ZACwire™ is also implemented. These serial interfaces are used for calibration of the sensor system consisting of a sensor transducer and the ZSC31150. The serial interface provides the read-out of the results of sensor signal conditioning as digital values during the calibration. The internal processing of received interface commands is done by the CMC. Therefore, the measurement cycle is interrupted if a command is received. Only the read-out of data is controlled by the serial interface itself and does not interrupt the CMC. The controller of the A/D conversion is started by the CMC and executed as a continuous measurement cycle. The conditioning calculation by the CMC works in parallel to the A/D conversion. ## 1.2. CMC Description The CMC is especially adapted to the tasks connected with the signal conditioning. The main features are - 16-bit processing width and programming via ROM. - Constants/coefficients for the conditioning calculation stored in the EEPROM. After power-on or after re-initialization from EEPROM by sending a specific command to the serial interface, the EEPROM is mirrored to the RAM. - Continuous parity checking during every read from RAM. If incorrect data is detected, the diagnostic mode (DM) is activated (an error code is written to the serial digital output; the analog out is set to the diagnostic level). ## 1.3. General Working Modes The ZSC31150 supports three different working modes: - Normal Operation Mode (NOM) - Command Mode (CM) - Diagnostic Mode (DM) The command set includes commands for changing the working mode. Refer to section 4 for a detailed description of these commands. #### 1.3.1. Normal Operation Mode (NOM) The NOM is the recommended working mode for applications. After power-on, the ZSC31150 starts with an initialization routine, and the NOM will be activated after this. During the initialization routine, first the EEPROM is mirrored to the RAM, which checks the EEPROM content. If an error is detected, the DM is activated. The configuration of the ZSC31150, which is stored in the EEPROM, is consecutively set. Next, the continuous measurement cycle and the conditioning calculation start. The signal conditioning result is refreshed with each cycle time period. This generates the analog output at the AOUT pin, and it can be read via the serial digital Interface (SIF) as a digital output. Provided that the EEPROM is programmed correctly, the NOM works without the microcontroller sending any command to the digital serial interface. Read-out of the conditioning result via the SIF is possible; this does not interrupt continuous processing of the signal conditioning routine. ## 1.3.2. Command Mode (CM) The CM is the working mode that is used for calibration data acquisition and access to the internal RAM and EEPROM of the ZSC31150. The CM start command START\_CM aborts the running NOM, so the measurement cycle is stopped. The ZSC31150 changes to CM only after receiving the START\_CM command via the digital serial interface. This protects the ZSC31150 against interruption of processing during the NOM (= continuous signal conditioning) and/or unintentional changes of configuration. In CM, the full set of commands is supported. If the ZSC31150 receives a command other than START\_CM in NOM, it is not valid. It will be ignored, and no interrupt to the continuous measurement cycle will be generated. Refer to section 4.5.1 for a detailed description of the START\_CM command. In CM, the full command set is enabled for processing. During processing of a received command, the serial interface is disabled, and no further commands are recognized. After finishing the routine, the CMC waits for further commands or the process loops continuously (e.g., after measurement commands). Figure 1.1 Modes of Digital Serial Communication EEPROM programming is only enabled after receiving the EEP WRITE EN command. Starting CM via I<sup>2</sup>C communication (SCL and SDA pins) is possible at any time. For communication via the one-wire interface (AOUT pin), several modes can be activated in the configuration setup, e.g., the start window. ## 1.3.3. Diagnostic Mode (DM), Failsafe Tasks, and Error Codes The ZSC31150 detects various possible failures, in which case the DM is activated. The DM is indicated by the ZSC31150 setting the output pin AOUT in the lower diagnostic range (LDR) and the output registers of the digital serial interface are set to a defined error code. In this case, independent from configuration, the OWI and I<sup>2</sup>C communication is enabled, and an error code can be read out. Because the analog output AOUT is driven LOW, the AOUT pin must be overwritten (AOUT current limitation: < 20mA) for starting digital communication using the OWI interface. Therefore the communication master must provide driving capability for doing this. Note that the error detection functionality can be partly enabled/disabled by configuration words (e.g., sensor connection check, sensor aging (CMV) limits, ROM check, etc.). The failure counting sequence/procedure is called the "Temporary DM." The DM (LDR) will be activated after two sequential detected failure events and will be deactivated after counting down the failure counter if the failure condition is no longer given. #### 1.3.3.1. Power and Ground Loss Power and ground loss cases are indicated by pulling the AOUT pin into the lower or upper diagnostic range (LDR/UDR) in the event of a lost node or load connection to ground or the supply. The ZSC31150 is inactive in this case, and the specified leakage current in combination with the load resistor guarantees reaching the LDR or UDR. ## 1.3.3.2. Temperature Sensor Check \* The temperature sensor check monitors whether the ADC exceeds lower or upper temperature limits. Possible causes of failure are - The external temperature sensor is unconnected. - The offset of the temperature measurement (ADJREF:TOFFS) is not sufficiently adjusted; signal is out of the ADC range. The temperature raw value (T) is checked to determine if it is equal 0 or if it is greater or equal to (2<sup>RESOLUTION</sup> - 1). 16/15 bit raw values are shifted to 14/13 bits before the check. The temperature sensor (TS) check uses the failure counter sequence (i.e., temporary DM). <sup>\*</sup> Note: The Temperature Sensor Check is only available for ZSC31150Dxx and subsequent versions. ## Table 1.1 Error Codes **Note:** In the case of detection of different failures with the code " $C0xx_{HEX}$ ," the codes are "OR" combined. If any signature or configuration error occurs, it is overwritten if there is a watchdog error at the watchdog timeout. | Failsafe Task | Description | Messaging Time | Error Code | Deactivation | Action | | |----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|--------------|-----------------------------------------|--| | Oscillator Fail (OFC) | Detects faulty oscillator operation | < 200µs | - | No | Temporary<br>DM | | | Watchdog Timeout (WDG) Detection of watchdog timeout of start routine (69632 clocks) or measurement cycle (2 x conversion cycle time) | | Always | C008 <sub>HEX</sub> | No | DM or Reset | | | RAM Parity (RAP) | Parity check at every RAM access | Without Delay | C001 <sub>HEX</sub> | No | DM or Reset | | | Register Parity (RGP) | Permanent parity check of configuration registers | Without Delay | C002 <sub>HEX</sub> | No | DM or Reset | | | EEPROM Multi-bit<br>(EMC) | Detection of non-correctable multi-<br>bit error per 16-bit word | Start Up | C004 <sub>HEX</sub> | No | DM | | | EEPROM Signature (ECS) | Signature check during read out of EEPROM after power-on or after START_CYC_EEP* command | Start Up | C0AA <sub>HEX</sub> | No | DM | | | ROM Signature (RSC) | ROM signature check at power-on (enabled by CFGAPP:CHKROM; needs approximately 10ms additional startup time) | Start Up | COCC <sub>HEX</sub> | Yes | DM | | | Only for product codes ZSC31150Ex and earlier: Inconsistent Configuration (ICC) | Detects digital averaging filter coefficients failure, analog output limits out of addressable range, or undefined command in CM | Start Up /<br>Command Received | C0FF <sub>HEX</sub> | No | DM | | | Arithmetic Check (ACC) | Functional check of arithmetic unit during measurement cycle | | C010 <sub>HEX</sub> | No | DM or Reset | | | SCC | Sensor connection check (enabled by CFGAPP:CHKSENS) | | C010 <sub>HEX</sub> | Yes | | | | Temperature Sensor (TS) Check | Temperature sensor AD conversion result check = 0 <sub>HEX</sub> or (2 <sup>RESOLUTION</sup> – 1) | Processed once per | C010 <sub>HEX</sub> | Yes | Temporary | | | SSC (P/N) | | | C010 <sub>HEX</sub> | Yes | DM<br>(temporary<br>diagnostic<br>mode) | | | Sensor Aging (CMV) | Compares sensor bridge common mode voltage to programmed limits Disabled by register A <sub>HEX</sub> = FF00 <sub>HEX</sub> | | C010 <sub>HEX</sub> | Yes | · | | | Power & Ground<br>Loss (PGL) | Power and ground loss detection; in<br>the event of PGL, the output is<br>pulled into the LDR or UDR by an<br>external pull-up resistor | <5ms | - | No | Reset | | ## 2 Signal Conditioning ## 2.1. AD Conversion During NOM, the analog preconditioned sensor signal is continuously converted by the ADC. The A/D conversion is configurable for resolution $r_{ADC}$ and the inherent range shift RS<sub>ADC</sub> by the configuration word CFGAFE (see Table 5.3). The one or two step conversion mode is selectable. The two-step mode is faster; the one-step mode is more accurate because of the longer integration time. The selected resolution for the A/D conversion is equal for all measurements in the measurement cycle (e.g., input voltage, temperature, auto-zero, etc.). The resulting digital raw values for the measured value (e.g., pressure) and temperature are determined by the following equations: #### ⇒ Analog differential input voltage to A/D conversion Measured value V<sub>IN DIFF</sub> to be conditioned: $$V_{ADC\_DIFF} = a_{IN} * V_{IN\_DIFF} + a_{XZC} * V_{XZC}$$ ⇒ Digital raw A/D conversion result: $$Z_{ADC} = 2^{r_{ADC}} \left( \frac{V_{ADC\_DIFF} + V_{OFF}}{V_{ADC\_REF}} + 1 - RS_{ADC} \right)$$ ⇒ Auto-zero value: $$Z_{AZ} = 2^{r_{ADC}} \left( \frac{V_{OFF}}{V_{ADC\_REF}} + 1 - RS_{ADC} \right)$$ ⇒ Auto-zero corrected raw A/D conversion result: $$Z_{CORR} = Z_{ADC} - Z_{AZ} = 2^{r_{ADC}} \left( \frac{V_{ADC\_DIFF}}{V_{ADC\_REF}} \right)$$ | $V_{IN\_DIFF}$ | Differential voltage input to analog front-end | |-------------------|--------------------------------------------------------------------------------------------------------------------------------| | V <sub>OFF</sub> | Residual offset voltage of analog front-end (which is eliminated by $Z_{\text{ADC}}-Z_{\text{AZ}}$ difference calculation) | | $V_{XZC}$ | Extended zero compensation voltage (refer to the ZSC31150 Data Sheet for details): | | | $V_{XZC} = V_{ADC\_REF} * PXZC \left( \frac{(3^{PXZCPOL} - 2)}{48} \right)$ | | | (PXZC and PXZCPOL are bit fields in register CFGAFE.) | | a <sub>IN</sub> | Gain of analog front-end for differential input voltage (see Table 5.3) | | axzc | Gain of extended zero compensation voltage (refer to the ZSC31150 Data Sheet for details) | | $V_{ADC\_DIFF}$ | Differential input voltage to A/D converter | | $V_{ADC\_REF}$ | ADC reference voltage (ratiometric reference for measurement) | | r <sub>ADC</sub> | Resolution of A/D conversion | | RS <sub>ADC</sub> | Range shift of A/D conversion:<br>Bridge Sensor Measurement: ½, ¾, <sup>7</sup> / <sub>8</sub> , <sup>15</sup> / <sub>16</sub> | Temperature Measurement: ½ (see section 6) ## 2.2. AD Conversion Result Segmentation The result of the AD conversion $Z_{CORR}$ , which is the input value for the signal conditioning formula, depends on the resolution adjustment $r_{ADC}$ ranging from 13 to 16 bit resolution. Raw values acquired with resolutions of 15 and 16 bits must be mapped to the 13 or 14 bit resolution range for further calculations. This is done by different methods depending on the data to be measured: - CMV, SSC+, and SSC- measurements for diagnostic checks are always shifted to 13 bits. - The temperature measurement data (Z<sub>CORR\_T</sub>) are divided by 4. - The bridge sensor (BR) measurement auto-zero corrected data (Z<sub>CORR</sub>) must be moved in the +/- 2<sup>15</sup> range (see Table 2.1) by subtraction of the offset determined in configuration register CFGAPP:POFFS (see Table 5.4). Minimum and maximum input data (span of Z<sub>CORR</sub> raw data) should have 14-bit or slightly higher resolution (16384 ADC counts) for proper calibration coefficients calculation. ## AD conversion result segmentation calculation (only if $r_{ADC} = 15$ or 16 bit) $$Z_{CORR\_OUT} = Z_{CORR} - POFFS * 2^{13} \\ \text{with POFFS} \in [0; 7] \\ Z_{CORR\_TOUT} = \frac{Z_{CORR\_T}}{4} \\ \\ Z_{CORR\_TOUT} = \frac{Z_{CORR\_T}}{4} \\ \\ Z_{CORR\_TOUT} = \frac{Z_{CORR\_T}}{4} \\ \\ Z_{CORR\_TOUT} Z_{CORR\_TOU$$ **Note:** All raw data acquiring commands (Dx commands listed in Table 4.1) do not process the shifting procedure, and therefore 15 and 16 bit results are read out. Therefore the acquired data must be processed according to the $Z_{CORR\_OUT}$ and $Z_{CORR\_TOUT}$ formulas above in the following sequence before calculation of the calibration coefficients: - 1. Raw calibration data acquisition - 2. Z<sub>CORR OUT</sub> calculation for the main channel data and the Z<sub>CORR T</sub> calculation for temperature data - 3. Calibration coefficients calculation using calculated corrected raw data **Important:** Results of the ADC conversion $Z_{CORR\_OUT}$ greater than +32767 counts (15 bits) will result in negative read-out values and a wrong analog output voltage for AOUT. In this case, a greater offset POFFS, adjusted ADC Range Shift, or lower gain should be used. Table 2.1 Valid Data Ranges for 15-bit and 16-bit ADC Resolution | ADC | Range Shift | 1/2 | | 3/4 | | 7/8 | | 15/16 | | |------------|-----------------------------------------------------------------------|--------|-------|--------|-------|-------|-------|-------|-------| | Resolution | Data | Min | Max | Min | Max | Min | Max | Min | Max | | 16 bits | Z <sub>CORR_IN</sub> (D8 <sub>HEX</sub> & D9 <sub>HEX</sub> commands) | -32768 | 32767 | -16384 | 49151 | -8192 | 57343 | -4096 | 61439 | | 15 bits | | -16384 | 16383 | -8192 | 24575 | -4096 | 28671 | -2048 | 30719 | | 16 bits | Z <sub>CORR_OUT</sub> | -32768 | 32767 | -16384 | 32767 | -8192 | 32767 | -4096 | 32767 | | 15 bits | | -16384 | 16383 | -8192 | 24575 | -4096 | 28671 | -2048 | 30719 | **Recommendation:** To avoid possible ADC saturation, perform a check on the ADC raw data (D0<sub>HEX</sub> and D1<sub>HEX</sub> commands). For results close to the limits [0-2<sup>res</sup>), a lower gain or adjusted RangeShift should be used. ## 2.3. Signal Conditioning Formula The digital raw value $Z_{CORR}$ for the measured value to be conditioned is further processed with the correction formula to remove offset and temperature dependency and to compensate non-linearity up to $3^{rd}$ order. The signal conditioning equation is computed by the CMC and is defined as follows: ## ⇒ Range definition of inputs $$\begin{split} &Z_{CORR} \in \left[ -2^{r_{ADC}}; 2^{r_{ADC}} \right) \\ &Z_{CORR\_T} \in \left[ -2^{r_{ADC}-1}; 2^{r_{ADC}-1} \right) \end{split}$$ #### ⇒ Conditioning equations (P = Bridge Sensor Measurand) $$\begin{split} \mathbf{Y} &= \frac{Z_{CORR} + c_0 + 2^{-(r_{ADC} - 1)} * c_4 * Z_{CORR\_T} + 2^{-2(r_{ADC} - 1)} * c_5 * Z_{CORR\_T}^2}{c_1 + 2^{-(r_{ADC} - 1)} * c_6 * Z_{CORR\_T} + 2^{-2(r_{ADC} - 1)} * c_7 * Z_{CORR\_T}^2} \\ \mathbf{Y} &\in \left[ \mathbf{0}; \mathbf{1} \right) \\ \mathbf{P} &= \mathbf{Y} \Big( 1 - 2^{-15} * c_2 - 2^{-15} * c_3 \Big) + 2^{-15} * c_2 * \mathbf{Y}^2 + 2^{-15} * c_3 * \mathbf{Y}^3 \\ \mathbf{P} &\in \left[ \mathbf{0}; \mathbf{1} \right) \end{split}$$ Conditioning coefficients stored in EEPROM registers 0 to 7 $$c_i \in [-2^{15}; 2^{15})$$ , two's complement The first equation calculates the intermediate result Y for compensating the offset and fitting the gain including its temperature dependence. The non-linearity is corrected in the next equation, which calculates the non-negative value P for the measured bridge sensor value in the range [0;1). This value P is continuously written to the output register of the digital serial interface during the measurement cycle. **Note:** The conditioning coefficients c<sub>i</sub> are positive or negative values in two's complement format. ## 2.4. Analog and Digital Output The DAC used for generation of the analog output has 5632 levels. **Important:** To fit the normalized conditioning result P [0;1) to the DAC ranges, the targets for calibration must be multiplied by $0.6875 = \binom{5632}{2^{13}}$ . If using the calibration library *RBIC1.DLL*: Note that this multiplication is done in the ZSC31150 Evaluation Kit Software and is not contained in *RBIC1.DLL*. Refer to the *Calibration DLL Description (RBIC\_DLL\_description.txt)* for a description of stand-alone usage of the DLL. *RBIC1.DLL* and *RBIC\_DLL\_description.txt* can be found in the in the program folder on the user's PC after installation of the ZSC31150 Evaluation Software. The digital output, i.e., the conditioning result readable via the SIF, is calculated with 15-bit resolution/accuracy (maximum). The MSB is used as the error identifier – if the MSB is set, an error is indicated. In normal cases, this means that if the targets are adjusted for using analog output, the digital output is weighted with factor 0.6875. If only digital output is used, targets can be calculated using the full 15-bit resolution/accuracy range. The ZSC31150 Evaluation Kit Software offers the option for doing this. ## 2.5. Digital Filter Function The ZSC31150 offers a digital (averaging) filter function for calculating the output result in NOM. These filters can also be used for acquiring data in calibration procedures using the START\_AD\_CNT command "62." The filter can be parameterized using two programmable coefficients stored in EEPROM: an integrating coefficient PAVG and a differential coefficient PDIFF. (See Table 5.1.) The output Pout<sub>i</sub> is set to P<sub>i</sub> for the first calculation of an output result for a (new) sent command (e.g., starting NOM or "62"). Set PDIFF and PAVG to 0 to disable the filter function. Default settings for the ZSC31150 disable the filter function. With this function it is possible to build up a low-pass filter. **Important:** Ensure that the coefficient $\frac{PDIFF+1}{2^{PAVG}}$ never exceeds 1. If this coefficient exceeds 1, the filter function can oscillate and the system gets a flywheel effect. The filter function can be described as follows: #### ⇒ Digital filter function Pout<sub>i</sub> = Pout<sub>i-1</sub> + $$(P_i - Pout_{i-1}) \left( \frac{PDIFF + 1}{2^{PAVG}} \right)$$ : i>0 with PAVG, PDIFF $\in [0; 7]$ P<sub>i</sub> Conditioning equation result for bridge sensor signal (refer to section 2.2) Pout<sub>i</sub> Output result to be calculated PAVG Averaging filter coefficient (EEPROM register 08<sub>HEX</sub>, [2:0]) PDIFF Differential filter coefficient (EEPROM register 09<sub>HEX</sub>, [2:0]) ## 2.6. Output Signal Range and Limitation The bridge sensor measurand conditioning result P for the measured value is output at the analog output pin and SIF with >12-bit resolution. The DAC used for generation of the analog output has 5632 levels, where 5120 levels (from 256 to 5375) can be addressed or voltage output from 4.55% to 95.44% of the supply voltage. $$V_{OUT\_MIN} = (V_{VDDE} - V_{VSSE}) \frac{256}{5632}$$ $V_{OUT\_MAX} = (V_{VDDE} - V_{VSSE}) \frac{5375}{5632}$ As a result, an adjustable range from 5% to 95% of the supply including all possible tolerances is guaranteed. Setting the analog output outside the allowed range (for example via the Set\_DAC command) will result in entering the diagnostic mode (DM) and setting the output to LDR (Lower Diagnostic Range). Note that the limit setting registers $08_{HEX}$ and $09_{HEX}$ (see Table 5.1) are shared with the digital filter configuration (the 3 LSBs). Figure 2.1 Accessible Output Signal Range and Limitation ZSC31150 offers an output limitation function *for the analog output AOUT*, which clips the output signal if the calculated result is outside of the defined limits. These output minimum and maximum limits (13-bit accuracy) are defined in EEPROM. ⇒ Limitation $$\begin{split} &P_{\text{out}} \left( P > L_{\text{max}} \right) = L_{\text{max}} \\ &P_{\text{out}} \left( P < L_{\text{min}} \right) = L_{\text{min}} \qquad \qquad P_{\text{out}} \in \left[ L_{\text{min}} \, ; \, L_{\text{max}} \, \right] \end{split}$$ Limits stored in bits [15:3] of EEPROM registers 08<sub>HEX</sub> and 09<sub>HEX</sub>: $\begin{array}{ll} L_{\text{min}} & \text{Lower output limit,} \\ \\ L_{\text{max}} & \text{Upper output limit} \\ \\ L_{\text{min/max}} \in [100_{\text{HEX}}; \ 14FF_{\text{HEX}}] \ \text{or} \ [256_{\text{DEC}}; \ 5375_{\text{DEC}}] \end{array}$ The output signal V<sub>OUT</sub> is ratiometric to the power supply (V<sub>VDDE</sub> - V<sub>VSSE</sub>) and can be calculated via this equation: $$V_{\text{OUT}} = \left(V_{\text{VDDE}} - V_{\text{VSSE}}\right) \frac{P_{\text{OUT}}}{5632}$$ $$\begin{array}{c} P_{\text{OUT}} & \text{Calculated digital output value for bridge sensor} \\ V_{\text{OUT}} & \text{Output voltage} \\ V_{\text{VDDE}}, V_{\text{VSSE}} & \text{Potential at pins VDDE and VSSE} \end{array}$$ The digital output signal, which is calculated with 14-bit resolution, can be read out using digital serial interface communication. Refer to section 4.3 for a detailed description of the SIF output registers. ## 3 Serial Digital Interface (SIF) ## 3.1. General Description The ZSC31150 includes a serial digital interface (SIF), which is able to communicate using two communication protocols: I<sup>2</sup>C and ZACwire<sup>™</sup> one-wire communication (OWI). The SIF allows programming the EEPROM to configure the application mode of the ZSC31150 and to calibrate the conditioning equations. It provides the read out of the conditioning result of the measured value as a digital value. The ZSC31150 always works as a slave. The communication protocol used is selectable. In Command Mode (CM) both communication protocols are always available. The access mode for OWI communication is programmable in EEPROM (ADJREF: IFOWIM; see Table 5.5). There are two start window modes and a mode with continuous OWI access. OWI access can also be locked so that communication is only possible via the I<sup>2</sup>C protocol. An unconfigured ZSC31150, identified by a non-consistent EEPROM signature, always starts in diagnostic mode (DM). The output is driven LOW in this case so that the lower diagnostic range can be detected. Independent from the configuration, OWI and I<sup>2</sup>C communication is enabled, any error codes can be read out, and access to the EEPROM content for rewriting is possible. A command consists of an address byte and a command byte. Some commands (e.g., writing data into EEPROM) also include two data bytes. This is independent of the communication protocol used. Refer to section 1.3 for details about working modes and section 4 for command descriptions. There are two general types of requests to read data via the SIF from the ZSC31150: - Continuously reading the conditioning result in NOM - → Digital data read out - Reading of internal data (e.g., RAM/EEPROM content) or acquired measurement data in CM - → Calibration and/or configuration tasks To read internal and/or measurement data from the ZSC31150 in CM, normally a specific command must be sent to transfer this data into the output register of the SIF. Thereafter the READ command consisting of the address byte with the read bit set is used to retrieve this data. The data transmission is continuously repeated until the master sends a stop condition. Again this is independent of the communication protocol used. During the measurement cycle (NOM), the ZSC31150 transfers the conditioning result into the output register of the SIF. These data will be sent if the master generates a read-request. The active measurement cycle is not interrupted by this. #### 3.1.1. Addressing Addressing is supported by the I<sup>2</sup>C and ZACwire<sup>™</sup> interface. Every slave connected to the master responds to a specific address. After generating the start condition, the master sends the address byte containing a 7-bit address followed by a data direction bit (R/W). A '0' indicates a transmission from master to slave (WRITE); a '1' indicates a data request (READ). The general ZSC31150 slave address is $78_{\text{HEX}}$ (7-bit). The addressed slave answers with an acknowledge (only I<sup>2</sup>C). All other slaves connected to the master ignore this communication. Via EEPROM programming, it is possible to allocate and activate an additional available slave address within the range $70_{\text{HEX}}$ to $7F_{\text{HEX}}$ to a single device. In this case, the device recognizes communication on both addresses, on the general one and on the additional one. #### 3.1.2. Communication Verification A read request is answered by the data present in the SIF output registers (2 bytes). A check sum is also sent (1 byte) followed by the command that is being answered. The check sum and the returned command allow the verification of received data by the master. For details and exceptions, also see section 4.3. #### 3.1.3. Communication Protocol Selection Both available protocols, I<sup>2</sup>C and OWI, are active in parallel, but only one interface can be used at a time. OWI communication access is also possible if OWI communication is enabled and the analog output is active (OWIANA and OWIWIN after start window; see section 3.3). For this option, the active output AOUT must be overwritten by the communication master, so it is recommended that a stop condition be generated before starting the communication to guarantee a defined start of communication (refer to section 3.3). ## 3.2. I<sup>2</sup>C Protocol For I<sup>2</sup>C communication, a data line (SDA) and a clock line (SCL) are required. Figure 3.1 C - Principles of Protocol The I<sup>2</sup>C communication and protocol used is defined as follows: #### Idle Period During inactivity of the bus, SDA and SCL are pulled-up to the supply voltage VDDA. #### Start Condition A high-to-low transition on SDA while SCL is at the high level indicates a start condition. Every command must be initiated by a start condition sent by a master. A master can always generate a start condition. #### Stop Condition A low-to-high transition on SDA while SCL is at the high level indicates a stop condition. A command must be closed by a stop condition to start processing the command routine in the ZSC31150. ## Valid Data Data is transmitted in bytes (8 bits) starting with the most significant bit (MSB). Each byte transmitted is followed by an acknowledge bit. Transmitted bits are valid if after a start condition, SDA remains at a constant level during the high period of SCL. The SDA level must change only when the clock signal at SCL is low. #### Acknowledge An acknowledge after a transmitted byte is obligatory. The master must generate an acknowledge-related clock pulse. The receiver (slave or master) pulls-down the SDA line during the acknowledge clock pulse. If no acknowledge is generated by the receiver, a transmitting slave will become inactive. A transmitting master can abort the transmission by generating a stop condition and can repeat the command. A receiving master must signal the end of the transfer to the transmitting slave by not generating an acknowledge-related clock pulse at SCL. The ZSC31150 as a slave changes to inactive interface mode during processing internal command routines started by a previously sent command. #### Write Operation An I²C™ WRITE operation is initiated by the master sending the slave an address byte including a data direction bit set to '0' (WRITE). The address byte is followed by a command byte and depending on the transmitted command, an additional two data bytes (optional). The ZSC31150 internal microcontroller evaluates the received command and processes the related routine. The following figure illustrates a write command with two data bytes and without data bytes. A detailed description of the command set is given in section 4.1. Figure 3.2 I<sup>2</sup>C<sup>™</sup> – Write Operation ## Read Operation After a data request from master to slave by sending an address byte including a data direction bit set to '1' (READ), the slave answers by sending data from the interface output registers. The master must generate the transmission clock on SCL, the acknowledges after each data byte (except after the last one), and the stop condition at the end. A data request is answered by the ZSC31150's interface module and consequently does not interrupt the current process of the internal microcontroller. **Note:** The data in the activated registers is sent continuously until a stop condition is detected; after transmitting all available data, the slave starts repeating the data. Figure 3.3 I<sup>2</sup>C<sup>™</sup> – Read Operation – Data Request During an active measurement cycle, data is constantly updated with conditioning results. To get other data from the slave (e.g., EEPROM content) typically a specific command must be sent before the data request to initiate the transfer of this data to the interface output registers. This command does interrupt the current process of the internal microprocessor and consequently also interrupts an active measurement cycle. Figure 3.4 I<sup>2</sup>C<sup>™</sup> – Timing Protocol Table 3.1 Timing I<sup>2</sup>C Protocol | Nr. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----|------------------------------------------------|-------------------------|-------------------------|-----|-----|-----|------| | 1 | SCL clock frequency | f <sub>SCL</sub> | f <sub>OSC</sub> ≥ 2MHz | | | 400 | kHz | | 2 | Bus free time between start and stop condition | t <sub>I2C_BF</sub> | | 1.3 | | | μS | | 3 | Hold time start condition | t <sub>I2C_HD_STA</sub> | | 0.6 | | | μS | | 4 | Setup time repeated start condition | t <sub>I2C_SU_STA</sub> | | 0.6 | | | μS | | 5 | Low period SCL/SDA | t <sub>I2C_L</sub> | | 1.3 | | | μS | | 6 | High period SCL/SDA | t <sub>I2C_H</sub> | | 0.6 | | | μS | | 7 | Data hold time | t <sub>I2C_HD_DAT</sub> | | 0 | | | μS | | 8 | Data setup time | t <sub>I2C_SU_DAT</sub> | | 0.1 | | | μS | | 9 | Rise time SCL/SDA | t <sub>I2C_R</sub> | | | | 0.3 | μS | | 10 | Fall time SCL/SDA | t <sub>I2C_F</sub> | | | | 0.3 | μS | | 11 | Setup time stop condition | t <sub>I2C_SU_STO</sub> | | 0.6 | | | μS | | 12 | Noise interception SDA/SCL | t <sub>I2C_NI</sub> | Spike suppression | | | 50 | ns | Note: See section 1.4 of the ZSC31150 for additional specifications related to the I<sup>2</sup>C interface. ## 3.3. Digital One-Wire Interface (OWI) The ZSC31150 employs IDT's ZACwire<sup>TM</sup>, a one-wire digital interface concept (OWI). It combines a simple and easy protocol adaptation with a cost-saving pin sharing. The communication principle of the OWI interface is derived from the I<sup>2</sup>C protocol. Becoming familiar with the I<sup>2</sup>C protocol is recommended for an understanding of OWI communication. Both the analog voltage output and the digital interface (calibration and/or digital output value) use the same pin, AOUT. An advantage of OWI output signal capability is that it enables "end of line" calibration – no additional pins are required to digitally calibrate a finished assembly. However, although the OWI was designed mainly for calibration, it can also be used to digitally read out the calibrated sensor signal continuously. These two communication tasks are supported by different configurations of the interface. Depending on the EEPROM configuration (ADJREF:IFOWIM, see Table 5.5), there are 4 different modes for OWI: #### OWIENA → OWI enabled OWI remains active at the AOUT pin; analog output is disabled. (Note: no internal pull-up resistor is implemented.) #### OWIWIN → OWI startup window OWI is enabled during the startup window (~100ms minimum) and is disabled if the startup window times out without receiving a valid START\_CM command [72D1<sub>HEX</sub>]. Analog voltage output is activated after the startup window elapses. (Note: no internal pull-up resistor is implemented). #### OWIANA → OWI startup window with Analog Out Analog voltage output is activated after startup time (maximum 5ms). OWI is enabled during the startup window ( $\sim$ 100ms minimum) and is disabled if the startup window times out without receiving a valid START\_CM command [72D1<sub>HEX</sub>]. When sending the START\_CM command, the master must overwrite the active analog voltage output ( $I_{OUT}$ max = 20mA). #### OWIDIS → OWI disabled OWI communication is not possible. Access to the ZSC31150 is only available via the I<sup>2</sup>C interface. #### Figure 3.5 Block Diagram of the OWI Connection Note: An external pull-up must be provided; no guarantee for usage of the ZSC31150 internal pull-up. In Command Mode (CM), communication via OWI is possible if OWI is enabled. Typically the ZSC31150 is in the OWIENA mode. After specific commands requesting an analog output at the AOUT pin, the mode is comparable to OWIANA but without a timeout. Both devices are peers; however only the external device starts communication and requests data. In this sense, it is referred to as the master and the ZSC31150 as slave. In the case of an invalid EEPROM signature, the lower diagnostic range (LDR) driven at the analog output AOUT pin must be overwritten (I<sub>OUT</sub> max=20mA) for sending the START\_CM command. A push-pull driver is necessary for this. It is possible to overwrite the driven analog output AOUT by a communication sequence if OWI is enabled (refer to the OWI modes described above). #### 3.3.1.1. Properties and Parameters Although the OWI is designed as a bilateral connection, for reasons of compatibility, the protocol used is equivalent to I<sup>2</sup>C communication. This means a command always includes an address byte with a read/write bit. OWI communication is self-locking (synchronizing) on the master's communication speed within the range specified for OWI bit time, which is guaranteed for ZSC31150's clock frequency in the range of 2 to 4 MHz. The OWI communication start window in OWIANA and OWIWIN mode is 52700 internal frequency clocks long (~100ms minimum). To initiate OWI communication and enter the Command Mode, the START\_CM command must be sent during this period. Table 3.2 OWI Interface Parameters | Nr. | Parameter | Symbol | Conditions | Min | Max | Unit | | | |-------|---------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------|------|------|------|--|--| | 1 | OWI bit time 1) | t <sub>OWI_BIT</sub> | t <sub>BIT</sub> = 10 * R <sub>OWI_PUP</sub> * C <sub>OWI_LOAD</sub> | 0.04 | 4 | ms | | | | 2 | Pull-up resistance – master | R <sub>OWI_PUP</sub> | | 0.3 | 3.30 | kΩ | | | | 3 | OWI line resistance | R <sub>OWI_LINE</sub> | R <sub>OWI_LINE</sub> < R <sub>OWI_PUP</sub> /100 | 20 | 33 | Ω | | | | 4 | OWI load capacitance | C <sub>OWI_LOAD</sub> | Total OWI line load | | 50 | nF | | | | 5 | Voltage level low | $V_{OWI\_IN\_L}$ | Minimum VDDA is 4.2V @ 4.5V VDDE | | 0.2 | VDDA | | | | 6 | Voltage level high | $V_{OWI\_IN\_H}$ | Maximum VDDA is 5.5V @ 5.5V VDDE | 0.75 | | VDDA | | | | 1) Ra | Range is guaranteed independent of the clock frequency adjustment. Also see Table 3.3 for more details. | | | | | | | | The OWI communication and protocol used is defined as follows: #### Idle Period During inactivity of the bus, the OWI communication line is pulled-up to the supply voltage VDDA. ### Start Condition When the OWI communication line is in idle mode, a low pulse (return to one) with a minimum $t_{\text{OWI\_STA}}$ width of $25\mu \text{s}$ indicates a start condition. Every command must be initiated by a start condition sent by a master. A master can generate a start condition only when the OWI line is in the idle mode. #### Stop Condition The master finishes a transmission by changing back to the high level (idle mode). Every command (see the following "Write Operation" section for details) must be closed by a stop condition in order to start processing the command. The master can interrupt a transmitting slave after a data request (refer to "Read Operation" below) by clamping the OWI line to the low level for generating a stop condition. A stop condition is indicated by no transition from low to high or from high to low (constant level) at the OWI line for at least twice the period of the last transmitted valid bit or more than the doubled bit time. A stop condition without regard to the last bit-time (secure stop condition) is generated by a constant level at the OWI line for more than 32766 clocks of the internal clock oscillator. A secure stop condition is also generated at bit times less than 80 clocks of the clock oscillator. In the case of overwriting an active AOUT (e.g., upon starting communication in OWIANA mode), a stop condition must be generated independently from the current AOUT potential, which can be LOW or HIGH. The timing patterns shown in Figure 3.6 ensure proper generation of the stop condition: Figure 3.6 OWI – Stop Condition for Active Driven AOUT #### Valid Data Data is transmitted in bytes (8 bits) starting with the most significant bit (MSB). Transmitted bits are recognized after a start condition at every transition from low to high on the OWI line. The value of the transmitted bit depends on the duty ratio between the high phase and high/low period (bit period, t<sub>OWI\_BIT</sub>; see Table 3.3). A duty ratio greater than 1/8 and less than 3/8 is detected as a 0; a duty ratio greater than 5/8 and less than 7/8 is detected as a 1. The bit period of consecutive bits must not change by more than a factor of 2 because a stop condition is detected in this case. #### Write Operation An OWI WRITE operation is initiated by the master sending the slave an address byte including a data direction bit set to 0 (WRITE). The address byte is followed by a command byte and depending on the transmitted command, an additional two data bytes (optional). The ZSC31150 internal microcontroller evaluates the command received and processes the related routine. Figure 3.7 illustrates the write of a command with two data bytes and without data bytes. A detailed description of the command set is given in section 4.1. Figure 3.7 OWI – Write Operation #### Read Operation After a data request from the master to a slave by sending an address byte including a data direction bit set to 1 (READ), the slave answers by sending data from the interface output registers. The slave generates the data bits with a bit period equal to the last received bit (R/W bit). The master must generate a stop condition after receiving the requested data. A data request is answered by the ZSC31150's interface module, so it does not interrupt the current process of the internal microcontroller. The data in the output registers is sent continuously until a stop condition is detected; after transmitting all available data, the slave starts repeating the data. During the active measurement cycle, data is constantly updated with conditioning results. To get other data from the slave (e.g., EEPROM content) normally a specific command must be sent before the data request to initiate the transfer of this data to the interface output registers. This command does interrupt the present operation of the internal microcontroller and consequently also interrupts any active measurement cycle. Figure 3.8 OWI - Read Operation - Data Request Figure 3.9 OWI - Timing Protocol Table 3.3 OWI Timing Protocol | Nr. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------------------------| | 1 | Bus free time | t <sub>OWI_IDLE</sub> | Between start and stop | 25 | | | μS | | 2 | Hold time start condition 1) | t <sub>OWI_STA</sub> | | 25 | | | μS | | 3 | Bit period range 2) | t <sub>OWI_BIT</sub> | f <sub>OSC</sub> = 4MHz (min.); 2MHz (max.) | 20 | | 8000 | μS | | 4 | Duty ratio bit '0' | t <sub>OWI_0</sub> | | 0.125 | 0.25 | 0.375 | t <sub>OWI_BIT</sub> | | 5 | Duty ratio bit '1' | t <sub>OWI_1</sub> | | 0.625 | 0.75 | 0.875 | t <sub>OWI_BIT</sub> | | 6 | Hold time stop condition | t <sub>OWI_STO</sub> | Minimum t <sub>OWI_BIT</sub> (20ms) to bit<br>period of last valid bit<br>(Also see "Stop Condition" on<br>page 19 for further details.) | 2.0 | | | t <sub>OWI_BIT_L</sub> | | 7 | Bit period deviation | t <sub>OWI_BIT_DEV</sub> | Current bit to next bit | 0.55 | 1.0 | 1.5 | t <sub>OWI_BIT</sub> | <sup>1)</sup> This hold time is valid for all frequency adjustments for the ZSC31150. <sup>)</sup> This bit period range is achievable with different frequency adjustments. OWI communication is always possible in the OWI bit time specified in Table 3.2. ## 4 Interface Commands ## 4.1. Command Set All commands are only available in Command Mode (CM) (see section 1.3.2) and for $I^2C$ and OWI communication. CM is initiated by sending the START\_CM command [72D1<sub>HEX</sub>]. See Table 4.1 for command descriptions and processing time. In CM, every command received is answered. The response consists of the two bytes of requested data or validation code, 1 byte for the check sum, and the 1-byte command reply. For more details about responses, see sections 4.3 and 4.4. **Important:** Before sending commands that write to EEPROM registers, EEPROM programming must be enabled by sending the EEP\_WRITE\_EN command 6CF742<sub>HEX</sub>. A read command can be sent during an active measurement cycle (i.e., the processing time has not yet elapsed after sending one of the STRT\_CYC\_x or START\_AD\_x commands indicated by gray shading in Table 4.1). For example, the SIF can be read during the START\_AD\_CNT command. If any of the other commands is to be sent during an active measurement cycle, the measurement command must first be aborted. Typically an active measurement cycle is aborted if a non-read command is received, but in special cases, the command might not be received correctly and the active measurement is not aborted. Therefore, for safe communication during an active measurement cycle, IDT recommends sending the START\_CM command [72D1<sub>HEX</sub>] first for non-read commands. Table 4.1 Command Set | Command<br>(HEX) | Data | Command | Notes | Processing<br>Time<br>@ f <sub>CLK</sub> =3MHz | |------------------|---------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | 01 / 02 | | STRT_CYC_EEPOWI /<br>STRT_CYC_RAMOWI | Start measurement cycle including initialization from EEPROM/RAM for digital output with activation of OWI mode OWIENA. | 350μs / 220μs | | 03 / 04 | | STRT_CYC_EEPANA /<br>STRT_CYC_RAMANA | Start measurement cycle including initialization from EEPROM/RAM for analog output with activation of OWI mode OWIANA. | 350μs / 220μs | | 05 / 06 | | STRT_CYC_EEPOWIDIS /<br>STRT_CYC_RAMOWIDIS | Start measurement cycle including initialization from EEPROM/RAM for digital output with OWI mode disabled (OWIDIS mode). | 350μs / 220μs | | 07 / 08 | | STRT_CYC_EEP /<br>STRT_CYC_RAM † | Start measurement cycle including initialization from EEPROM/RAM. Note for OWIWIN and OWIANA: OWI communication is disabled after the startup window). | 350μs / 220μs | | 10 to 1E | | READ_RAM | Read data from RAM address 00 <sub>HEX</sub> to 0E <sub>HEX</sub> . | 50μs | | 30 to 43 | | READ_EEP | Read data from EEPROM address 00 <sub>HEX</sub> to 13 <sub>HEX</sub> . | 50μs | | 50 | | ADJ_OSC_ACQ | Acquire frequency ratio of internal oscillator to communication frequency (f <sub>OSC</sub> / f <sub>OWI</sub> ) for adjusting internal oscillator frequency by ADJREF:OSCADJ. | 50μs | | | | | Important: Use this command only with OWI communication. | | | 60 | 2 Bytes | SET_DAC | Set analog output (DAC) to value defined by data bytes. Important note: If the data byte is outside the allowed range of 0100 <sub>HEX</sub> to 14FF <sub>HEX</sub> , the ZSC31150 will enter DM and output the LDR (lower diagnostic range). The AOUT pin goes into tri-state during processing. | 40μs | <sup>†</sup> Note: For product versions ZSC31150Exx and earlier, the commands STRT\_CYC\_EEP and STRT\_CYC\_RAM are not available. | Command<br>(HEX) | Data | Command | Notes | Processing<br>Time<br>@ f <sub>CLK</sub> =3MHz | |------------------|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | 62 | 2 Bytes | START_AD_CNT | Process an A/D conversion <n> (= data) times for input voltage and temperature, auto-zero corrected. Result is updated continuously in digital output registers (4 data bytes), last values remain after processing. See 4.5.1 for details.</n> | <n>* (D8+D9)<br/>commands</n> | | 65 | 2 Bytes | ADJ_OSC_WRI | Write and activate oscillator adjust value to RAM ADJREF:OSCADJ, returns compete configuration word ADJREF. Important: Use this command only with OWI communication | 50µs | | 6C | 2 Bytes | EEP_WRITE_EN | Enable data write to EEPROM when sent with data F742 <sub>HEX</sub> ; sending any other data disables EEPROM writing. | 50µs | | 72 | 1 Byte | START_CM | Start Command Mode (CM); always send with data D1 <sub>HEX</sub> . | 50μs | | 80 to 8E | 2 Bytes | WRITE_RAM | Write data to RAM addresses 00 <sub>HEX</sub> to 0E <sub>HEX</sub> respectively. | 50μs | | A0 to B2 | 2 Bytes | WRITE_EEP | Write data to EEPROM addresses 00 <sub>HEX</sub> to 12 <sub>HEX</sub> respectively. | 12.5ms | | C0 | | COPY_EEP2RAM | Copy the content of EEPROM addresses $00_{\text{HEX}}$ to $0E_{\text{HEX}}$ to RAM; restores EEPROM configuration in RAM. | 130µs | | C3 | | COPY_RAM2EEP | Copy the content of RAM addresses $00_{HEX}$ to $0E_{HEX}$ to EEPROM; generates the EEPROM signature and writes it to address $0F_{HEX}$ , returns the EEPROM signature. | 200ms | | C8 | | GET_EEP_SIGN | Calculates EEPROM signature and writes the result to SIF output register 1 (SIF1; see Table 4.2). | 150µs | | C9 | | GEN_EEP_SIGN | Calculates EEPROM signature and writes it to EEPROM address 0F <sub>HEX</sub> and writes the result to SIF1. | 12.6ms | | CA | | GET_RAM_SIGN | Calculates RAM signature and writes the result to SIF1. | 150µs | | CF | | ROM_VERSION | Get hardware and ROM version: ROM version is defined by the low byte "CF" command answer. Design version is defined by the high byte "CF" command answer. ZSC31150Axx = 0Axx <sub>HEX</sub> ZSC31150Exx = 0Exx <sub>HEX</sub> ZSC31150Cxx = 0Cxx <sub>HEX</sub> ZSC31150Dxx = 0Fxx <sub>HEX</sub> ZSC31150Dxx = 19xx <sub>HEX</sub> | 50µs | **Note:** All Dx commands are used for the calibration process, write raw conversion result to SIF output registers, and do not generate analog output. Processing time with $f_{CLK}$ =3MHz for D0-D6 commands is 150 clock cycles (approximately 50 $\mu$ s) + A/D conversion time. The processing time is 2 times this value for the D8 to DB commands. Note: Enabling the A/D converter clock divider (i.e., bit CFGAFE:ADCSLOW is set to 1) doubles only the A/D conversion time. | Command (HEX) | Command | Notes | |---------------|----------------|-------------------------------------------------------------------------------------------------| | D0 | START_AD_BR | Start cyclic A/D conversion at bridge sensor channel (BR); e.g., pressure measurement. | | D1 | START_AD_T | Start cyclic A/D conversion at temperature channel (T). | | D2 | START_AD_SSCP | Start cyclic A/D conversion for positive-biased Sensor Short Check and Sensor Connection Check. | | D3 | START_AD_CMV | Start cyclic A/D conversion for common mode voltage measurement for Sensor Aging Check. | | D4 | START_AD_BR_AZ | Start cyclic A/D conversion auto-zero (AZ) at bridge sensor channel (BR); e.g., pressure | | D5 | START_AD_TAZ | Start cyclic A/D conversion auto-zero at temperature channel (TAZ). | | Command (HEX) | Command | Notes | | | |---------------|--------------------|---------------------------------------------------------------------------------------------------------------|--|--| | D6 | START_AD_SSCN | Start cyclic A/D conversion for negative-biased Sensor Short Check and Sensor Connection Check. | | | | D8 | START_AD_BR_AZC | Start cyclic A/D conversion at bridge sensor channel (BR) including auto-zero. | | | | D9 | START_AD_T_AZC | Start cyclic A/D conversion at temperature channel (T) including auto-zero. | | | | DA | START_AD_SSCP-SSCN | Start cyclic A/D conversion for positive and negative biased Sensor Short Check and Sensor Connection Check. | | | | DB | START_AD_CMV_AZC | Start cyclic A/D conversion for common mode voltage measurement (for Sensor Aging Check) including auto-zero. | | | ## 4.2. Command Processing All commands are available for both I<sup>2</sup>C and OWI protocols (except ADJ\_OSC\_ACQ and ADJ\_OSC\_WRI). If CM is active, reception of a valid command interrupts the internal microcontroller (CMC) and starts a routine processing the received command. The processing time depends on the internal system clock frequency (minimum: ~2MHz; adjustable by EEPROM programming). For a data read from the ZSC31150, the requested data (e.g., register content or acquired measurements) is written to the SIF output register and can be read out by a read request. Commands sent while a previously sent command has not yet executed completely will be ignored. The ZSC31150 releases the interface while a running and valid $I^2C^{TM}$ communication takes place (i.e., a start condition of an $I^2C^{TM}$ communication has already occurred). If the ZSC31150 does not detect a start condition, it will not provide the ACK to the address byte. ## 4.3. SIF Output Registers The serial interface (SIF) contains two 16-bit output registers that can be read out by a read request. Depending on the configuration of ADJREF:IFOWIM, access to the one-wire interface (OWI) can be limited during NOM. Depending on the present operation mode of ZSC31150 (NOM, CM or DM; refer to section 1.3), different data are written to SIF output registers. The output registers SIF1 and SIF2 are continuously updated. **Note:** If the update rate is high, a check sum error might occur if data is read out in NOM during an active measurement cycle or during CM for all calibration commands (e.g., the START\_AD\_CNT command). Refer to the *ZSC31150 Data Sheet* and the *ZSC31150 Bandwidth Calculation Spreadsheet* for more details about the update rate. The data readout occurs word-by-word. Therefore it is possible that during reading the first word (SIF1), the output register is updated with a new conditioned value and thus the check sum is also updated. The check sum value for the new conditioned value is read out within the next word (SIF2). The new conditioned value could have a different check sum value than was read out as the first word and so an apparent check sum error is detected. **Recommendation:** To prevent such misinterpretation in these cases, read at least 6 bytes as shown below in Figure 4.1. If an invalid check sum is detected in the first four bytes, the second SIF1 reading can be used to check whether a misinterpretation of the check sum has occurred or a check sum error occurred. The reading of the 6 bytes must be faster than the update rate of the measurand data at SIF1. Figure 4.1 Preventing Misinterpretation of Check Sum Table 4.2 Output Register Contents of Serial Digital Interface (SIF) When Processing Commands | Mode/ Commands | Output Register 1 (SIF1) | | Outpu | Output Register 2 (SIF2) | | |----------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------|--------------|--------------------------------|--| | wode/ Commands | High Byte | Low Byte | High Byte | Low Byte | | | Normal Operation Mode (NOM) | | | | | | | | Conditioned value | | Check sum | 00 <sub>HEX</sub> | | | Command Mode (CM) | | | • | • | | | Read RAM or EEP (Commands 10 <sub>HEX</sub> to 1E <sub>HEX</sub> and 30 <sub>HEX</sub> to 43 <sub>HEX</sub> ). | Requested RAM or EEP data | | Check sum | Processed command | | | START_AD_xx (Dx <sub>HEX</sub> commands) | Measured raw v | alue | Check sum | Processed command ‡ | | | START_AD_CNT (Command 62 <sub>HEX</sub> ) | Measured raw v | alue (e.g., pressure) | Measured rav | Measured raw value temperature | | | STRT_CYC_xx (01 <sub>HEX</sub> to 08 <sub>HEX</sub> ) | Conditioned value | ue => refer to NOM | | | | | Commands without output | Success code C | 3xx <sub>HEX</sub> ; see Table 4.3 | Check sum | Processed command | | | SET_DAC (Command 60 <sub>HEX</sub> ) | DAC adjustment | t data | Check sum | 60 <sub>HEX</sub> | | | ADJ_OSC_ACQ (Command 50 <sub>HEX</sub> ) | Oscillator adjust | ment count | Check sum | 50 <sub>HEX</sub> | | | ADJ_OSC_WRI (Command 65 <sub>HEX</sub> ) | The new configuration word ADJREF | | Check sum | 65 <sub>HEX</sub> | | | Diagnostic Mode (DM) | | | | • | | | | Error code C0xx | <sub>HEX;</sub> MSB = error flag = 1 | Check sum | 00 <sub>HEX</sub> | | The check sum is calculated using the following formula: check sum = $FF_{HEX}$ – (high byte + low byte). <sup>‡</sup> For product versions ZSC31150Dxx and earlier, the value 00<sub>HEX</sub> was sent in place of the processed command. ## 4.4. Command Response Codes In CM, every command received is answered with either data or a success/failure code. Table 4.3 gives the codes for the first word of the response to commands. The high byte of the second word contains the check sum and the low byte repeats the processed command. Table 4.3 Command Response: First Readout Word (SIF Output Register 1) | Command | Success Code | Failure Detected Code | Notes | | |----------------------------|---------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--| | 6C<br>F742 <sub>HEX</sub> | C36C <sub>HEX</sub> | CF6C <sub>HEX</sub> | Charge pump enable in order to write data to EEPROM | | | 72 D1 <sub>HEX</sub> | C372 <sub>HEX</sub> | | Start Command Mode | | | C0 <sub>HEX</sub> | C3C0 <sub>HEX</sub> | | Copy EEP to RAM | | | C3 <sub>HEX</sub> | СЗСЗнех | CFC3 <sub>HEX</sub> | Copy RAM to EEP | | | ху | - | CF00 <sub>HEX</sub> | Wrong command or data missing | | | ху | - | C000 <sub>HEX</sub> | Command processing error or undefined internal error | | | Commands that initiate NOM | | C0xx <sub>HEX</sub> where xx ≠ 00 | C0xx <sub>HEX</sub> indicates the Diagnostic Mode; see Table 1.1 (if the DM is "temporary," then the measurement cycle continues) | | ## 4.5. Detailed Description for Specific Commands ## 4.5.1. START\_CM (72D1<sub>HEX</sub>) As described in section 1.3.1, the ZSC31150 starts in NOM. In this mode, it continuously measures the input signal and refreshes the SIF. To start the Command Mode, a START\_CM command via I²C™ must be transmitted to the ZSC31150. This command is shown in Figure 4.2. Figure 4.2 START\_CM Command When sending the START\_CM command to abort the NOM or a raw data acquisition command (Dx<sub>HEX</sub>), the command execution can be affected by the internal asynchronous processed update of the SIF output register. In this case, the received command could be overwritten and therefore the Command Mode would not be entered. This event can only happen between two clock cycles of the ZSC31150 oscillator. Checking the response to the START\_CM command to ensure that CM was started is recommended. If the ZSC31150 answers with C372<sub>HEX</sub>, entering CM was successful; otherwise, send the START\_CM command again. Timing between sending the first and second Start\_CM should not be equal to the ADC conversation time (refer to the *ZSC31150 Bandwidth Calculation Spreadsheet*). A timing of half of the known ADC conversion time can be used when tolerances of the oscillator should be taken in account or the oscillator calibration procedure has been performed (described in section 4.5.3). Depending on internal conditions, if the secondary SIF address is used for communication, it is possible that the ZSC31150 will not answer communication requests from that point forward. If this occurs, use the primary I<sup>2</sup>C address (78<sub>HEX</sub>) for restarting the ZSC31150 with a START\_CM command and then the secondary address will be functional again. ### 4.5.2. START\_AD\_CNT (62<sub>HEX</sub>) The START\_AD\_CNT command is used for synchronized bridge sensor (the measurand; e.g., pressure) and temperature raw calibration data acquisition during the calibration process. The possible synchronization enables a raw data acquisition (snapshot) for all attached devices under test (DUTs) under temperature drift and measurand leakage conditions, which is especially useful for mass calibration. Two data inputs are evaluated and required for processing of the START\_AD\_CNT command: - Average count (cavg) for calibration based on the PAVG bits [2:0] in register $08_{\text{HEX}}$ : $\langle \textit{cavg} \rangle = 2^{\langle \textit{PAVG} \rangle}$ - Conversion cycle count <cccnt> to be processed (recommendation: $\langle \textit{cccnt} \rangle = 2^{\langle \textit{PAVG} \rangle} + 8$ ) All necessary A/D conversions (measurand, temperature, auto-zero) are cyclic. For the A/D conversions, the START\_AD\_CNT command implements the following Dx commands in this sequence: - D5, D1 (for temperature measurand), which is equivalent to the D9<sub>HEX</sub> command (T\_AZC = T TAZ) - D4, D0 (for bridge sensor measurand), which is equivalent to the D8 HEX command (BR\_AZC = BR BR\_AZ). The two data bytes attached to the START\_AD\_CNT command define the count of conversion cycles <ccnt>. The A/D conversion is stopped after processing the required count of conversion cycles. Table 4.4 START\_AD\_CNT - Data Word Description | Bit# | data <15:0> | |-------------|--------------------------------------------------------| | Description | Conversion cycle count <cccnt> to be processed</cccnt> | During A/D conversion, the SIF output registers are continuously updated, so temporary results can be read out during processing the command and the result is valid after processing the last conversion. The time needed for this can be estimated by following formula: $$readout\_deay = \langle AD \ conversion \ time \rangle * \left[ \left( 4.1 * \langle cccnt \rangle \right) + 1 \right]$$ After the command is processed, the last or averaged result is readable in the SIF output registers until the next command. The averaged value is calculated using the filter formula (refer to section 2.5) with PDIFF = 0 and PAVG = $log_2 < cavg > and Pout_{n-1} = Pout_n$ . Table 4.5 START\_AD\_CNT - Command Response Description | Command | SIF1 | SIF2 | | |--------------|--------------------------------|-------------------|--| | START_AD_CNT | Bridge Sensor Measurand BR_AZC | Temperature T_AZC | | ## 4.5.3. ADJ\_OSC\_ACQ (50<sub>HEX</sub>) and ADJ\_OSC\_WRI (65xxxx<sub>HEX</sub>) The ADJ\_OSC\_xxx commands are used to adjust the frequency of the internal oscillator. This frequency is adjustable in the range of 2 to 4 MHz and has a directly proportional effect on the A/D conversion time. The internal oscillator frequency can be adjusted by ADJREF:OSCADJ (see section 5.2). The default value 12<sub>HEX</sub> corresponds to a frequency of 3MHz. The frequency is changed per count by a step of approximately -125kHz (frequency is decreased if OSCADJ is increased). The ADJ\_OSC\_ACQ command is sent first. Note: This command works **only with ZACwire**<sup>TM</sup> **communication** (OWI). It returns the ratio of the internal oscillator frequency to the communication frequency $f_{OSC}/f_{OWI}$ . Since the communication frequency $f_{OSC}$ is known, the current internal oscillator frequency $f_{OSC}$ can be calculated. Note that the resolution of the frequency measurement improves as the communication frequency decreases. The change in ADJREF:OSCADJ needed to reach the target frequency can be calculated from the ratio $f_{OSC}/f_{OWI}$ and the adjustment of -125kHz/step. The ADJ\_OSC\_WRI command is used to write the ADJREF:OSCADJ to RAM and to activate the new adjustment. The command returns the complete configuration word ADJREF (all other configuration bits keep their value). This sequence allows an easy and accurate adjustment of the internal frequency during end-of-line calibration. Table 4.6 Oscillator Frequency Adjustment Sequence / Tasks (OWI Only) | Communication | Command Descrip | tion Comment | |------------------|--------------------|---------------------------------------------------------------------------| | Task: Measure ar | nd adjust the inte | rnal frequency | | [72 D1] | START_CM | Start command mode | | [1D] | READ_RAM 0xD | Read RAM ADJREF | | [SIF-READ] | READ ADJREF | <pre>Read ADJREF; OSCADJ = ADJREF[4:0]</pre> | | [50] | ADJ_OSC_ACQ | Acquire frequency ratio of internal oscillator to communication frequency | | [SIF-READ] | READ F_RATIO | Read $f_{RATIO} = f_{OSC}/f_{OWI}$ or $f_{OSC} = f_{RATIO}*f_{OWI}$ | | | | f <sub>OSC,new</sub> - F_RATIO*f <sub>OWI</sub> | | | | D_OSCADJ = ——— | | | | -125kHz | | | | OSCADJnew = OSCADJ + D_OSCADJ | | [65 OSCADJnew] | ADJ_OSC_WRI | Write ADJREF:OSCADJ | | [SIF-READ] | READ ADJREF | Read ADJREFnew | | Task: Check the | resulting interna | l frequency (optional) | | [50] | ADJ_OSC_ACQ | Acquire frequency ratio of internal oscillator to communication frequency | | [SIF-READ] | READ F_RATIO | Read F_RATIO | | Task: Write the | new frequency adj | ustment to EEPROM | | [6C F742] | EEP_WRITE_EN | Enable data write to EEPROM | | [AD ADJREFnew] | WRITE_EEP | Write EEPROM ADJREFnew | | [C9] | GEN_EEP_SIGN | Generate and write EEPROM signature | ## 5 EEPROM and RAM ## 5.1. Programming the EEPROM Programming the EEPROM is done using an internal charge pump to generate the required programming voltage. The timing of the programming pulses is controlled internally. The programming time for a write operation is typically 12.5ms independent of the programmed clock frequency (ADJREF:OSCADJ). Recommendation: Wait at least 15ms per write operation before starting the next communication. To program the EEPROM, it is necessary to set the ZSC31150 in Command Mode via the START\_CM command (72 D1<sub>HEX</sub>) and to enable EEPROM programming via the EEP\_WRITE\_EN command (6C F7 42<sub>HEX</sub>). Writing data to the EEPROM is done via the serial digital interface by sending specific commands (refer to section 4). The WRITE\_EEP command includes the address of the targeted EEPROM word and is followed by two data bytes. During EEPROM programming, the serial digital interface is disabled so that no further commands can be recognized. The COPY\_RAM2EEP command writes the content of the RAM mirror area to the EEPROM. This is to simplify the calibration process when the ZSC31150 is configured iteratively. The EEPROM signature, which is not mirrored in RAM is generated, written to EEPROM, and returned to the SIF output register. This copy operation includes 16 EEPROM write operations and therefore typically requires 200ms (recommended wait time: 250ms). #### 5.2. EEPROM and RAM Content The configuration of the ZSC31150 is stored in 20 EEPROM 16-bit words. Calibration constants for conditioning the sensor signal by the conditioning calculation and analog output limits are stored in 11 words. There are three words for setting the configuration of the ZSC31150 regarding the application. One register is used for storing the EEPROM signature, which is used in NOM to check the validity of the EEPROM content after power-on. Three additional 16-bit words are for arbitrary free user data. After every power-on, the EEPROM content is mirrored to RAM. During this readout, the content of the EEPROM is checked by calculating the signature and comparing it with the stored one. If a signature error is detected, the ZSC31150 starts in DM. In this case, the LDR is driven at the analog output and the OWI interface is activated. The error code is send to the SIF output register. The configuration of the device is done from the mirrored area in RAM. Therefore the configuration words are transferred to the internal registers. The calibration constants for the conditioning calculation are also read from RAM. Thus every change to the RAM mirror area impacts the configuration and functioning of the device after the next start of cyclic measurement. After power-on, the content of the RAM mirror area is determined by the EEPROM content and can then be changed by specific commands writing to RAM. A new configuration can be activated by the STRT\_CYC\_RAMx commands or START\_AD\_x commands. See Table 5.1 for the EEPROM and RAM contents. **Note**: The ZSC31150 is delivered with default contents in the registers. The specified default configuration can be changed. Registers' content must be rewritten completely during the calibration procedure. At delivery, registers $10_{HEX}$ , $11_{HEX}$ , and $12_{HEX}$ contain traceability data (lot#, wafer#, and device#; refer to section 5.2.1 for details). Register $13_{HEX}$ contains variable IDT internal data at delivery. IDT recommends logging of registers $10_{HEX}$ to $13_{HEX}$ data in the calibration log. Table 5.1 EEPROM and RAM Content | EEPROM/RAM<br>Address | Write<br>Command<br>RAM/EEP | Default<br>Configuration | Description (Note: when bits are divided, the description begins with MSB and ends with LSB) | | |-----------------------------------------------|-----------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--| | Conditioning Coefficients – Correction formul | | | la for bridge sensor measurand (see section 2.2) | | | 00нех | 80/A0 <sub>HEX</sub> | 1000 <sub>HEX</sub> | c0 - Offset | | | 01 <sub>HEX</sub> | 81/A1 <sub>HEX</sub> | 4000 <sub>HEX</sub> | c1 - Gain | | | 02 <sub>HEX</sub> | 82/A2 <sub>HEX</sub> | 0000 <sub>HEX</sub> | c2 - Non-linearity, 2nd order | | | 03 <sub>HEX</sub> | 83/A3 <sub>HEX</sub> | 0000 <sub>HEX</sub> | c3 - Non-linearity, 3rd order | | | 04 <sub>HEX</sub> | 84/A4 <sub>HEX</sub> | 0000 <sub>HEX</sub> | <b>c4</b> - Temperature coefficient offset, 1 <sup>st</sup> order | | | 05 <sub>HEX</sub> | 85/A5 <sub>HEX</sub> | 0000 <sub>HEX</sub> | <b>c5</b> - Temperature coefficient offset, 2 <sup>nd</sup> order | | | 06 <sub>HEX</sub> | 86/A6 <sub>HEX</sub> | 0000 <sub>HEX</sub> | <b>c6</b> - Temperature coefficient gain, 1 <sup>st</sup> order | | | 07 <sub>HEX</sub> | 87/A7 <sub>HEX</sub> | 0000 <sub>HEX</sub> | <b>c7</b> - Temperature coefficient gain, 2 <sup>nd</sup> order | | | Conditioning C | oefficients – l | imit and/or filter | the analog output at pin AOUT (see section 2.5 and 2.6) | | | 08 <sub>HEX</sub> | 88/A8 <sub>HEX</sub> | 0800 <sub>HEX</sub> | 13 bits: Lmin - Lower limit for analog output via pin AOUT 3 bits (LSB): PAVG - Output low-pass filter (LPF) averaging coefficient PAVG | | | 09 <sub>HEX</sub> | 89/A9 <sub>HEX</sub> | A7F8 <sub>HEX</sub> | 13 bits: Lmax - Upper limit for analog output via pin AOUT 3 bits (LSB): PDIFF - Output LPF differential coefficient PDIFF | | | Common Mode | Voltage Meas | surement (CMV) | Limits | | | 0A <sub>HEX</sub> | 8A/AA <sub>HEX</sub> | FF00 <sub>HEX</sub> | 8 bits: CMVmax – Upper limit common mode voltage<br>8 bits (LSB): CMVmin – Lower limit common mode voltage | | | Configuration V | Vords (see se | ction 5.2.2) | | | | 0B <sub>HEX</sub> | 8B/AB <sub>HEX</sub> | 0013 <sub>HEX</sub> | CFGAFE: Configuration of analog front-end | | | 0C <sub>HEX</sub> | 8C/AC <sub>HEX</sub> | 0458 <sub>HEX</sub> | CFGAPP: Configuration of target application | | | 0D <sub>HEX</sub> | 8D/AD <sub>HEX</sub> | 2112 <sub>HEX</sub> | ADJREF: Adjustment of system, communication settings, etc. | | | 0E <sub>HEX</sub> | 8E/AE <sub>HEX</sub> | 0000 <sub>HEX</sub> | RSVD: Reserved | | | Calculated Sign | nature based | on register 00 <sub>HE</sub> | x to 0E <sub>HEX</sub> data | | | 0F <sub>HEX</sub> | - /AF <sub>HEX</sub> | 6F8C <sub>HEX</sub> | Signature | | | Application Fre | e Memory (no | ot included in sign | nature) | | | 10 <sub>HEX</sub> | - /B0 <sub>HEX</sub> | xxx | Free user memory, not included in signature | | | 11 <sub>HEX</sub> | - /B1 <sub>HEX</sub> | XXX | Free user memory, not included in signature | | | 12 <sub>HEX</sub> | - /B2 <sub>HEX</sub> | XXX | Free user memory, not included in signature | | | 13 <sub>HEX</sub> | - /B3 <sub>HEX</sub> | XXX | No customer access; IDT restricted use | | ### 5.2.1. Traceability IDT can guarantee the EEPROM contents for packaged parts only; at delivery of bare dice, the EEPROM content might be changed by flipped bits because of electrostatic effects, which could occur during the wafer sawing. The ZSC31150 contains three 16-bit registers reserved for user data; e.g., for an ID number. There are no restrictions for the content of these registers $10_{HEX} / 11_{HEX}$ ; they can be read via I<sup>2</sup>C at any time. When using $ZACwire^{TM}$ communication (OWI), - READ is possible if ZACwire<sup>™</sup> communication is enabled - WRITE is possible if the EEPROM lock is disabled - WRITE is possible if an EEPROM error (wrong signature or multi-bit error) is detected During final test, IDT writes the following manufacturing data to these registers: ``` • Register 10<sub>HEX</sub>: bits 15:0 = lot number part 1 (MSB section ``` - Register 11<sub>HEX</sub>: bits 15:5 = lot number part 2 (LSB section) / bits 4:0 = wafer number - **Register 12**<sub>HEX</sub> bits 15:8 = wafer x-position / bits 7:0 = wafer y-position #### Table 5.2 Lot, Wafer, x-Position, and y-Position Number Calculation Procedure ``` temp = reg0x10 * 2048 + (reg0x11&0xFFE0)/32; lotNbr = NumberConvert(temp, BASE); // BASE = 36 waferNbr = reg0x11&0x1F; xpos = reg0x12&0xFF00)/256; ypos = reg0x12&0x00FF; ``` IDT recommends saving these data in the calibration log to identify the device in the event that RMA processing is needed. Register $13_{HEX}$ is used by IDT to store logistic data and internal information. It can be written by IDT via test equipment only; the user cannot write data to this register. #### 5.2.1.1. EEPROM Error Correction The EEPROM data are stored with HAMMING DISTANCE = 3, which means - 100% detection and correction of 1-bit errors - 100% detection of 2-bit errors The detection of multi-bit errors (>2 bit) is processed at a lower detection rate. ## 5.2.2. Configuration Words The data stored in RAM and EEPROM in the registers at addresses $0B_{\text{HEX}}$ to $0E_{\text{HEX}}$ determine the configuration of the ZSC31150 as described in the following tables. Table 5.3 Configuration Word CFGAFE | Bit | Default at<br>Delivery | CFGAFE - Configuration of analog front-end EEPROM/RAM Add | | | | | |-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--| | 15 | O <sub>BIN</sub> | Bridge sensor (e.g., Pressure) channel eXtended Zero Compensation POLarity (offset compensation by analog front-end; refer to section 2.1) 0: negative – compensates positive offsets 1: positive – compensates negative offsets | | | | | | 14:10 | 0 0000вім | Bridge sensor (e.g., Pressure) channel eXtended Zero Compensation value (offset compensation by analog front-end; refer to section 2.1) Offset compensation is only active if PXZC ≠ 0. The value of one compensation step depends on the selected input span. | PXZC | | | | | 9:6 | 0000 <sub>BIN</sub> | Bridge sensor (e.g., <b>P</b> ressure) channel <b>GAIN</b> (a <sub>IN</sub> ; refer to section 2.1) 0000: 420 | PGAIN | | | | | 5 | O <sub>BIN</sub> | Enable <b>AD C</b> onverter clock divider Influences only the internal frequency of the A/D conversion. Integration time is doubled to enhance the conversion result quality (less noise, better linearity). 0: $f_{ADC} = f_{CLK}$ 1: $f_{ADC} = f_{CLK}/2$ | ADCSLOW | | | | | 4:3 | 10 <sub>BIN</sub> | AD Conversion input Range Shift for measured signal (RS <sub>ADC</sub> ; see section 2.1) 00: $^{15}/_{16} \Rightarrow$ ADC range = [(-1/16 V <sub>ADC_REF</sub> ) to (+15/16 V <sub>ADC_REF</sub> )] 01: $^{7}/_{8} \Rightarrow$ ADC range = [ (-1/8 V <sub>ADC_REF</sub> ) to (+7/8 V <sub>ADC_REF</sub> )] 10: $^{3}/_{4} \Rightarrow$ ADC range = [ (-1/4 V <sub>ADC_REF</sub> ) to (+3/4 V <sub>ADC_REF</sub> )] 11: $^{1}/_{2} \Rightarrow$ ADC range = [ (-1/2 V <sub>ADC_REF</sub> ) to (+1/2 V <sub>ADC_REF</sub> )] | | | | | | 2:1 | 01вім | AD Conversion RESolution (r <sub>ADC</sub> ; refer to section 2.1) Valid for both bridge sensor and temperature measurement. 00: 13 bits | | | | | | 0 | 1v | AD Conversion ORDer 0: 1-step conversion 1: 2-step conversion | ADCORD | | | | Table 5.4 Configuration Word CFGAPP | Bit | Default | CFGAPP - Configuration of target application EEPROM/RAM Add | | | | | | |-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--| | 15:13 | 000 <sub>BIN</sub> | Bridge sensor (e.g., <b>P</b> ressure) measurement segment. Digital offset to raw bridge sensor measurand value | | | | | | | 12 | O <sub>BIN</sub> | Ratio of bridge sensor (e.g., <b>P</b> ressure) measurements to special measurements in cycle: 0: 1 bridge sensor and 1 special 1: 30 bridge sensor and 1 special | PCNT | | | | | | 11 | O <sub>BIN</sub> | Enable ROM check at power-on. Start-up time is increased by approximately 10ms. 0: disabled 1: enabled | CHKROM | | | | | | 10 | 1 <sub>BIN</sub> | Enable lower limit for sensor short check. 0: limit = 1750 counts 1: limit = 1500 counts | CHKSSCL | | | | | | 9 | 0 <sub>BIN</sub> | Enable sensor connection and short check. 0: disabled | CHKSENS | | | | | | 8 | 0 <sub>BIN</sub> | Enable <b>T</b> emperature sensor check. § 0: disabled 1: enabled | CHKTS | | | | | | 7:6 | 01 <sub>BIN</sub> | Temperature measurement GAIN (refer to section 6). 00: GT1 | TGAIN | | | | | | 5 | O <sub>BIN</sub> | Temperature Measurement Mode At sensor voltage excitation (CSBE=0) AND with external temperature measurement (TINT=0), determination of temperature measurement mode for external TS. 0: diode 1: external voltage Otherwise at sensor bridge current excitation (CSBE=1) OR at internal temperature measurement (TINT=1), adjust temperature measurement zero point ZCT; adjustment correlates with ADJREF:TOFFS. 0: zero point TOFFS=0 1: zero point TOFFS=2 | TMM | | | | | | 4 | 1 <sub>BIN</sub> | Temperature measurement internal 0: external (diode or voltage) 1: on-chip diode | TINT | | | | | | 3 | 1 <sub>BIN</sub> | Bridge current excitation (CSBE=1): enable common mode regulation Bridge voltage excitation (CSBE=0): Connect internal VSSA to VBR_B and VDDA to VBR_T 0: disabled/disconnected 1: enabled/connected | | | | | | | 2 | O <sub>BIN</sub> | Sensor bridge excitation mode: 0: voltage excitation 1: current excitation | CSBE | | | | | | 1 | O <sub>BIN</sub> | ADC and XZC reference voltage (V <sub>ADC_REF</sub> ; refer to section 2.1): 0: V <sub>ADC_REF</sub> = V <sub>VBR_T</sub> - V <sub>VBR_B</sub> 1: V <sub>ADC_REF</sub> = V <sub>VDDA</sub> - V <sub>VSSA</sub> | BREF | | | | | | 0 | O <sub>BIN</sub> | Bridge signal polarity (differential voltage at pins VBP and VBN): 0: positive (V <sub>IN_DIFF</sub> = V <sub>VBP</sub> - V <sub>VBN</sub> ) 1: negative (V <sub>IN_DIFF</sub> = V <sub>VBN</sub> - V <sub>VBP</sub> ) | BPOL | | | | | <sup>§</sup> **Note:** For product versions ZSC31150<u>C</u>xx and earlier, bit 8 is CHKAGE, which is the enable bit for the Sensor Aging Check (CMV). Set to 1 to enable. The default is 0. For product versions ZSC31150Dxx and subsequent versions, the CMV check is controlled by the limits. Table 5.5 Configuration Word ADJREF | Bit | Default | ADJREF - Adjustment of internal references EEPROM/RAM Add | | | | dress 0D <sub>HEX</sub> | | |-------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------|-------------------------|--| | 15:14 | 00 <sub>BIN</sub> | One-Wire Interface Mode (refer to section 3.3 for details) | | | | | | | | | Bits OWI Mode | | | NOUT | | | | | | 15:14 | OWI Mode | OWI | Analog Output | | | | | | 00 | OWIWIN | Start-up window | After start-up window | | | | | | 01 | OWIANA | Start-up window | Enabled | | | | | | 10 | OWIENA | Enabled | Disabled | | | | | | 11 | OWIDIS | Disabled | Enabled | | | | 13:10 | 1000 <sub>BIN</sub> | Additional alternative SIF slave address for I <sup>2</sup> C and OWI. 3 MSB bits (70 <sub>HEX</sub> ) are added to 4 programmable LSB bits (resulting range 70 <sub>HEX</sub> to 7F <sub>HEX</sub> , default address 78 <sub>HEX</sub> is also valid). | | | | | | | 9 | O <sub>BIN</sub> | | Enable reset in case of Diagnostic Mode (executed after time-out of the watchdog timer) 0: stop, hold in DM 1: reset, start-up again | | | | | | 8:6 | 100 <sub>BIN</sub> | ZCT adjustment value Sensor bridge voltage excitation (CFGAPP:CSBE=0) → Adjustment for zero point of temperature measurement ZCT (refer to section 6.1 for details). | | | | | | | | | Sensor bridge current excitation (CFGAPP:CSBE=1) → Adjustment for sensor bridge current. Supply current depends on external reference resistor R <sub>IBR</sub> . I <sub>BR,nom</sub> = V <sub>VDDA</sub> / (16 R <sub>IBR</sub> ). I <sub>BR</sub> is adjustable in 0.125* I <sub>BR,nom</sub> units in the range of 0.5 to 1.375* I <sub>BR,nom</sub> . Default value causes factor 1 (I <sub>BR,nom</sub> ). | | | | | | | 5 | 1 <sub>BIN</sub> | Enables bias current boost for analog front-end (recommended f <sub>CLK</sub> > 3MHz) 0: disabled 1: enabled | | | | | | | 4:0 | 10010 <sub>BIN</sub> | | ency f <sub>OSC</sub> of interna<br>of f <sub>CLK</sub> in the range | | ble for OWI communication.) | OSCADJ | | ## Table 5.6 Configuration Word RESERVED | Bit | Default at delivery | RSVD – Additional adjustments EEPROM/RAM Ad | dress 0E <sub>HEX</sub> | |------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | 15:2 | 0000 0000<br>0000 00 <sub>BIN</sub> | Do not use | | | 1 | O <sub>BIN</sub> | Enables enhanced bridge-settling mode. During NOM, one more bridge measurement is included after a special measurement (e.g., auto-zero, temperature, CMV, Sensor Connection Check, or Sensor Short Check), where the first measurement is discarded. It allows charging external capacitors at the sensor inputs. 0: disabled 1: enabled | BSETTL | | 0 | 0 <sub>BIN</sub> | Enables EEPROM lock for OWI communication | EEPLOCK | | | | 0: disabled 1: enabled | | ## 5.3. EEPROM Signature The EEPROM signature (address $F_{HEX}$ ) is used to check the validity of EEPROM contents. The signature is built using a polynomial arithmetic modulo 2. The following source code generates the signature if the field **eepcont[]** is allocated by the EEPROM contents (addresses $00_{HEX}$ to $0E_{HEX}$ ). The parameter is the count of addresses included in the signature and must be set to N=15 for the ZSC31150. ## Figure 5.1 Source-Code Signature Generation ``` #define POLYNOM 0xA005 unsigned short signature(eepcont, N) unsigned short eepcont[], N; { unsigned short sign, poly, p, x, i, j; sign = 0; poly = POLYNOM; for (i=0; i<N; i++) { sign^=eepcont[i]; p=0; x=sign&poly; for (j=0; j<16; j++, p^=x, x>>=1); sign<<=1; sign+=(p&1); } return(~sign); }</pre> ``` ## 5.4. EEPROM Write Locking Product versions ZSC31150Dxx and later support EEPROM write locking. If the mode is active (RSVD:EEPLOCK=1), it is not possible to overwrite the current EEPROM content using the OWI interface and the ZSC31150 responds with error code CF6C $_{HEX}$ . An activated EEPROM lock (RSVD:EEPLOCK=1) can be always overwritten using $I^2C$ communication. An EEPROM lock programmed in EEPROM is activated by - 1) New power-on - 2) Sending the EEP\_WRITE\_EN command - 3) Start measurement cycle by a STRT\_CYC\_xxx command The following write sequence is possible: - 1) Write calibration data including EEPLOCK to RAM mirror - 2) Copy RAM mirror to EEPROM - 3) Write EEPROM signature directly to EEPROM In the case of a wrong EEPROM signature, the EEPROM lock is always deactivated. ## 6 Temperature Sensor Adaption and CMV Measurement Temperature measurement data can be acquired from different temperature sensors (TS), which are adjusted by configuration registers CFGAPP and ADJREF. CFGAPP:TMM and CFGAPP:TINT define the temperature sensor to be used for acquiring temperature data. CFGAPP:TGAIN, ADJREF:TOFFS, and CFGAPP:TMM are used to adapt/fit the signal range of the sensor to the input properties and operation temperature range. The range shift for the A/D conversion is always set to ½ (refer to section 2.1). Table 6.1 shows recommended and possible configurations for different types of temperature sensors. Table 6.1 Configuration Temperature Measurement | Temperature<br>Sensor | Gain<br>TGAIN | Zero Point<br>Adjustment<br>ZCT | Sensor<br>Connected<br>to/between Pin(s) | Notes | |-----------------------|---------------|---------------------------------|------------------------------------------|-----------------------------------------------------------------------------------| | Internal Diode | GT1 – GT4 | 0 or 2 (TMM) | | Recommended: GT2 and ZCT=0 TS zero point is adjusted by CFGAPP:TMM | | External Diode | GT1 – GT4 | 0 to 7 (TOFFS) | VBR_T, IRTEMP | $V_{TEMP} = V_{IRTEMP} - V_{VBR\_T}$<br>TS zero point is adjusted by CFGAPP:TOFFS | | External Resistor | GT1 – GT4 | 0 to 7 (TOFFS) | IRTEMP | Half bridge: VDDA to VSSA TS zero point is adjusted by CFGAPP:TOFFS | | Bridge TC | No adjustment | 5 or 7 (TMM) | | TS zero point is adjusted by CFGAPP:TMM | **Note:** The temperature sensor must be adjusted to ensure that at minimum and maximum temperature, the temperature sensor output voltage (including tolerances!) is inside the specified input signal and ADC range. Adjust the gain and offset within the temperature range so that the output of the ADC (START\_AD\_T\_AZC, command D9) is in the range of 10% to 90% of the minimum to maximum digital conversion result. ## 6.1. Temperature Measurement when Sensor Bridge is in Voltage Excitation Mode #### 6.1.1. Internal PN-Junction TS Table 6.2 Sensitivity Internal Temperature Sensor | CFGAPP:TGAIN | Sensitivity ppm FS / K | | | | | | |--------------|------------------------|---------|---------|--|--|--| | | Minimum | Typical | Maximum | | | | | GT1 (00) | 1333 | 1466 | 1629 | | | | | GT2 (01) | 3332 | 3665 | 4072 | | | | | GT3 (10) | 3665 | 4032 | 4479 | | | | | GT4 (11) | 3998 | 4398 | 4887 | | | | The input range is typically shifted by 1/8 full scale higher for adjusting CFGAPP:TMM=1. #### 6.1.2. External PN-Junction TS Adaptation of an external diode for temperature measurement is described in this section. The values given in Table 6.3 are recommended for typical diodes within the temperature range. Measure the diode's forward voltage $(V_F)$ for the external pn-junction to make an adjustment; normally 650mV is expected. Typically $V_F$ changes depending on the temperature by -2mV/K. Figure 6.1 External PN-Junction Temperature Sensor Table 6.3 Sensitivity and IRTEMP Input Signal Range in mV/V using External PN-Junction Mode | TGAIN | Sensitivity (S <sub>ED</sub> ) ppm FS / K | | | | | | |-------|-------------------------------------------|---------|---------|--|--|--| | IGAIN | Minimum | Typical | Maximum | | | | | GT1 | 606 | 667 | 741 | | | | | GT2 | 1515 | 1667 | 1852 | | | | | GT3 | 1667 | 1833 | 2037 | | | | | GT4 | 1818 | 2000 | 2222 | | | | Table 6.4 Temperature Measurement Input Range Midpoint in mV (RM<sub>ED</sub>) | Zero Point Adjustment | VT Input Range Midpoint in mV (RM <sub>ED</sub> ) | | | | | | | | | |-----------------------|---------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--| | (ZCT) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | Minimum | 533 | 500 | 467 | 433 | 400 | 367 | 333 | 300 | | | Typical | 667 | 625 | 583 | 542 | 500 | 458 | 417 | 375 | | | Maximum | 800 | 750 | 700 | 650 | 600 | 550 | 500 | 450 | | Calculation of input range for a given adjustment configuration (see Table 6.3 for S<sub>EDxxx</sub>): Input range minimum: $IR_{min} = RM_{EDmin} + /- 0.45 / S_{EDmax}$ Input range typical value: $IR_{typ} = RM_{EDtyp} + /- 0.45 / S_{EDtyp}$ Input range maximum: $IR_{max} = RM_{EDmax} + /- 0.45 / S_{EDmin}$ Input signal ranges are roughly estimated and must be verified in the application in the full application temperature range. #### 6.1.3. External Resistor Figure 6.2 Temperature Measurement with External Resistor The ZSC31150's external resistor mode supports using an external half bridge for temperature measurement, which is connected between VDDA and VSSA. Input signal range is asymmetric and begins at a maximum of approximately 30%\*VDDA less than VDDA (asymmetric input range, approximately 0.7 VDDA to 1 VDDA). Table 6.5 explains the resulting input range for using an external resistor for temperature measurement in detail. Because temperature measurement via an external resistor delivers a ratiometric result, the voltage VT is displayed as a ratio to VDDA. Table 6.5 ZSC31150 Input Signal Range for External Resistor Mode (Voltages referenced to VDDA) | | • | • | | | | • | • | | | , | |----------|-----------------|-----------------------------------------------------------------|-----|-----|-----|-----|-----|---------|-----|-----| | TGAIN | Sensitivity | VT / VDDA Temperature Zero Point Adjustment (register ADJREG:TC | | | | | | EG:TOFF | S) | | | | ppm FS / [mV/V] | [mV/V] | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | CT4 | 2000 | min | 20 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | | GII | GT1 2666 | max | 350 | 340 | 330 | 320 | 310 | 300 | 290 | 280 | | CTO | GT2 6666 | min | 95 | 85 | 70 | 60 | 50 | 40 | 30 | 20 | | GIZ | | max | 240 | 230 | 220 | 210 | 200 | 190 | 180 | 166 | | GT3 | 070 7000 | min | 100 | 90 | 80 | 70 | 60 | 50 | 40 | 30 | | GT3 7333 | max | 230 | 220 | 210 | 200 | 190 | 180 | 170 | 160 | | | GT4 8000 | min | 105 | 95 | 85 | 75 | 65 | 55 | 45 | 35 | | | | max | 225 | 215 | 205 | 195 | 185 | 175 | 165 | 155 | | Hint: IRTEMP input signal ranges are roughly estimated and must be verified in the application. #### 6.1.4. Result and Sensitivity Calculation Temperature gain (TGAIN) and offset (ADJREF:TOFFS) are programmable for temperature acquisition; $V_{OFFS}$ is the resulting shift potential of the offset adjustment. The temperature measurement result is compared to $V_{T_{REF}}$ (depending on input mode) and can be calculated and verified by using the following gain coefficients (voltages referenced to VSS): Table 6.6 Temperature Gain Coefficients | Gain Identifier | GT1 | GT2 | GT3 | GT4 | |-----------------|------|-----|-----|------| | GAIN | 2.66 | 4.0 | 6.6 | 7.33 | ## 6.2. Temperature Measurement when Sensor Bridge in Current Excitation Mode Bridge current excitation enables temperature measurements using the temperature coefficient of bridge resistors, so no additional temperature sensor is needed. For temperature data acquisition, the common mode voltage of the bridge inputs (VBP and VBN) is measured. The bridge current must be adjusted with restricted voltage over the bridge $V_{\text{Bridge}}$ and the input signal $V_{\text{VBN}}$ and $V_{\text{VBP}}$ must be in the allowed range, which can be secured by an internal control circuit. The bridge current can be coarsely tuned by adding an external resistor from the VBR\_T pin to the top of the bridge and finely adjusted by changing the configuration register ADJREF:CSBADJ to ensure that the common mode range is not exceeded when considering the full temperature behavior and measured rejection limits. Figure 6.3 Bridge Current Mode Application Table 6.7 gives the input sensitivity and range with respect to $V_{Bridge}$ /VDDA for bridge signal measurements in Bridge Current Excitation Mode for temperature measurements. Table 6.7 Temperature Measurement in Bridge Current Excitation Mode (CFGAPP:CSBE=1) | TGAIN | Sensitivity | V <sub>Bridge</sub> / VDDA | Temperature Zero Point Adjustment (register CFGAPP:TMM) | | | | |----------|-----------------|----------------------------|---------------------------------------------------------|-------|--|--| | | ppm FS / [mV/V] | [mVV] | TMM=0 | TMM=1 | | | | GT1 | 444 | Min | 0 | 0 | | | | GII | 444 | Max | 1000 | 1000 | | | | CTO | 0.70 | Min | 163 | 319 | | | | GT2 889 | 909 | Max | 1000 | 1000 | | | | CT2 | 4007 | Min | 195 | 338 | | | | GT3 1067 | 1067 | Max | 1000 | 1000 | | | | GT4 | 1333 | Min | 203 | 328 | | | | | | Max | 923 | 1000 | | | #### 6.3. CMV Measurement ZSC31150 offers a special method for sensor aging detection. The common mode voltage (CMV) of the sensor bridge is periodically measured during NOM and compared with limits that are defined during calibration for this function. Limits are stored in register $0A_{HEX}$ . The 16 bits of this register are divided into two sections. The lower limit is stored at bits [7:0] and the upper limit is stored at bits [15:8] of register $0A_{HEX}$ . A CMV error is indicated if the current CMV measurement result is lower than the lower limit or higher than the upper limit. The CMV limits can be expressed as percentages of the CMV measurement result (START\_AD\_CMV\_AZC, command DB) or calculated directly with the following CMV\_AZC formula. When defining CMV limits, note that the CMV measurement result can drift in the temperature range depending on the temperature behavior of the sensor bridge. The CMV measurement acquires the common mode voltage of bridge (V<sub>IN\_CM</sub>) and can be approximated using following formulas: ⇒ Approximated CMV measurement $$CMV = 2^{RES} \left(\frac{8}{3}\right) \left(\frac{V_{IN\_CM}}{VBR}\right) - 2^{RES} \left(\frac{5}{6}\right)$$ $$CMV\_AZC = 2^{RES} \left(\frac{8}{3}\right) \left(\frac{V_{IN\_CM}}{VBR}\right) - T1AZ - 2^{RES} \left(\frac{5}{6}\right)$$ $$T1AZ = 2^{RES} \left(\frac{8}{3}\right) \left(\frac{V_{IN\_CM}}{VBR}\right) - T1AZ - 2^{RES} \left(\frac{5}{6}\right)$$ $$T1AZ = 2^{RES} \left(\frac{8}{3}\right) \left(\frac{V_{IN\_CM}}{VBR}\right) - T1AZ - 2^{RES} \left(\frac{5}{6}\right)$$ $$V_{IN\_CM} = Common mode voltage at input (shorted VBP and VBN)$$ $$VBR = VBR\_T - VBR\_B = bridge (supply) voltage$$ $$CMV\_AZC = 2^{RES} \left(\frac{4}{3}\right) \left(2\frac{V_{IN\_CM}}{VBR} - 1\right)$$ The EEPROM register content for upper and lower limits can be calculated using the following equations: $$\Rightarrow \textbf{Upper Limit}$$ $$CMV_{bits[15:8]} = Hex \left[ \left( \frac{CMV\_AZC}{2^{RES-13}} + 4096 + \frac{8196*CMV_{lim it\_high}}{100} \right) \div 32 + 1 \right]$$ $$\Rightarrow \textbf{Upper Limit}$$ $$CMV_{bits[7:0]} = Hex \left[ \left( \frac{CMV\_AZC}{2^{RES-13}} + 4096 - \frac{8196*CMV_{lim it\_low}}{100} \right) \div 32 \right]$$ $$RES$$ $$ADC resolution in bits (RES = [13|14|15|16])$$ $$CMV_{limit\_high}$$ $$Percentage value for lower CMV limit range = [0 to 25] %$$ $$CMV_{limit\_low}$$ $$CMV_{limit\_low}$$ $$CMV_{limit\_low}$$ $$Percentage value for lower CMV limit range = [0 to 25] %$$ The factor of 2<sup>RES-13</sup> is used to shift the result of the CMV\_AZC measurement to the internal 13-bit domain that is used for comparison with predefined CMV limits. #### 6.4. Sensor Check The sensor check consists of two parts: the Sensor Connection Check (SCC) and Sensor Short Check (SSC). These two options can only be enabled or disabled together because both options are controlled via CFGAPP:CHKSENS (refer to Table 5.4). Both options will directly influence the response time of the whole system. For details about response time, refer to the *ZSC31150 Bandwidth Calculation Spreadsheet*. The Sensor Connection Check will check if one of the four connection wires of the sensor bridge is broken. This option enables additional comparators that will monitor both differential inputs of the sensor bridge. An internal current supply will bring the VBR\_T line to a defined voltage level to avoid misinterpretations if the VBR\_T line is not connected. Figure 6.4 illustrates the principle of Sensor Short Check. If SSC is enabled, two additional measurement tasks (SSC+ and SSC-) are added into the measurement cycle, which are described in the *ZSC31150 Data Sheet*. During the measurement, a current is forced into the bridge by internal current sources. The voltage difference between VBP and VBN is measured. If voltage difference is too small, then a shorted sensor is detected. In order to avoid misinterpretations during measuring, which could be caused by the voltage difference of the sensor bridge, the SSC measurement with same current level is repeated but with a reverse sign. Figure 6.4 Principle of Sensor Short Check ## 7 Related Documents | Document | |----------------------------------------------------------------| | ZSC31150 Data Sheet | | ZSC31150 Evaluation Kit Description | | ZSC31150/ZSSC3138 Application Note – Range Zooming | | SSC Application Note – RBIC1 Calibration DLL Description | | ZSC31150 Bandwidth Calculation Spreadsheet | | ZSC31150 Calibration Calculation | | SSC Temperature Profile Calculation Spreadsheet | | ZSC31150 Technical Note - SSOP14 and DFN14 Package Description | | IDT Wafer Dicing Guidelines | | SSC Application Note - Single Ended Input | | ZSC31150 Technical Note - Traceability | | ZSC31150 Traceability Calculation Spreadsheet | | SSC Command Syntax Spreadsheet* | Visit the ZSC31150 product page <a href="www.idt.com/zsc31150">www.idt.com/zsc31150</a> on IDT's website <a href="www.idt.com">www.idt.com</a> or contact your nearest sales office for the latest version of these documents. Note: Documents marked with an asterisk are available on the product page for the SSC Communication Board for the Evaluation Kit: <a href="https://www.idt.com/ssc-cb">www.idt.com/ssc-cb</a>. # 8 Glossary | Term | Description | |--------|------------------------------------------------------------------------| | ADC | Analog-to-Digital Converter | | AOUT | Analog Output | | BR | Bridge Sensor Signal Measurand (e.g., Pressure) | | СМ | Command Mode | | CMC | Calibration Microcontroller | | CMV | Common Mode Voltage | | DAC | Digital-to-Analog Converter | | DM | Diagnostic Mode | | EEPROM | Electrically Erasable Programmable Read Only Memory | | LDR | Lower Diagnostic Range | | LPF | Low-Pass Filter | | MSB | Most Significant Bit | | NOM | Normal Operation Mode | | OWI | One-Wire Interface | | RAM | Random-Access Memory | | ROM | Read Only Memory | | SCC | Sensor Connection Check | | SED | Sensitivity External Diode | | SIF | Serial Interface | | SSC | Sensor Short Check or Sensor Signal Conditioner (depending on context) | | SSC+ | Positive-Biased Sensor Short Check | | SSC- | Negative-Biased Sensor Short Check | | TS | Temperature Sensor | | UDR | Upper Diagnostic Range | | XZC | eXtended Zero Compensation | # 9 Document Revision History | Revision | Date | Description | |-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.00 | September 25, 2009 | First release of document. | | 1.01-1.02 | October 2, 2009 | Change to ZMDI denotation. | | 1.03 | July 29, 2010 | Table 5.4: TMM explained more in detail. Table 4.2: Low byte of SIF2 at START_AD_xx command changed to processed command. Rearrangement of formulas in section 6.3 → renamed common mode voltage. Section 2.5: Added a more detailed description. Section 4.5.1: Added a more detailed description of START_CM command. Inserted new drawings for Figure 1.1, Figure 3.2, Figure 3.3, Figure 3.7, Figure 3.8. Corrected default value in Table 5.6 for bits 15:4 to "000HEX." Section 8: extended glossary. Applied new ZMDI template. Renamed RREF in section 6.2 and RBR_REF in Table 5.5 into RIBR as in DS. Renamed the ZMD31150 as the ZSC31150. | | 1.04 | May 16, 2011 | Corrected CMV equation for ideal case in section 6.3. Corrected measurement tasks to SSC+ and SSC- in section 6.4. Extended working mode description (1.3) and START_CM description (4.5.1). Corrected Figure 6.2 and redrew Figure 6.1 and Figure 6.3. Added more detailed description for OWI bit time (tOWI_Bit) and OWI hold time start condition (tOWI_STA). | | 1.05 | May 26, 2011 | Add detailed description for CMV limit calculation and EEPROM registers 8HEX/9HEX. | | 1.06 | August 7, 2013 | Sed_DAC command behavior and formulas added. Added detailed description for CMV limit calculation and EEPROM registers 8HEX/9HEX. Added extend description of AD segmentation. Revision to Table 6.3. Added definition of SED to glossary. Added range shift definition for temperature measurement. | | 1.07 | June 30, 2014 | Segmentation section updated. Correction for Range Shift values in calculation formulas. OWI interface parameters extended. Updates for Table 3.2 and text below. Update for specification for tOWI_STO in Table 3.3. Contact phone numbers and related documents section updated. Minor edits for clarity. | | 1.10 | November 9, 2015 | CRC references changed to check sum. Conversion time for D8 to DB commands updated. Configuration words ADJREF and RESERVED updated. Command START_AD_CNT updated in Table 4.1. Updates for section 4.5.1 OWI bit time formula updated in Table 3.2. Error codes in Table 1.1 updated. Contact information updated. Updates for related documents. | | 1.11 | December 3, 2015 | Update for Table 5.4 for the definition of CHKSSCL. | | 1.12 | April 16, 2016 | Conditioning equations corrected. Update for contact information and related documents. | | 160527 | May 27, 2016 | Changed to IDT branding. | #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Disclaimer Rev.5.0-1) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ## **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>