## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



**Customer Notification** 

# IE-703288-G1-EM1<sup>TM</sup>

## In-Circuit-Emulator

**Operating Precautions** 

**Target Device** 

V850ES/SG2 V850ES/SJ2

Global Document No. U18078EE5V0IF00 (5th edition) Document No. TPS-HE-B-2844 Date Published September 2005

© NEC Electronics (Europe) GmbH

#### DISCLAIMER

The related documents in this customer notification may include preliminary versions. However, preliminary versions may not have been marked as such.

The information in this customer notification is current as of its date of publication. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC PRODUCT(S). Not all PRODUCT(S) and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.

No part of this customer notification may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this customer notification. NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC PRODUCT(S) listed in this customer notification or any other liability arising from the use of such PRODUCT(S).

No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others. Descriptions of circuits, software and other related information in this customer notification are provided for illustrative purposes of PRODUCT(S) operation and/or application examples only. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.

While wherever feasible, NEC endeavors to enhance the quality, reliability and safe operation of PRODUCT(S) the customer agree and acknowledge that the possibility of defects and/or erroneous thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects and/or errors in PRODUCT(S) the customer must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.

The customer agrees to indemnify NEC against and hold NEC harmless from any and all consequences of any and all claims, suits, actions or demands asserted against NEC made by a third party for damages caused by one or more of the items listed in the enclosed table of content of this customer notification for PRODUCT(S) supplied after the date of publication.

#### Applicable Law:

The law of the Federal Republic of Germany applies to all information provided by NEC to the Customer under this Operating Precaution document without the possibility of recourse to the Conflicts Law or the law of 5<sup>th</sup> July 1989 relating to the UN Convention on Contracts for the International Sale of Goods (the Vienna CISG agreement).

Düsseldorf is the court of jurisdiction for all legal disputes arising directly or indirectly from this information. NEC is also entitled to make a claim against the Customer at his general court of jurisdiction.

If the supplied goods/information are subject to German, European and/or North American export controls, the Customer shall comply with the relevant export control regulations in the event that the goods are exported and/or re-exported. If deliveries are exported without payment of duty at the request of the Customer, the Customer accepts liability for any subsequent customs administration claims with respect to NEC.

- **Notes: 1.** "NEC" as used in this statement means NEC Corporation and also includes its direct or indirect owned or controlled subsidiaries.
  - 2. "PRODUCT(S)" means 'NEC semiconductor products' (NEC semiconductor products means any semiconductor product developed or manufactured by or for NEC) and/or 'TOOLS' (TOOLS means 'hardware and/or software development tools' for NEC semiconductor products' developed, manufactured and supplied by 'NEC' and/or 'hardware and/or software development tools' supplied by NEC but developed and/or manufactured by independent 3<sup>rd</sup> Party vendors worldwide as their own product or on contract from NEC)

| (A) | Table of Operating Precautions    5   |
|-----|---------------------------------------|
| (B) | Description of Operating Precautions7 |
| (C) | Valid Specification24                 |
| (D) | Revision History                      |

## (A) Table of Operating Precautions

|     |                                                                           |                                  | IE   | -703288 | B-G1-EN | 11   |
|-----|---------------------------------------------------------------------------|----------------------------------|------|---------|---------|------|
|     |                                                                           | Rev.                             | 1.02 | 1.03    | 1.04    | 1.16 |
| No. | Outline                                                                   | Control-<br>Code <sup>Note</sup> | С    | D       | E       | F    |
| 1   | ROM correction function cannot be emulated (Direction of use)             |                                  | ×    | ×       | ×       | X    |
| 2   | Use-prohibited area<br>(Direction of use)                                 |                                  | ×    | ×       | ×       | X    |
| 3   | Emulator memory settings<br>(Direction of use)                            |                                  | ×    | ×       | ×       | X    |
| 4   | Accuracy of ADC and DAC<br>(Technical limitation)                         |                                  | ×    | 1       | 1       | 1    |
| 5   | Watchdog timer during break<br>(Direction of use)                         |                                  | ×    | ×       | ×       | ×    |
| 6   | Timer M during break<br>(Direction of use)                                |                                  | ×    | ×       | X       | X    |
| 7   | Timer M compare interrupt<br>(Specification change notice)                |                                  | ×    | ×       | X       | X    |
| 8   | Access of UAnRX register during break<br>(Specification change notice)    |                                  | ×    | ×       | X       | X    |
| 9   | Access of CBnRX register during break<br>(Specification change notice)    |                                  | ×    | ×       | ×       | ×    |
| 10  | Access of C0RGPT register during break<br>(Specification change notice)   |                                  | ×    | ×       | ×       | ×    |
| 11  | Access of C0TGPT register during break<br>(Specification change notice)   |                                  | ×    | ×       | X       | X    |
| 12  | Access of C0GNCTRL register during break<br>(Specification change notice) |                                  | ×    | ×       | ×       | X    |
| 13  | SLD instruction precaution<br>(Specification change notice)               |                                  | ×    | ×       | X       | X    |
| 14  | aFCAN transmission / reception<br>(Technical limitation)                  |                                  | ×    | ×       | 1       | 1    |
| 15  | TMPn / TMQn external event counter function<br>(Direction of use)         |                                  | ×    | ×       | ×       | ×    |
| 16  | TMPn / TMQn capture operation<br>(Direction of use)                       |                                  | ×    | ×       | ×       | ×    |

|     |                                                           |                                  | IE   | -703288 | 3-G1-EN | 11   |
|-----|-----------------------------------------------------------|----------------------------------|------|---------|---------|------|
|     |                                                           | Rev.                             | 1.02 | 1.03    | 1.04    | 1.16 |
| No. | Outline                                                   | Control-<br>Code <sup>Note</sup> | С    | D       | E       | F    |
| 17  | aFCAN: Rx limitation<br>(Technical limitation)            |                                  | ×    | ×       | ×       | ~    |
| 18  | RESF register after WDTM2 reset<br>(Technical limitation) |                                  | ×    | ×       | ×       | ~    |
| 19  | Operating frequency<br>(Direction of use)                 |                                  | ×    | ×       | ×       | ~    |

✓ Not applicable

X Applicable

**Note:** The Control Code is indicated by the letter appearing at the 2nd position from the left in the serial number of the product.

## (B) Description of Operating Precautions

| No. 1 | ROM correction function cannot be emulated<br>(Direction of use)  |
|-------|-------------------------------------------------------------------|
|       | <u>Details</u><br>The ROM correction function cannot be emulated. |
|       | <u>Workaround</u><br>There is no workaround.                      |

| use prohibited memory                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                               |
|                                                                                                                                               |
| D70(F)3263(Y),<br>D70(F)3273(Y),<br>D70(F)3283(Y),<br>D70(F)3266(Y),<br>D70(F)3276(Y),<br>D70(F)3286(Y),<br>D70(F)3288(Y)                     |
| (5):0xA0000 to<br>0xFFFFF<br>(6):0x3FF0000 to<br>0x3FF2FFF                                                                                    |
| Event: Execution     Address:Area (5)      Event: Execution     Address:Area (6)     (4 execution events     used for above con-     ditions) |
| Event: R/W     Access size: No<br>Condition     Address: Area (6)     (2 access events<br>used for above con-<br>ditions)                     |
|                                                                                                                                               |

| Emulator memory settings<br>(Direction of use)                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Details<br>When the debugger connects to the emulator the memory settings of the devicefile are not auto-<br>matically set for several devices. This applies for devices with internal memory sizes that do not<br>match to the below list.<br>The size of internal memory of the emulator can only be set to the following values:<br>Internal ROM:<br>32 KBytes, 64 KBytes, 128 KBytes, 256 KBytes, 512 KBytes or 1 MByte.<br>Internal RAM:<br>4 KBytes, 12 KBytes, 28 KBytes or 60 KBytes.                   |
| Greenhills Multi:<br>For devices which have different memory sizes than listed above, the size of internal ROM or<br>RAM memory is set to the next smaller size of the above list.<br>E. g.: for devices that contain 384/32 KBytes of internal ROM/RAM memory, 256/28 KBytes is set<br>(512/28 KBytes is set for devices containing 640/48 KBytes of internal ROM/RAM).                                                                                                                                        |
| IAR Embedded workbench:<br>When connecting the debugger to the emulator an error message is shown if the ROM size<br>selected in the devicefile does not fit the possible settings of the emulator (see list above).<br>The RAM size is automatically set to the next larger acceptable option.                                                                                                                                                                                                                 |
| Workaround<br>Change the settings when the connection between debugger and emulator is established.                                                                                                                                                                                                                                                                                                                                                                                                             |
| <u>Greenhills Multi:</u><br>Set the desired size of internal ROM/RAM memory in the .rc file which is executed when the debugger connects to the emulator using the target command "CPU [R=   A= ]".<br>Set the internal memory to the next larger size of the above list (e. g. select 512 KBytes for a devices that contains 384 KBytes of internal ROM).<br>The actual settings for internal memory can be checked in the target window using the "CPU' command.                                              |
| <u>IAR Embedded workbench:</u><br>Set the internal memory size in the configuration window for "Hardware Settings" which opens<br>automatically when connecting to the emulator for the first time. The "Hardware Settings" window<br>can also be invoked under the "Emulator   Hardware Setup" drop down menu to alter or check the<br>actual settings. Set the internal memory to the next larger size of the above list (e. g. select 512<br>KBytes for a devices that contains 384 KBytes of internal ROM). |
| Take care that the memory borders of the actual device are not exceeded since the acutal mem-<br>ory size provided by the emulator may be larger than the memory size of the emulated device.                                                                                                                                                                                                                                                                                                                   |

| No. 4 | Accuracy of A/D converter and D/A converter<br>(Technical limitation)                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <u>Details</u><br>The accuracy of the A/D converter does not meet the specification.                                                                                    |
|       | <u>Workaround</u><br>There is no workaround. The accuracy has been improved with emulation boards of control code<br>D or later (the conventional error is approx. 8%). |

| No. 5 | Watchdog timer during break<br>(Direction of use)                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <u>Details</u><br>When both of the following conditions (a) and (b) are fulfilled simultanously and a break occurs, the watchdog timer does not stop and will cause a reset or non maskable interrupt. If a reset occurs, the debugger hangs up.<br>Conditions that need to be fulfilled so that the above behaviour occurs:<br>(a) The main clock or subclock is selected as the clock source of the watchdog timer and<br>(b) The ring oscillator is stopped (RSTOP flag = 1). |
|       | As a workaround to prevent the above behaviour do not stop the ring oscillator clock.                                                                                                                                                                                                                                                                                                                                                                                            |

| No. 6 | Timer M during break<br>(Direction of use)                                                                                                    |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|       | Details<br>When a break occurs while the following conditions (a) and (b) are both fulfilled, timer M does not                                |
|       | <ul><li>(a) INTWT, Ring oscillator clock (fR/8) or subclock is selected as the clock source for timer M.</li></ul>                            |
|       | (b) The main clock is stopped by setting the MCK flag.<br>(Note: The peripheral break function is not supported by the debugger ID850 V2.51.) |
|       | Workaround<br>Implement one of the below workarounds to stop timer M during a break using the peripheral                                      |
|       | break function:<br>(a) Use the main clock (fXX, fXX/2, fXX/4, fXX/64, fXX/512) as the source clock for timer M.                               |
|       | (b) Do not stop the main clock oscillation.                                                                                                   |

| No. 7 | Timer M compare interrupt<br>(Specification change notice)                                                                                |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
|       | <u>Details</u><br>An unexpected interrupt occurs after activation of timer M when the compare register TM0CMP0 contains the value 0xFFFF. |
|       | TMM starts to operate<br>↓                                                                                                                |
|       | TM0CE                                                                                                                                     |
|       | TMM     FFFH     0000H     0001H     0002H     #     FFFH     FFFH     0000H       16bit counter                                          |
|       |                                                                                                                                           |
|       | Interrupt                                                                                                                                 |
|       |                                                                                                                                           |
|       | <u>Workaround</u><br>Do not set TM0CMP0 to 0xFFFF.                                                                                        |

| No. 8 | Access of UAnRX register during break<br>(Specification change notice)                                                                                                                                                                                             |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Details<br>An overrun error occurs under the following conditions (a) to (c):                                                                                                                                                                                      |
|       | (a) If a break occurs after reading the UART receive buffer register (UAnRX) and the UAnRX reg-<br>ister is displayed in the I/O register window of the debugger, an overrun error occurs when UART reception is performed for the next time.                      |
|       | (b) If a software break occurs immediately after reading the UART receive buffer register (UAnRX), an overrun error occurs when UART reception is performed the next time regardless of whether or not the UAnRX register is displayed in the I/O register window. |
|       | (c) If a DMA transfer from the UART receive buffer register (UAnRX) is performed during a brea-<br>k <sup>NOTE</sup> , an overrun error occurs when UART reception is performed the next time.                                                                     |
|       | Note: Including breaks by the RAM monitor function or DMM function. However the realtime RAM monitor function does not cause this behaviour since it does not set breaks.                                                                                          |
|       | Remark: An overrun error also occurs when the UART receives data multiple times during a break (This complies with the specification of the emulator).                                                                                                             |
|       | <ul> <li><u>Workaround</u></li> <li>(a) Do not display the UAnRX register in the I/O register window.</li> <li>(b) Set a hardware break when setting a break immediately after reading the UAnRX register</li> <li>(c) There is no workaround.</li> </ul>          |

| No. 9 | Access of CBnRX register during break<br>(Specification change notice)                                                                                                                                                                                                                                          |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <u>Details</u><br>When the CSIBn receive data register (CBnRX) is read, it usually starts the next reception opera-<br>tion. Under the following conditions (a) and (b), however, the next reception operation is not<br>started even if CBnRX is read.                                                         |
|       | <ul> <li>(a) If a software break occurs immediately after reading the CSIBn receive register (CBnRX).</li> <li>(b) If a DMA transfer from the CSIBn receive data register (CBnRX) is performed during a brea-<br/>k<sup>NOTE</sup>. As a result the communication stops or the DMA controller stops.</li> </ul> |
|       | Note: Including breaks by the RAM monitor function or DMM function. However the realtime RAM monitor function does not cause this behaviour since it does not set breaks.                                                                                                                                       |
|       | Workaround                                                                                                                                                                                                                                                                                                      |
|       | <ul><li>(a) Set a hardware break when setting a break immediately after reading the CBnRX register.</li><li>(b) There is no workaround.</li></ul>                                                                                                                                                               |
|       |                                                                                                                                                                                                                                                                                                                 |

| No. 10 | Access of C0RGPT register during break<br>(Specification change notice)                                                                                                                    |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>Under the following conditions (a) and (b), the read pointer (RGPT) that should be incremented is<br>not incremented and the same data as previously read is read again. |
|        | <ul> <li>(a) If a DMA transfer from the CAN0 module receive history list register (C0RGPT) is performed during a break NOTE.</li> </ul>                                                    |
|        | Note: Including breaks by the RAM monitor function or DMM function. However the realtime RAM monitor function does not cause this behaviour since it does not set breaks.                  |
|        | Workaround                                                                                                                                                                                 |
|        | <ul><li>(a) Set a hardware break when setting a break immediately after reading the C0RGPT register.</li><li>(b) There is no workaround.</li></ul>                                         |

| No. 11 | Access of C0TGPT register during break<br>(Specification change notice)                                                                                                   |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>Under the following conditions (a) and (b), the read pointer (TGPT) that should be incremented is                                                       |
|        | <ul> <li>(a) If a software break occurs immediately after reading the CAN0 module transmit history list register (COTGET)</li> </ul>                                      |
|        | <ul> <li>(b) If a DMA transfer from the CAN0 module transmit history list register (C0TGPT) is performed during a break<sup>NOTE</sup>.</li> </ul>                        |
|        | Note: Including breaks by the RAM monitor function or DMM function. However the realtime RAM monitor function does not cause this behaviour since it does not set breaks. |
|        | Workaround                                                                                                                                                                |
|        | <ul><li>(a) Set a hardware break when setting a break immediately after reading the C0TGPT register.</li><li>(b) There is no workaround.</li></ul>                        |
|        |                                                                                                                                                                           |

| Access of C0GNCTRL register during a break<br>(Specification change notice)                                                                                                                                                                                                                                                                                                |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| <u>Details</u><br>When a register access is performed in the following sequence, an unexpected forcible shutdown may occur after the sequence is complete.                                                                                                                                                                                                                 |  |  |  |  |
| Sequence :<br>(1) The EFSD bit of the CAN0 module control register (C0GMCTRL) is set.<br>(2) The I/O register <sup>NOTE</sup> is accessed.<br>(3) The GOM bit of the CAN0 mode control register (C0GMCTRL) is cleared.                                                                                                                                                     |  |  |  |  |
| Note: I/O register access except for clearing the GOM bit of the C0GMCTRL register                                                                                                                                                                                                                                                                                         |  |  |  |  |
| The conditions under which a forcible shutdown takes place are shown below:<br>(a) If a break occurs immediately after the I/O register access in (2) occurs.<br>(b) If a break by the RAM monitor function or the DMM function occurs immediately after the I/O register access in (2) occurs.<br>(c) Stepwise execution is performed for the I/O register access in (2). |  |  |  |  |
| Workaround                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Be sure to set the EFSD bit and clear the GOM bit successively when executing a forcible shut-<br>down. Do not perform a register access in the above sequence when not performing a forcible<br>shutdown.                                                                                                                                                                 |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |

| No. 13 | SLD instruction precaution (Specification change notice)<br>(Specification change notice)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>If a conflict occurs between the decode operation of the instruction (<2> in the examples men-<br>tioned below) immediately before the <b>sld</b> instruction (<3> in the examples) following a special<br>instruction (<1> in the examples) and an interrupt request before execution of the special instruc-<br>tion is complete, the execution result of the special instruction may not be stored in a register as<br>expected.<br>This situation may only occur when the same register is used as the destination register of the<br>special instruction and the <b>sld</b> instruction, and when the register value is referenced by the<br>instruction followed by the <b>sld</b> instruction. |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |
|        | Conditions under which th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | e conflict occurs:                                                                                                                                                                                                                                                                           |                                                                                                     |                                                                                                     |
|        | The situation may occur w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | hen all the following co                                                                                                                                                                                                                                                                     | nditions (1) to (3) are s                                                                           | atisfied.                                                                                           |
|        | (1) Either condition (I) or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (II) is satisfied                                                                                                                                                                                                                                                                            |                                                                                                     |                                                                                                     |
|        | Condition (I):<br>The same register is used as the destination register of a special instruction (see below) and<br>the subsequent <b>sld</b> instruction and as the source register (reg1) of an instruction shown<br>below followed by the <b>sld</b> instruction (See Example 1).                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |
|        | mov <b>reg1</b> ,reg2<br>satadd <b>reg1</b> ,reg2<br>tst <b>reg1</b> ,reg2<br>cmp <b>reg1</b> ,reg2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | not <b>reg1</b> ,reg2<br>or <b>reg1</b> ,reg2<br>subr <b>reg1</b> ,reg2<br>mulh <b>reg1</b> ,reg2                                                                                                                                                                                            | satsubr <b>reg1</b> ,reg2<br>xor <b>reg1</b> ,reg2<br>sub <b>reg1</b> ,reg2                         | satsub <b>reg1</b> ,reg2<br>and <b>reg1</b> ,reg2<br>add <b>reg1</b> ,reg2                          |
|        | Condition (II):<br>The same register is<br>the subsequent <b>sld</b><br>below followed by the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Condition (II):<br>The same register is used as the destination register of a special instruction (see below) and<br>the subsequent <b>sld</b> instruction and as the source register (reg2) of an instruction shown<br>below followed by the <b>sld</b> instruction (See Examples 2 and 3). |                                                                                                     |                                                                                                     |
|        | not reg1, <b>reg2</b><br>satadd imm5, <b>reg2</b><br>tst reg1, <b>reg2</b><br>add imm5, <b>reg2</b><br>sar imm5, <b>reg2</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | satsubr reg1, <b>reg2</b><br>or reg1, <b>reg2</b><br>subr reg1, <b>reg2</b><br>cmp reg1, <b>reg2</b><br>shl imm5, <b>reg2</b>                                                                                                                                                                | satsub_reg1, <b>reg2</b><br>xor reg1, <b>reg2</b><br>sub reg1, <b>reg2</b><br>cmp imm5, <b>reg2</b> | satadd reg1, <b>reg2</b><br>and reg1, <b>reg2</b><br>add reg1, <b>reg2</b><br>shr imm5, <b>reg2</b> |
|        | Special instruction:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |
|        | Id instruction: Id.b, Id.h, Id.w, Id.bu, Id.hu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |
|        | • <b>sld</b> instruction: sld.b, sld.h, sld.w, sld.bu, sld.hu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |
|        | Multiply instruction: mul, mulh, mulhi, mulu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |
|        | (2) When the execution result of the special instruction (see above) has not been stored in the destination register before execution of the instruction (instruction of condition (I) or (II)) immediately before the <b>sld</b> instruction starts in the CPU pipeline.                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                              |                                                                                                     |                                                                                                     |

| No. 13 | SLD instruction precaution (Specification change notice)<br>(Specification change notice) |                             |                                                                             |                                                                                                                                                                                                                                                          |
|--------|-------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | (cont.)                                                                                   |                             |                                                                             |                                                                                                                                                                                                                                                          |
|        | (3) W<br>be                                                                               | /hen th<br>efore th         | e decode operation of<br>ne <b>sld</b> instruction and i                    | the instruction (instruction of condition (I) or (II)) immediately nterrupt request servicing conflict.                                                                                                                                                  |
|        | <u>Examp</u><br>Examp                                                                     | o <i>les of l</i><br>ole 1: | instruction sequences                                                       | that may cause the conflict:                                                                                                                                                                                                                             |
|        | <1>                                                                                       | ld.w<br>mov                 | [r11], <u>r10</u><br>:<br><u>r10</u> , r28                                  | This situation occurs when the decode operation of the <b>mov</b> instruction (<2>) immediately before the <b>sld</b> instruction (<3>) and interrupt request servicing conflict before the execution of the special instruction <b>ld</b> (<1>) is com- |
|        | <3>                                                                                       | sld.w                       | 0x28, r10                                                                   | plete.                                                                                                                                                                                                                                                   |
|        | Examp                                                                                     | le 2:                       |                                                                             |                                                                                                                                                                                                                                                          |
|        | <1>                                                                                       | ld.w                        | [r11], <b>r10</b><br>:                                                      | This situation occurs when the decode operation of <b>cmp</b> (<2>) immediately before the <b>sld</b> instruction (<3>) and interrupt request servicing conflict before execution of the                                                                 |
|        | <2>                                                                                       | cmp                         | imm5, <u><b>r10</b></u>                                                     | special instruction <b>Id</b> (<1>) is complete. As a result, the compare result of the <b>cmp</b> instruction becomes undefined,                                                                                                                        |
|        | <3>                                                                                       | sld.w                       | 0x28, r10                                                                   | which may cause an unexpected operation of the branch instruction $hz$ (<4>)                                                                                                                                                                             |
|        | <4>                                                                                       | UZ IAL                      |                                                                             |                                                                                                                                                                                                                                                          |
|        | Examp                                                                                     | le 3:                       |                                                                             |                                                                                                                                                                                                                                                          |
|        | <1>                                                                                       | ld.w                        | [r11], <u>r10</u><br>:                                                      | This situation occurs when the decode operation of the <b>add</b> instruction (<2>) immediately before the <b>sld</b> instruction (<3>) and interrupt request servicing conflict before                                                                  |
|        | <2>                                                                                       | add                         | imm5, <u><b>r10</b></u>                                                     | execution of the special instruction <b>Id</b> (<1>) is complete.<br>As a result, the result of the <b>add</b> instruction and the                                                                                                                       |
|        | <3><br><4>                                                                                | sld.w<br>setf               | 0x28, r10<br>c, r16                                                         | depending status flags become undefined, which may cause an unexpected operation of the <b>setf</b> instruction (<4>).                                                                                                                                   |
|        | Worka                                                                                     | <u>round</u>                |                                                                             |                                                                                                                                                                                                                                                          |
|        | (1) Do                                                                                    | not use                     | e the <b>sld</b> instruction (e                                             | . g. by avoiding code optimization that makes use of <b>sld</b> ).                                                                                                                                                                                       |
|        | (2) If a<br>can be                                                                        | code s<br>execu             | sequence as described<br>ted in parallel), insert a                         | d above is used (a <b>sld</b> instruction following an instruction that a <b>nop</b> instruction before the <b>sld</b> instruction.                                                                                                                      |
|        | (3) If a<br>can be<br>prograi                                                             | code s<br>execu<br>m algo   | sequence as described<br>ted in parallel), excha<br>rithm is not disturbed: | d above is used (a <b>sld</b> instruction following an instruction that<br>nge the order of the previous two instructions as long as the                                                                                                                 |
|        |                                                                                           |                             |                                                                             |                                                                                                                                                                                                                                                          |

| No. 13 | SLD instruction precaution (Specification change notice)<br>(Specification change notice)                                                                                                         |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | (cont.)<br>Example:<br>1. (before implementing workaround)<br>Id.w [r11], r10<br><br>add r11, r12<br>mov r10, r28<br>sld.w 0x28, r10<br>2. (after implementing workaround)<br>Id.w [r11], r10<br> |
|        | mov r10, r28<br>add r11, r12<br>sld.w 0x28, r10<br>(4) When assembler code is used:<br>Avoid the crictical code sequences as described above.                                                     |

| No. 14 | aFCAN transmission / reception<br>(Technical limitation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>The aFCAN macro will under certain timing conditions accompanied by a particular configuration<br>of the message buffers and a specific operational usage not operate as expected. Different<br>behaviors have to be considered. The description of the particular unexpected behavior is organ-<br>ized by the buffer Type: TX and RX, the frame format (extended or standard identifier), and the<br>buffer number.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        | <b>TX-Buffer Behavior</b><br>This section describes all unexpected behaviors linked to the configuration of transmit buffers.<br>Configurations not listed are of no concern and can be used without restrictions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        | - Buffer #0 or Buffer #0 and #1 are configured as TX-buffer<br>When using message buffer #0 as a TX-buffer, the message requested for transmission of this<br>buffer may not be sent at the next possible timing. This behavior is caused when the internal scan<br>for new transmission requests reached buffer #0 and at the same time the transmission of a previ-<br>ously sent message ends. Instead of sending the message object from buffer #0, the aFCAN<br>attempts to send the contents of message buffer #1. In case the TRQ of buffer #1 is set, the mes-<br>sage from buffer #1 is sent followed by the transmission of the message in buffer #0. This resem-<br>bles an inner priority inversion. In case the TRQ of buffer #1 is not set or buffer #1 is not a TX-<br>buffer, the contents of buffer #0 are sent whenever any of the other TRQ-bits in the aFCAN are set<br>or cleared, or when a receive operation is started; i.e. when the next bus activity occurs. This<br>behavior is valid for both frame types, extended or standard identifier format.                                                                                                                                                                                                                                                                                                                                                           |
|        | - Buffer #1 - #31 are configured as TX-buffer<br>There are two configurations that lead to the same, unexpected behavior. In the first configuration<br>Buffer #1 through #31 are set up as normal TX-buffers, and in the second configuration buffer #0<br>through #7 are operated in ABT-mode (automatic block transmission) and the remaining buffers<br>(#8 - 31) are configured as normal TX-buffers. The unexpected behavior occurs as well if only a<br>subset of buffers are configured as normal TX-buffers. When using any message buffer #n in the<br>range of buffer #1 through #31 with extended identifier, an inner priority inversion can be encoun-<br>tered. In that case the message from buffer #n+1 is sent in advance of the message in buffer #n<br>even though the priority of the identifier in buffer #n is higher. This behavior is seen when the<br>internal transmit search algorithms of the aFCAN processing buffer #n meets the start of a trans-<br>mission, the end of a frame on the bus (RX or TX) that needs to end with an error frame, or the<br>event of transmission request by the CPU or by the ABTmode. In case the ABT-mode is active,<br>the unexpected behavior does only apply for messages in buffer #8 through #31. This behavior<br>applies only if extended identifiers are in use. Applications exclusively using standard Identifiers<br>do not suffer any limitation of this kind. |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| No. 14 | aFCAN transmission / reception (contd.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|        | RX-Buffer Behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|        | There are several configurations for the receive buffers that can cause different unexpected behaviors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|        | - Buffer #0 is configured as RX-buffer with EXT ID handling<br>There are two kinds of unexpected behavior in this configuration. The first one requires that a<br>newly received message would normally be received in buffer #0. When in this case a transmis-<br>sion request (TRQ) by the host processor is submitted at the time where buffer #0 is scanned by<br>the internal RX-Search algorithm for newly received messages, the storage of the message for<br>buffer #0 will not occur. The message will be stored nowhere.<br>In a second scenario, the newly received message would under normal conditions not be stored<br>in buffer #0. When in this case a TRQ for buffer #i by the host processor is submitted, which again<br>happens at the same time where the acceptance filtering for the newly received message is<br>active, the message can be stored in buffer #0. The unexpected storage of the message in buffer<br>#0 does only occur when the identifier bits ID15-0 of the received message coincidentally match<br>the values in MCONF/MDLC of the TX-buffer #i. The behavior applies only for extended format<br>frames. Standard format frames can be used without suffering this limitation. |  |  |  |  |
|        | - Buffer #1 - #31 are configured as RX-buffer with EXT ID handling<br>When a newly received message does not match the acceptance filter criteria for buffer #n (n =<br>131), the following timing can lead to an unexpected behavior. When additionally to that condi-<br>tion a transmission request is set for buffer #i at the time where buffer #n is scanned by the inter-<br>nal RX-Search algorithm, the storage of the message can be performed in buffer #n+1 although<br>this buffer does not match with the acceptance filter criteria for the received message. The unex-<br>pected storage of the message in buffer #n+1 does only occur when the identifier bits ID15-0 of<br>the received message coincidentally match the values in MCONF/MDLC of the Txbuffer #i. This<br>unexpected behavior is also possible if only a subset of buffers in the range of #1 through #31 are<br>configured as RX-buffers. The behavior applies only for extended format frames. Standard format<br>frames can be used without suffering this limitation.                                                                                                                                                                   |  |  |  |  |
|        | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|        | The application needs to abstain from the usage of message buffer #0 or configure buffer #0 as a receive buffer with standard identifier handling.<br>The ABT-mode is not affected from this limitation. Thus buffer #0 can be configured as a transmit buffer in that mode.<br>Do not use extended identifiers for transmit and receive objects. If the application needs to process extended identifiers, the host processor must not issue a transmission request anytime the CAN-bus is busy. For this case the application can monitor the bus status and issue a transmis-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|        | sion request right after the bus idle state was detected. Then the TRQ will be submitted in an uncritical point of time. This is even valid when the TRQ is submitted during the first 19 bits of the extended identifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

| No. 15 | TMPn / TMQn external event counter function<br>(Direction of use)                                                                                                                    |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>When the external event counter mode is used and the compare register of timer TMP or TMQ is<br>set to 0x0000 an interrupt occurs after the overflow of the timer. |
|        | <i>Workaround</i><br>Avoid setting 0x0000 to the timer compare registers of TMP or TMQ.                                                                                              |

| No. 16 | TMPn / TMQn capture operation<br>(Direction of use)                                                                                                                                                                                                                                                                                                            |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>When the pulse width measurement mode or the free-running mode are used the initial value of<br>the capture register is 0xFFFF when the count clock of the TMPn / TMQn is lower than the sam-<br>pling clock of the capture trigger input after the timer is enabled (TPnCE = 1, TQnCE = 1).<br><u>Workaround</u><br>There is no workaround. |
|        |                                                                                                                                                                                                                                                                                                                                                                |

| No. 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | aFCAN: Rx limitation<br>(Technical limitation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Details<br><b>RX Limitation</b><br>The aFCAN macro may store an incoming message although this message was interrupted by a<br>bus error frame. Thus, the incomplete reception causes that a message buffer is updated with old<br>or incorrect data or that the message is even stored at an incorrect location.                                                                                                                                                                                                                                                                                                                       |  |  |  |
| This unexpected behaviour affords that the bus error occurs in a certain relation to the present message on the bus. The critical time window starts at the sample point of the DLC-field and lasts for the duration of an internal process in the aFCAN macro (RX-settime window usually lasts for a few bit times only. The actual length depends on the cl supply for the AFCAN, the CPU accesses during this period, the baud rate and the numersage buffers of the particular AFCAN macro.<br>In this time window the RX-search evaluates the received identifier of the current mess buffer #n for reception and found it is matching, the message will unexpectedly be treat received message. As the time window is limited as described above, only a stuff bit ring right in this window can cause this behaviour. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>1. Behaviour at pending TRQ (TRQi = 1)</b><br>When the host processor has already submitted a transmit request (TRQ) for at least one buffer the unexpected reception of the message will take place into the message buffer found by internal RX-search. This is the correct location to store the message i.e. the acceptance filter criter are correctly fulfilled. However the data part will be updated with the contents of the shift regis of the CAN protocol core. As this register is immediately stopped at detection of the bus error, data provided to the message buffer can not be interpreted by the host processor. |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CAN bus Rx Frame IM RX/TX Frame                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Internal action                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Figure 1: Behavior at pending TRQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | As during a regular reception, the RX-interrupt (if enabled) is generated and the application proc-<br>esses the message object.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |



| No. 17 | aFCAN: Rx limitation<br>(Technical limitation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        | NEC will update the affected products.<br>NEC does not recommend a S/W workaround as first choice as it is fairly complex. On the one<br>hand it is based on the control of submitting transmission requests only when the bus is idle. On<br>the other hand a less complex algorithm can be used which does not prevent the unexpected<br>reception but detects it safely and discards the unexpected reception in the CAN S/W driver. Any<br>of these algorithms require that message buffer #0 is not used or that a 'dummy' TRQ in an<br>unused buffer is set. This prevents behaviors as described in 2. |

| No. 18 | RESF register after WDTM2 reset<br>(Technical limitation)                                                                                                        |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>The WDT2RF bit of the RESF register is not set to 1 when a reset by the watchdog timer occurs.<br><u>Workaround</u><br>There is no workaround. |

| No. 19 | Operating frequency<br>(Direction of use)                                                                                                                                                                                                                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <u>Details</u><br>The maximum operating frequency of IE-703288-G1-EM1 is 20 MHz for emulators up to version<br>"E". From version "F" onwards the maximum operating frequency is 32 MHz. For operation at fre-<br>quencies over 20 MHz the emulator IE-V850ES-G1 version "F" or higher must be used.<br><u>Workaround</u><br>There is no workaround. |

## (C) Valid Specification

| ltem | Date pulished | Document No.       | Document Title                                   |
|------|---------------|--------------------|--------------------------------------------------|
| 1    | March, 2003   | SUD-DT-02-0101-2-E | IE-703288-G1-EM1 (Preliminary User's Manual)     |
| 2    | July, 2005    | U16541EJ4V0UD00    | V850ES/SG2 Hardware (User's Manual)              |
| 3    | June, 2005    | U16603EJ4V0UD00    | V850ES/SJ2 Hardware (User's Manual)              |
| 4    | May, 2005     | U17340EJ1V0UD00    | V850ES/SJ2H Hardware (Preliminary User's Manual) |
| 5    | August, 2005  | U17500EJ1V0UD00    | V850ES/SJ3 Hardware (Preliminary User's Manual)  |
| 6    | April, 2004   | U15943EJ3V0UM00    | V850ES Architecture (User's Manual)              |

### (D) Revision History

| ltem | Date pulished   | Document No.  | Comment                               |
|------|-----------------|---------------|---------------------------------------|
| 1    | April 28, 2003  | TPS-HE-B-2840 | First release                         |
| 2    | August 11, 2003 | TPS-HE-B-2841 | Added item 4, Control Code 'D'        |
| 3    | April 7, 2003   | TPS-HE-B-2842 | Added items 4 to 14, Control Code 'E' |
| 4    | August, 2004    | TPS-HE-B-2843 | Added items 15 to 17                  |
| 5    | September, 2005 | TPS-HE-B-2844 | Added items 18, 19, Control Code 'F'  |