# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # MOS INTEGRATED CIRCUIT ### ATM QUAD SONET FRAMER The $\mu$ PD98411 NEASCOT-P40<sup>TM</sup> is one of ATM LSIs and provides the functions of the TC sublayer of the SONET/SDH-base physical layer of the ATM protocol specified by the ATM Forum. Its main functions include a transmission function to map an ATM cell passed from an ATM layer to the payload of 155M-bps SONET STS-3c/SDH STM-1 frame and transmit the cell to the PMD (Physical Media Dependent) sublayer of the physical layer, and a reception function to separate the overhead and ATM cell from the data string received from the PMD device and transmit the ATM cell to the ATM layer. The $\mu$ PD98411 NEASCOT-P40 combines these transmission/reception functions into a port function that is realized as a single 4-port LSI chip. This LSI is ideally suited for use in the ATM hubs, ATM switches, and other equipment used to configure an ATM network. In addition, the $\mu$ PD98411 also has a clock recovery function for each port to extract synchronous clock for reception of receive data from the bit stream, and a clock synthesis function to generate a clock for transmission. For the details of functional description, refer to the following user's manual. $\mu$ PD98411 User's Manual : S12736E #### **FEATURES** - Incorporates an ATM user network interface TC sublayer function for four channels. - Conforms to ATM FORUM UNI v3.1. - Incorporates four clock recovery PLLs and one clock synthesizer PLL. - Conforms to ATM FORUM UTOPIA Level 2 v1.0. - ATM layers can be selected from the multi-PHY interface (up to 800 Mbps) in several different modes. | Single 16-bit | 1TCLAV/1RCLAV (Cell Available signal mode) | |---------------|--------------------------------------------| | Single 8-bit | Direct Status Indication mode | | Dual 8-bit | Multiplexed Status Polling mode | A management interface can be set to either of two modes. | RD-WR-RDY style (Intel-compatible mode) | |---------------------------------------------| | DS-R/W-ACK style (Motorola-compatible mode) | - The line-side PMD interface accepts a P-ECL level input. - · Supports a loopback function. - Supports a pseudo error generation frame transmission function. - Incorporates one general input port per channel and three output ports (each able to drive an LED) per channel. - Supports JTAG boundary scan test (IEEE 1149.1). The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information. • Incorporates a wide range of operation, administration, and maintenance (OAM) functions. ## Transmission | Alarm Condition and Failure Detection | Line Quality Monitoring | |---------------------------------------|--------------------------------------| | APS | Insertion of B1-byte computation | | Line AIS/Path AIS | Insertion of B2-byte computation | | Line RDI/Path RDI | Insertion of B3-byte computation | | | Automatic transmission of a Line REI | | | Automatic transmission of a Path REI | ### Reception | Alarm Condition and Failure Detection | Notification of Degraded Line Quality | Line Quality Monitor Counter | |---------------------------------------|---------------------------------------|-------------------------------------| | External input signal change | B1 error | B1 error counter | | LOS | B2 error | B2 error counter | | OOF | B3 error | B3 error counter | | LOF | Line REI | Line REI counter | | LOP | Path REI | Path REI counter | | OCD | Frequency justification | Frequency justification counter | | LCD | FIFO overflow | HEC processing dropped cell counter | | Line AIS/Path AIS | | FIFO overflow dropped cell counter | | Line RDI/Path RDI | | Received idle cell counter | | APS | | Valid cell counter | - 0.35-μm CMOS process - Low power consumption; +3.3 V single-voltage power supply ### **ORDERING INFORMATION** | Part Number | Package | | |----------------|------------------------------------------------------|--| | μPD98411GN-MMU | 240-pin plastic QFP (fine pitch) (32 $\times$ 32 mm) | | ### **APPLICATIONS** The following are examples of the application using the $\mu$ PD98411. ### • ATM Switches #### SYSTEM CONFIGURATION ### 1) $\mu$ PD98411 System Application #### 2) Connection to 5-V transceiver/receiver The following show an example of connecting the $\mu$ PD98411 to a 5-V optical transceiver. Since the $\mu$ PD98411 operates on 3.3 V, a coupling circuit should be added if it is to be connected to a 5-V device. #### 3) UTOPIA Interface The UTOPIA interface transfers transmit/receive cell data to a device in the upper ATM layer. The interface between the $\mu$ PD98411 and the ATM layer conforms to "MPHY Data Path Operation" of the "UTOPIA Level 2 version 1.0 June '95" standard. #### **Bus Mode** #### Duo mou #### Dual eight-bit bus. In this mode, an 8-bit data bus is used for two ports. Ports 0 and 1 transfer signals using one eight-bit bus, while ports 2 and 3 transfer signals using another eight-bit bus. The ports operate independently. #### The way to indicate Cell Available state #### One TCLAV & one RCLAV signal mode The one TCLAV & one RCLAV signal mode outputs the TCLAV and RCLAV signal status information for four ports of the $\mu$ PD98411 by multiplexing them into a single signal. #### Single eight-bit bus. In this mode, cell data for all four ports is transferred through an eight-bit bus. The maximum transfer rate is 400 Mbps (8 bits $\times$ 50 MHz). #### **Direct Status Indication Mode** $\mu$ PD98411 has four TXCLAV and RXCLAV status signals, one pair of TXCLAV and RXCLAV for each port. Status signals and cell transfers are independent of each other. No address information is needed to obtain status information. ### Single sixteen-bit bus. In this mode, cell data for all four ports is transferred through a sixteen-bit bus. The maximum transfer rate is 800 Mbps (16 bits $\times$ 50 MHz). #### **Multiplexed Status Polling Mode** When six or more $\mu$ PD98411s are connected to one ATM layer, ATM layer obtain the status information of all the connected ports in the 53 clock cycles in which it transmits or receives a single data cell. Because a minimum of two clock cycles are required to obtain the TCLAV/RCLAV signal status of a port by ATM layer polling. Therefore every port address is allocated in a fixed manner to one of the four status signals and to one of eight port groups. #### **BLOCK DIAGRAM** #### **PIN CONFIGURATION** **Remark** In this document, xxx\_B stands for active low pin. ### PIN CONFIGURATION (Top View) μ PD98411GN-MMU •240-pin plastic QFP (fine pitch) (32 x 32 mm) **Remark** IC: internal connect pin. Leave the IC pins open. ### PIN ARRANGEMENT TABLE (1/2) | No. | Pin Name | No. | Pin Name | No. | Pin Name | No. | Pin Name | |-----|-----------|-----|------------|-----|------------|-----|----------| | 1 | GND | 40 | VDD | 79 | TDOC1 | 118 | SD2 | | 2 | GND | 41 | GND | 80 | GND | 119 | SD3 | | 3 | RDO[11] | 42 | MD[3] | 81 | VDD | 120 | VDD | | 4 | RDO[12] | 43 | MD[2] | 82 | GND-TPE1★ | 121 | GND | | 5 | RDO[13] | 44 | MD[1] | 83 | GND-RPE1★ | 122 | GND | | 6 | RDO[14] | 45 | MD[0] | 84 | RDIC1 | 123 | IC | | 7 | RDO[15] | 46 | VDD | 85 | RDIT1 | 124 | TCL | | 8 | VDD | 47 | BMODE | 86 | VDD-RPE1 ★ | 125 | TXFP | | 9 | RCLAV1 | 48 | IC | 87 | IC | 126 | RXFP | | 10 | RCLAV0 | 49 | RCL | 88 | VDD-TPE2★ | 127 | TFSS | | 11 | GND | 50 | GND | 89 | TDOT2 | 128 | CMD3 | | 12 | RCLK1 | 51 | VDD-PEC | 90 | TDOC2 | 129 | CMD2 | | 13 | RENBL1_B | 52 | TFKC | 91 | GND-TPE2★ | 130 | CMD1 | | 14 | VDD | 53 | TFKT | 92 | GND-RPE2★ | 131 | CMD0 | | 15 | RADD1[0] | 54 | GND-PEC | 93 | RDIC2 | 132 | VDD | | 16 | RADD1[1] | 55 | CSSEL | 94 | RDIT2 | 133 | PALM3[2] | | 17 | RADD1[2] | 56 | GND-CS | 95 | VDD-RPE2★ | 134 | PALM3[1] | | 18 | RADD1[3] | 57 | VDD-CS | 96 | IC | 135 | PALM3[0] | | 19 | RADD1[4] | 58 | REFCLK | 97 | VDD-TPE3★ | 136 | PALM2[2] | | 20 | GND | 59 | JCK | 98 | TDOT3 | 137 | PALM2[1] | | 21 | VDD | 60 | GND | 99 | TDOC3 | 138 | PALM2[0] | | 22 | ACK/RDY_B | 61 | VDD | 100 | VDD | 139 | GND | | 23 | RW/WR_B | 62 | GND | 101 | GND | 140 | VDD | | 24 | DS/RD_B | 63 | REFCLK-2nd | 102 | GND-TPE3★ | 141 | PALM1[2] | | 25 | CS_B | 64 | JDO | 103 | GND-RPE3★ | 142 | PALM1[1] | | 26 | MADD[8] | 65 | JDI | 104 | RDIC3 | 143 | PALM1[0] | | 27 | MADD[7] | 66 | JMS | 105 | RDIT3 | 144 | PALM0[2] | | 28 | MADD[6] | 67 | JRST_B | 106 | VDD-RPE3★ | 145 | PALM0[1] | | 29 | MADD[5] | 68 | VDD-TPE0★ | 107 | GND | 146 | PALM0[0] | | 30 | MADD[4] | 69 | TDOT0 | 108 | IC | 147 | VDD | | 31 | MADD[3] | 70 | TDOC0 | 109 | IC | 148 | GND | | 32 | MADD[2] | 71 | GND-TPE0★ | 110 | IC | 149 | PHINT3_B | | 33 | MADD[1] | 72 | GND-RPE0★ | 111 | IC | 150 | PHINT2_B | | 34 | MADD[0] | 73 | RDIC0 | 112 | IC | 151 | PHINT1_B | | 35 | GND | 74 | RDIT0 | 113 | IC | 152 | PHINTO_B | | 36 | MD[7] | 75 | VDD-RPE0★ | 114 | IC | 153 | RESET_B | | 37 | MD[6] | 76 | XLFC | 115 | IC | 154 | GND | | 38 | MD[5] | 77 | VDD-TPE1★ | 116 | SD0 | 155 | TADD2[0] | | 39 | MD[4] | 78 | TDOT1 | 117 | SD1 | 156 | TADD2[1] | (2/2) | No. | Pin Name | No. | Pin Name | No. | Pin Name | No. | Pin Name | |-----|----------|-----|----------|-----|----------|-----|----------| | 157 | TADD2[2] | 179 | GND | 201 | VDD | 223 | RCLAV2 | | 158 | TADD2[3] | 180 | GND | 202 | TDI[13] | 224 | GND | | 159 | TADD2[4] | 181 | VDD | 203 | TDI[14] | 225 | RCLK2 | | 160 | VDD | 182 | TADD1[0] | 204 | TDI[15] | 226 | RENBL2_B | | 161 | GND | 183 | TADD1[1] | 205 | TPR1 | 227 | VDD | | 162 | TENBL2_B | 184 | TADD1[2] | 206 | TSOC1 | 228 | RADD2[0] | | 163 | TCLK2 | 185 | TADD1[3] | 207 | GND | 229 | RADD2[1] | | 164 | VDD | 186 | TADD1[4] | 208 | VDD | 230 | RADD2[2] | | 165 | TCLAV3 | 187 | VDD | 209 | RSOC2 | 231 | RADD2[3] | | 166 | TCLAV2 | 188 | GND | 210 | RPR2 | 232 | RADD2[4] | | 167 | GND | 189 | TENBL1_B | 211 | RDO[0] | 233 | GND | | 168 | TDI[0] | 190 | TCLK1 | 212 | RDO[1] | 234 | VDD | | 169 | TDI[1] | 191 | GND | 213 | RDO[2] | 235 | RSOC1 | | 170 | TDI[2] | 192 | TCLAV1 | 214 | VDD | 236 | RPR1 | | 171 | TDI[3] | 193 | TCLAV0 | 215 | RDO[3] | 237 | RDO[8] | | 172 | TDI[4] | 194 | VDD | 216 | RDO[4] | 238 | RDO[9] | | 173 | VDD | 195 | TDI[8] | 217 | RDO[5] | 239 | RDO[10] | | 174 | TDI[5] | 196 | TDI[9] | 218 | RDO[6] | 240 | VDD | | 175 | TDI[6] | 197 | TDI[10] | 219 | RDO[7] | | | | 176 | TDI[7] | 198 | TDI[11] | 220 | VDD | | | | 177 | TPR2 | 199 | TDI[12] | 221 | GND | | | | 178 | TSOC2 | 200 | GND | 222 | RCLAV3 | | | #### PIN NAME **REFCLK** REFCLK-2nd : System Clock : 2nd Reference Clock ACK/RDY\_B : Acknowledge/Ready RENBL2\_B, RENBL1\_B: Receive Data Enable **BMODE** : Bus Mode RESET B : System Reset RPR2, RPR1 CMD3 to CMD0 : Command Signal : Receive Data Path Parity RSOC2, RSOC1 : Receive Start Of Cell CS B : Chip Select **CSSEL** : Clock Source Select RW/WR\_B : Management Interface : Data Strobe/Read DS/RD\_B Read/Write GND : Ground **RXFP** : Receive Frame Pulse **GND-CS** : Ground for Analog PLL Block SD3 to SD0 : Signal Detect ★ GND-RPE3 to GND-: Ground for Rx PECL Block TADD2[4:0], : Transmit Address RPE0 TADD1[4:0] ★ GND-TPE3 to GND-: Ground for Tx PECL Block TCL : Internal Transmit System TPE0 Clock **GND-PEC** : Ground for TFKT/TFKC TCLAV3 to TCLAV0 : Transmit Cell Available PECL Block Signals JCK : JTAG Clock TCLK2, TCLK1 : Transmit Data transferring JDI : JTAG Data Input **JDO** : JTAG Data Output TDI[15: 0] : Transmit Data Input from the **JMS** : JTAG Mode Select **ATM Layer** JRST\_B : JTAG Reset TDOC3 to TDOC0 : Transmit Data Output MADD[8:0] : Management Interface Complement Address Bus TDOT3 to TDOT0 : Transmit Data Output True MD[7:0] : Management Interface Data TENBL2\_B, TENBL1\_B: Transmit Data Enable **TFKC** : Transmit Reference Clock PALM3[2:0], : Physical Alarm Output Complement Signals PALM2[2:0], **TFKT** : Transmit Reference Clock PALM1[2:0], True PALM0[2:0] **TFSS** : Transmit Frame Set Signal PHINT3\_B to PHINT0\_B: Physical Interrupt TPR2, TPR1 : Transmit Data Path Parity RADD2[4:0], : Receive Address TSOC2, TSOC1 : Transmit Start Of Cell RADD1[4:0] **TXFP** : Transmit Frame Pulse **VDD** : Supply Voltage **RCL** : Internal Receive System **VDD-CS** : Supply Voltage for Analog Clock PLL Block : Receive Cell Available RCLAV3 to RCLAV0 ★ VDD-RPE3 to VDD-: Supply Voltage for Rx PECL Signals RPE0 Block RCLK2, RCLK1 : Receive Data Transferring ★ VDD-TPE3 to VDD-: Supply Voltage for Tx PECL Clock TPE0 Block RDIC3 to RDIC0 : Receive Data Input **VDD-PEC** : Supply Voltage for Complement TFKT/TFKC PECL Block RDIT3 to RDIT0 : Receive Data Input True **XLFC** : Tx Loop Filter Capacity RDO[15:0] : Receive Data Output # CONTENTS | 1. | PIN | FUNCTION | 13 | |----|------|-------------------------------------------------------------|----| | | 1.1 | PMD Interface | 13 | | | 1.2 | UTOPIA Interface | 15 | | | 1.3 | Management Interface | 18 | | | 1.4 | Alarm Signal Input/output | | | | 1.5 | JTAG Boundary Scan | 19 | | | 1.6 | Power and Grounding Pins | | | | 1.7 | Others | 20 | | | 1.8 | Handling Unused Pins | | | | 1.9 | Initial States of Each Pin | | | | 1.10 | Correspondence between UTOPIA Interface Modes and Pins Used | 23 | | 2. | ELE | CTRIC CHARACTERISTICS | 24 | | 3. | PAC | KAGE DRAWING | 35 | | 4. | REC | OMMENDED SOLDERING CONDITIONS | 36 | #### 1. PIN FUNCTION ### 1.1 PMD Interface | | = | 1 | 1 | (1/2 | |------------|------------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | Pin No. | I/O Level | I/O | Function | | RDIT3 to | 105, 94, | P-ECL | I | Receive serial data input. | | RDIT0 | 85, 74 | True(+) | | Refers to the differential input of the P-ECL level. | | RDIC3 to | 104, 93, | P-ECL | I | | | RDIC0 | 84, 73 | Complement(-) | | | | TDOT3 to | 98, 89, | P-ECL | 0 | Transmit serial data output. | | TDOT0 | 78, 69 | True(+) | | Refers to the differential output of the P-ECL level. | | TDOC3 to | 99, 90, | P-ECL | 0 | | | TDOC0 | 79, 70 | Complement(-) | | | | SD3 to SD0 | 119 to 116 | TTL★ | I | Line signal detection signal input. Refers to the pins for inputting the SD (Signal Detect) signal of line transceivers (such as optical modules). If this signal goes low, this port detects LOS. | | | | | | High: Normal Low: LOS state | | REFCLK | 58 | TTL★ | 1 | System clock (19.44 MHz) input. Used as the source clock for the internal synthesizer PLL/clock recovery PLL and register operation. | | REFCLK-2nd | 63 | TTL* | I | Second system clock (19.44 MHz) input. Refers to the pin for inputting the second source clock of the internal synthesizer PLL. This pin is not used if it is unnecessary to switch the source clock of the synthesizer PLL. The CSSC register (address 076H) specifies which of REFCLK and REFCLK-2nd clocks to use as the source block. The REFCLK input is selected as the default. Even when REFCLK-2nd is used as the source clock of the synthesizer PLL, REFCLK is used for register operation as well; therefore, it is necessary to input the clock. REFCLK REFCLK REFCLK Register PLL block Register REFCLK Register REF_cnt bit | | RXFP | 126 | TTL★ | 0 | Receive frame pulse output (8 kHz). The pulse signal is output synchronously with the start of the receiving frame. The pulse signal is 1 cycle of the RCL clock in length. The internal FPMSK register (address: 07CH) is used to select which of the four ports will output the pulse synchronous to the receiving frame. No port is selected as the default; therefore, using the default will result in no output. | | XLFC | 76 | Analog | 0 | Loop filter capacity connection pin. Refers to the pin connecting the loop filter of the synthesizer PLL. Leave the pin open. | | Pin Name | Pin No. | I/O Level | I/O | Function | |----------|---------|---------------|-----|---------------------------------------------------------------------------------| | TXFP | 125 | TTL★ | 0 | Transmitting end frame pulse signal output (8 kHz). | | | | | | Outputs a pulse signal synchronous with the start of the transmission | | | | | | frame and equivalent to the 1 cycle of the TCL clock in length. The | | | | | | setting of the internal FPMSK register (address: 07CH) selects which of | | | | | | the four ports should output the pulse synchronous with the transmitting | | | | | | frame. No port is selected as the default value; therefore, using the | | | | | | default will result in no output. | | TFSS | 127 | TTL★ | I | Frame transmission disable signal input. | | I | | | | If High is input to this pin, the output data strings of all ports are fixed to | | | | | | either to 0 or 1 and frame transmission stops. If Low is input, | | l | | | | transmission restarts from the start (the 1st A1 byte) of the frame. | | | | | | Transmission starts with the output of a transmission synchronously with | | I | | | | the rising edge of the TCL clock 9 cycles after the last rising edge of the | | İ | | | | TCL clock at which TFSS was detected as being high. | | RCL | 49 | TTL★ | 0 | Receive system clock output (19.44 MHz). | | | | | | Each port uses the 155.52 MHz receive clock divided by eight for | | | | | | internal receive processing; and this pin outputs this clock. Which port's | | | | | | system clock is output is selected by setting the relevant value of the | | | | | | RCMSK register (address: 07BH). By using the default value, the clock | | | | | | of port 0 is selected. During resetting or when no port is selected, Low is | | | | | | output. Also, this pin can output REFCLK-2nd clock. | | | | | | Caution When this pin outputs receive clock divided by eight and | | | | | | the receive clock used as a basis changes according to | | | | | | the situation of the receive circuit, a spike noise may be | | | | | | outputted from this pin. | | TCL | 124 | TTL★ | 0 | Transmission system clock output (19.44 MHz). | | | | | | Each port uses the 155.52 MHz transmit clock divided by eight for | | | | | | internal transmit processing; and this pin outputs this clock. Which port's | | | | | | system clock is output is selected by setting the relevant value of the | | | | | | TCMSK register (address: 07AH). During resetting or when no port is | | | | | | selected, Low is output. | | TFKT | 53 | P-ECL | I | Externally generated 155.52 MHz transmit clock input. | | | | True(+) | | Refers to the pin for inputting the externally generated transmit clock | | TFKC | 52 | P-ECL | 1 | (155.52 MHz) when not using the internally mounted synthesizer PLL. | | | | Complement(-) | | This pin is enabled by setting the CSSEL pin to High. | | CSSEL | 55 | TTL★ | 1 | TFKT/TFKC pin enable signal input. | | | | | | This pin inputs the enable signal of the TFKT/TFKC pin when inputting a | | | | | | 155.52 MHz clock from outside the chip at the TFKT/TFKC pin. | | | | | | High: TFKT/TFKC pin enable | | | | | | Low: TFKT/TFKC pin disable | ### 1.2 UTOPIA Interface The pin used for each UTOPIA interface signal varies with the mode selected by the internal MltUt register (at address 079H). Please refer the table "Correspondence between UTOPIA Interface Modes and Pins Used". (1/3) | Pin Name | Pin No. | I/O Level | I/O | Function | |------------|------------|-----------|---------|---------------------------------------------------------------------------| | RDO[15:11] | 7 to 3 | TTL★ | 0 | Receive data buses. | | RDO[10:8] | 239 to 237 | | 3-state | These 16-bit data bus pins transfer receive data to the ATM layer | | RDO[7:3] | 219 to 215 | | | device. Output is made synchronous with the startup of the RCLK clock. | | RDO[2:0] | 213 to 211 | | | The pins used varies depending on the UTOPIA interface mode | | | | | | selected by the MltUt register (address: 079H). | | | | | | · Single 8-bit bus: RDO[7:0] | | | | | | · Single 16-bit bus: RDO[15:0] | | | | | | · Dual 8-bit bus: RDO[15:8]/RDO[7:0] | | RCLK2 | 225 | TTL★ | I | Receive clock input. | | RCLK1 | 12 | | | These pins accept receive data transfer clocks of up to 50 MHz. The pin | | | | | | to be used varies depending on the UTOPIA interface mode selected by | | | | | | the MltUt register (address: 079H). | | | | | | · Single 8-bit bus: RCLK2 | | | | | | · Single 16-bit bus: RCLK1 | | | | | | · Dual 8-bit bus: RCLK1/RCLK2 | | RSOC2 | 209 | TTL★ | 0 | Receive cell starting location signal output. | | RSOC1 | 235 | | 3-state | These pins output a signal which indicates the location of the first byte | | | | | | with regard to the ATM layer device. The pin to be used varies | | | | | | depending on the UTOPIA interface mode selected by the MItUt register | | | | | | (address: 079H). | | | | | | · Single 8-bit bus: RSOC2 | | | | | | · Single 16-bit bus: RSOC2 | | | | | | · Dual 8-bit bus: RSOC1/RSOC2 | | RENBL2_B | 226 | TTL★ | ı | Receive enable signal input. | | RENBL1_B | 13 | | | These pins input a signal which indicates that the corresponding ATM | | | | | | layer device is capable of accepting receive data. The pin to be used | | | | | | varies depending on the UTOPIA interface mode selected by the MltUt | | | | | | register (address: 079H). | | | | | | · Single 8-bit bus: RENBL2_B | | | | | | · Single 16-bit bus: RENBL1_B | | | | | | · Dual 8-bit bus: RENBL1_B/RENBL2_B | (2/3) | | | | | (2/3) | |------------|------------|-----------|---------|--------------------------------------------------------------------------| | Pin Name | Pin No. | I/O Level | I/O | Function | | RCLAV3 | 222 | TTL★ | 0 | Receive cell transferable signal output. | | RCLAV2 | 223 | | 3-state | This signal informs the ATM layer device that 1 cell or more of data | | RCLAV1 | 9 | | | exists in the receive FIFO. | | RCLAV0 | 10 | | | In 1TCLAV&1RCLAV mode, the RCLAV signal of each port is internally | | | | | | multiplexed to be output as a signal. Of the four signals of RCLAV0 to | | | | | | RCLAV3, the pin and operation of the signal which is used vary | | | | | | depending on the UTOPIA interface mode selected by the MltUt register | | | | | | (address: 079H). | | | | | | · Single 8-bit bus: RCLAV2 | | | | | | · Single 16-bit bus: RCLAV1 | | | | | | · Dual 8-bit bus: RCLAV1/RCLAV2 | | | | | | In Direct Status Indication (DSI) mode, the four signals of RCLAV0 to | | | | | | RCLAV3 are allocated to each of the ports to identify their FIFO | | | | | | statuses. RCLAV0 corresponds to Port 0, and RCLAV3 to Port 3. | | RADD2[4:0] | 232 to 228 | TTL★ | I | Receiving end PHY address input. | | RADD1[4:0] | 19 to 15 | | | These pins input the address which selects the port. Different pins are | | | | | | used depending on the UTOPIA interface mode selected by the MltUt | | | | | | register (address: 079H). | | | | | | · Single 8-bit bus: RADD2[4:0] | | | | | | · Single 16-bit bus: RADD1[4:0] | | | | | | · Dual 8-bit bus: RADD1[4:0]/RADD2[4:0] | | RPR2 | 210 | TTL★ | 0 | Parity bit output pins. | | RPR1 | 236 | | | Odd parity bits are generated and output from these pins with respect to | | | | | | the data output from RDO15-RDO0. The pin to be used varies | | | | | | depending on the UTOPIA interface mode selected by the MltUt register | | | | | | (address: 079H). | | | | | | · Single 8-bit bus: RPR2 | | | | | | · Single 16-bit bus: RPR2 | | | | | | · Dual 8-bit bus: RPR1/RPR2 | | TDI[15:13] | 204 to 202 | TTL★ | I | Transmit data buses. | | TDI[12:8] | 199 to 195 | | | These data buses input transmit data from the ATM layer device at the | | TDI[7:5] | 176 to 174 | | | rising edge of the TCLK clock. The pin to be used varies depending on | | TDI[4:0] | 172 to 168 | | | the UTOPIA interface mode selected by the MltUt register (address: | | | | | | 079H). | | | | | | · Single 8-bit bus: TDI[15:8] | | | | | | · Single 16-bit bus: TDI[15:0] | | | | | | · Dual 8-bit bus: TDI[15:8]/TDI[7:0] | | TCLK2 | 163 | TTL★ | I | Transmit clock input. | | TCLK1 | 190 | | | These pins input clocks of up to 50 MHz for transmit data transfer. The | | | | | | pin to be used varies depending on the UTOPIA interface mode | | | | | | selected by the internal MltUt register (address: 079H). | | | | | | · Single 8-bit bus: TCLK1 | | | | | | · Single 16-bit bus: TCLK2 | | | 1 | | | · Dual 8-bit bus: TCLK1/TCLK2 | (3/3) | Pin Name | Pin No. | I/O Level | I/O | Function | | | | | |------------|------------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | TSOC2 | 178 | TTL★ | I | Transmit cell starting location signal input. | | | | | | TSOC1 | 206 | | | These pins input a signal which indicates the location of the first byte of | | | | | | | | | | the transmit cell. The pin to be used varies depending on the UTOPIA | | | | | | | | | | Transmit cell starting location signal input. These pins input a signal which indicates the location of the first byte of the transmit cell. The pin to be used varies depending on the UTOPIA interface mode selected by the MItUt register (address: 079H). Single 8-bit bus: TSOC1 Single 16-bit bus: TSOC1 Dual 8-bit bus: TSOC1/TSOC2 Transmit enable signal input. These pins input a signal which indicates that the ATM layer device is outputting valid transmit data to TDI[15]-TDI[0]. The pin to be used varies depending on the UTOPIA interface mode selected by the internal MItUt register (address: 079H). Single 8-bit bus: TENBL1_B Single 16-bit bus: TENBL2_B Transmit cell acceptable signal output. The signal informs the ATM layer device that unused storage space of at least 1 cell is available in the transmit FIFO. In 1TCLAV&1RCLAV mode, the TCLAV signal of each port is internally multiplexed to be output as a signal. Of the four signals of TCLAV0 to TCLAV3, the pin to be used varies depending on the UTOPIA interface mode selected by the MItUt register (address: 079H). Single 8-bit bus: TCLAV1 Single 16-bit bus: TCLAV2 Dual 8-bit bus: TCLAV1/TCLAV2 In Direct Status Indication (DSI) mode, the four pins TCLAV0 to TCLAV3 are allocated to each of the ports signal by signal, and indicate the FIFO statuses of each port. TCLAV0 corresponds to Port 0; and TCLAV3 to Port 3. Transmission PHY address input. These pins input the address of the port to be selected. The pins used vary depending on the UTOPIA interface mode selected by the MItUt register (address: 079H). Single 8-bit bus: TADD1[4:0] Single 8-bit bus: TADD1[4:0] Single 16-bit pus: TADD1[4:0] Parity bit input pins. These pins input the odd parity bit input from TD0[15] to TD0[0]. The pin to be used varies depending on the UTOPIA interface mode selected by | | | | | | | | | | the transmit cell. The pin to be used varies depending on the UTOPIA interface mode selected by the MItUt register (address: 079H). Single 8-bit bus: TSOC1 Single 16-bit bus: TSOC1 Dual 8-bit bus: TSOC1/TSOC2 Transmit enable signal input. These pins input a signal which indicates that the ATM layer device is outputting valid transmit data to TDI[15]-TDI[0]. The pin to be used varies depending on the UTOPIA interface mode selected by the internal MItUt register (address: 079H). Single 8-bit bus: TENBL1_B Single 16-bit bus: TENBL1_B Dual 8-bit bus: TENBL1_B/TENBL2_B Transmit cell acceptable signal output. The signal informs the ATM layer device that unused storage space of at least 1 cell is available in the transmit FIFO. In 1TCLAV&1RCLAV mode, the TCLAV signal of each port is internally multiplexed to be output as a signal. Of the four signals of TCLAV0 to TCLAV3, the pin to be used varies depending on the UTOPIA interface mode selected by the MItUt register (address: 079H). Single 8-bit bus: TCLAV1 Single 16-bit bus: TCLAV2 Dual 8-bit bus: TCLAV2 In Direct Status Indication (DSI) mode, the four pins TCLAV0 to TCLAV3 are allocated to each of the ports signal by signal, and indicate the FIFO statuses of each port. TCLAV0 corresponds to Port 0; and TCLAV3 to Port 3. Transmission PHY address input. These pins input the address of the port to be selected. The pins used vary depending on the UTOPIA interface mode selected by the MItUt | | | | | | | | | | · Single 16-bit bus: TSOC1 | | | | | | | | | | · Dual 8-bit bus: TSOC1/TSOC2 | | | | | | TENBL2_B | 162 | TTL★ | I | Transmit enable signal input. | | | | | | TENBL1_B | 189 | | | These pins input a signal which indicates that the ATM layer device is | | | | | | | | | | outputting valid transmit data to TDI[15]-TDI[0]. The pin to be used | | | | | | | | | | varies depending on the UTOPIA interface mode selected by the | | | | | | | | | | internal MItUt register (address: 079H). | | | | | | | | | | · Single 8-bit bus: TENBL1_B | | | | | | | | | | · Single 16-bit bus: TENBL2_B | | | | | | | | | | · Dual 8-bit bus: TENBL1_B/TENBL2_B | | | | | | TCLAV3 | 165 | TTL★ | 0 | Transmit cell acceptable signal output. | | | | | | TCLAV2 | 166 | | 3-state | The signal informs the ATM layer device that unused storage space of | | | | | | TCLAV1 | 192 | | | at least 1 cell is available in the transmit FIFO. In 1TCLAV&1RCLAV | | | | | | TCLAV0 | 193 | | | mode, the TCLAV signal of each port is internally multiplexed to be | | | | | | | | | | output as a signal. Of the four signals of TCLAV0 to TCLAV3, the pin to | | | | | | | | | | be used varies depending on the UTOPIA interface mode selected by | | | | | | | | | | be used varies depending on the UTOPIA interface mode selected by the MItUt register (address: 079H). | | | | | | | | | | the MltUt register (address: 079H). · Single 8-bit bus: TCLAV1 | | | | | | | | | | the MItUt register (address: 079H). · Single 8-bit bus: TCLAV1 | | | | | | | | | | · Dual 8-bit bus: TCLAV1/TCLAV2 | | | | | | | | | | In Direct Status Indication (DSI) mode, the four pins TCLAV0 to TCLAV3 | | | | | | | | | | are allocated to each of the ports signal by signal, and indicate the FIFO | | | | | | | | | | statuses of each port. TCLAV0 corresponds to Port 0; and TCLAV3 to | | | | | | | | | | Port 3. | | | | | | TADD2[4:0] | 159 to 155 | TTL★ | 1 | Transmission PHY address input. | | | | | | TADD1[4:0] | 186 to 182 | | | These pins input the address of the port to be selected. The pins used | | | | | | | | | | vary depending on the UTOPIA interface mode selected by the MltUt | | | | | | | | | | register (address: 079H). | | | | | | | | | | · Single 8-bit bus: TADD1[4:0] | | | | | | | | | | · Single 16-bit bus: TADD2[4:0] | | | | | | | | | | · Dual 8-bit bus: TADD1[4:0]/TADD2[4:0] | | | | | | TPR2 | 177 | TTL★ | I | Parity bit input pins. | | | | | | TPR1 | 205 | | | These pins input the odd parity bit input from TD0[15] to TD0[0]. The pin | | | | | | | | | | to be used varies depending on the UTOPIA interface mode selected by | | | | | | | | | | the MItUt register (address: 079H). | | | | | | | | | | · Single 8-bit bus: TPR1 | | | | | | | | | | · Single 16-bit bus: TPR1 | | | | | | | | | | · Dual 8-bit bus: TPR1/TPR2 | | | | | 1.3 Management Interface | Pin Name | Pin No. | I/O Level | I/O | Function | | | | |-------------|------------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BMODE | 47 | TTL★ | 1 | Mode selection input. | | | | | | | | | This pin input is used to select the mode of the management interface. | | | | | | | | | BMODE = 1: Selects <rd_b, rdy_b="" wr_b,=""> as the pin function.</rd_b,> | | | | | | | | | BMODE = 0: Selects <ds_b, ack_b="" r="" w_b,=""> as the pin function.</ds_b,> | | | | | MADD[8:0] | 26 to 34 | TTL★ | 1 | Address input. | | | | | | | | | 9-bit addresses for inputting internal register addresses. | | | | | MD[7:4] | 36 to 39 | TTL★ | I/O | 8-bit data buses for reading/writing internal register data. | | | | | MD[3:0] | 42 to 45 | | 3-state | This pin input is used to select the mode of the management interface. BMODE = 1: Selects <rd_b, rdy_b="" wr_b,=""> as the pin function. BMODE = 0: Selects <ds_b, ack_b="" r="" w_b,=""> as the pin function. Address input. 9-bit addresses for inputting internal register addresses. 8-bit data buses for reading/writing internal register data. CS_B 25 CMOS I Chip select signal input. When at low level, access to internal registers is enabled. Data strobe signal input or read signal input. The function of this pin varies depending on the management interface mode selected for the BMODE pin input. BMODE = 0: Functions as data strobe signal DS_B BMODE = 1: Function as RD_B selecting the read access Read/write signal input or write signal input. The function of this pin varies depending on the management interface mode selected for the BMODE pin input. When BMODE = 0, the pin functions as Read/Write control signal R/W_B. R/W_B = High: Read cycle R/W_B = Low: Write cycle When BMODE = 1, the pin functions as WR_B selecting Write for internal registers. Data acknowledge signal output or ready signal output. Outputs acknowledge and ready signals which accept the Read/Write cycle for internal registers. Interrupt signal output. These signals inform the host that an interrupt factor has occurred. Two modes are available for this purpose: one which indicates an interrupt factor for four ports using the PHINTO_B signal and the other which uses four pins PHINTO to PHINT3 to indicate an individual interrupt for each port. Port 0 corresponds to the PHINTO_B pin; and Port 3 to</ds_b,></rd_b,> | | | | | | | | | When at low level, access to internal registers is enabled. | | | | | DS/RD_B | 24 | TTL★ | 1 | Mode selection input. This pin input is used to select the mode of the management interface. BMODE = 1: Selects <rd_b, rdy_b="" wr_b,=""> as the pin function. BMODE = 0: Selects <ds_b, ack_b="" rw_b,=""> as the pin function. Address input. 9-bit addresses for inputting internal register addresses. 8-bit data buses for reading/writing internal register data. CS_B 25 CMOS I Chip select signal input. When at low level, access to internal registers is enabled. Data strobe signal input or read signal input. The function of this pin varies depending on the management interface mode selected for the BMODE pin input. BMODE = 0: Functions as data strobe signal DS_B BMODE = 1: Function as RD_B selecting the read access Read/write signal input or write signal input. The function of this pin varies depending on the management interface mode selected for the BMODE pin input. When BMODE = 0, the pin functions as Read/Write control signal R/W_B. R/W_B = High: Read cycle R/W_B = Low: Write cycle When BMODE = 1, the pin functions as WR_B selecting Write for internal registers. Data acknowledge signal output or ready signal output. Outputs acknowledge and ready signals which accept the Read/Write cycle for internal registers. Interrupt signal output. These signals inform the host that an interrupt factor has occurred. Two modes are available for this purpose: one which indicates an interrupt factor for four ports using the PHINTO_B signal and the other which uses four pins PHINTO to PHINT3 to indicate an individual interrupt for each port. Port 0 corresponds to the PHINTO_B pin; and Port 3 to PHINT3_B. System reset signal input. Initializes the \( \mu \text{PD98411}. \text{ This input signal should be kept low for 1 ms}</ds_b,></rd_b,> | | | | | | | | | I Mode selection input. This pin input is used to select the mode of the management interface. BMODE = 1: Selects <rd_b, rdy_b="" wr_b,=""> as the pin function. BMODE = 0: Selects <ds_b, ack_b="" r="" w_b,=""> as the pin function. I Address input. 9-bit addresses for inputting internal register addresses. I/O 8-bit data buses for reading/writing internal register data. CS_B 25 CMOS I Chip select signal input. When at low level, access to internal registers is enabled. I Data strobe signal input or read signal input. The function of this pin varies depending on the management interface mode selected for the BMODE pin input. BMODE = 0: Functions as data strobe signal DS_B BMODE = 1: Function as RD_B selecting the read access I Read/write signal input or write signal input. The function of this pin varies depending on the management interface mode selected for the BMODE pin input. When BMODE = 0, the pin functions as Read/Write control signal R/W_B. R/W_B = High: Read cycle R/W_B = Low: Write cycle When BMODE = 1, the pin functions as WR_B selecting Write for internal registers. O Data acknowledge signal output or ready signal output. Outputs acknowledge and ready signals which accept the Read/Write cycle for internal registers. O Interrupt signal output. These signals inform the host that an interrupt factor has occurred. Two modes are available for this purpose: one which indicates an interrupt factor for four ports using the PHINTO_B signal and the other which uses four pins PHINT0 to PHINT3 to indicate an individual interrupt for each port. Port 0 corresponds to the PHINTO_B pin; and Port 3 to PHINT3_B. System reset signal input. Initializes the μPD98411. This input signal should be kept low for 1 ms or more. Especially, in case of the power on, abovementioned pulse width must be kept after the supply voltage reaches equal to or more</ds_b,></rd_b,> | | | | | | | | | mode selected for the BMODE pin input. | | | | | | | | | BMODE = 0: Functions as data strobe signal DS_B | | | | | | | | | BMODE = 1: Function as RD_B selecting the read access | | | | | RW/WR_B | 23 | TTL★ | 1 | Read/write signal input or write signal input. The function of this pin varies depending on the management interface mode selected for the BMODE pin input. When BMODE = 0, the pin functions as Read/Write control signal | | | | | | | | | The function of this pin varies depending on the management interface | | | | | | | | | mode selected for the BMODE pin input. | | | | | | | | | When BMODE = 0, the pin functions as Read/Write control signal | | | | | | | | | R/W_B. | | | | | | | | | R/W_B = High: Read cycle | | | | | | | | | R/W_B = Low: Write cycle | | | | | | | | | When BMODE = 1, the pin functions as WR_B selecting Write for | | | | | | | | | internal registers. | | | | | ACK/RDY_B | 22 | TTL★ | 0 | Data acknowledge signal output or ready signal output. | | | | | | | | 3-state | Outputs acknowledge and ready signals which accept the Read/Write | | | | | | | | | cycle for internal registers. | | | | | PHINT3_B to | 149 to 152 | TTL★ | 0 | Interrupt signal output. | | | | | PHINTO_B | | | | These signals inform the host that an interrupt factor has occurred. Two | | | | | | | | | modes are available for this purpose: one which indicates an interrupt | | | | | | | | | factor for four ports using the PHINTO_B signal and the other which | | | | | | | | | uses four pins PHINT0 to PHINT3 to indicate an individual interrupt for | | | | | | | | | each port. Port 0 corresponds to the PHINTO_B pin; and Port 3 to | | | | | | | | | PHINT3_B. | | | | | RESET_B | 153 | TTL★ | I | | | | | | | | | | Initializes the $\mu$ PD98411. This input signal should be kept low for 1 ms | | | | | | | | | or more. Especially, in case of the power on, abovementioned pulse | | | | | | | | | | | | | | | | | | than 90% at least. When the RESET_B signal is input, the clock must be | | | | | | | | | input at REFCLK pin. | | | | ### 1.4 Alarm Signal Input/output | Pin Name | Pin No. | I/O Level | I/O | Function | |---------------------------------------------|------------------------------------------------------|-----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CMD0 to<br>CMD3 | 128 to 131 | TTL★ | ı | General-purpose input signal. Refers to the general-purpose input pins which input the status signals, etc. from external peripheral devices. The signal level of these pins can also be reflected in the status bits of internal registers, and changes in these bits can be used identify interrupt factors. Each port is equipped with a pin: CMD0 corresponds to Port 0 and CMD3 to Port 3. | | PALM3[2:0] PALM2[2:0] PALM1[2:0] PALM0[2:0] | 133 to 135<br>136 to 138<br>141 to 143<br>144 to 146 | TTL★ | 0 | PHY layer alarm detection signal output. These pins output the signal to notify that the port detected the alarm or the defect (LOS, OOF, LOF, LOP, OCD, LCD, Line AlS, Path AlS, Line RDI, Path RDI) or that the level of the CMD pin input was changed. In addition, it is possible to use as the general output ports which reflects state of the bit of the internal register, too. The events to be indicated are selected by setting to AMPR, AMR1, and AMR2 registers. | ### 1.5 JTAG Boundary Scan | Pin Name | Pin No. | I/O Level | I/O | Function | | |----------|---------|-----------|---------|-------------------------------------------------------|--| | JDI | 65 | TTL★ | ı | Refers to the boundary scan data input. | | | | | | | When unused, connect this to ground. | | | JDO | 64 | TTL★ | 0 | Refers to the boundary scan data output. | | | | | | 3-state | When unused, leave this open. | | | JCK | 59 | TTL★ | 1 | Refers to the boundary scan clock input. | | | | | | | When unused, connect this to ground. | | | JMS | 66 | TTL★ | 1 | Refers to the boundary scan mode select signal input. | | | | | | | When unused, connect this to ground. | | | JRST_B | 67 | TTL★ | I | Refers to the boundary scan reset signal input. | | | | | | | When unused, connect this to ground. | | #### \* Remark Processing of JTAG boundary scan pins not used (during normal operation) The reason that the JRST\_B pin is grounded when it is not used (during normal operation) is to better prevent malfunctioning of the JTAG logic. The JTAG pins may be also processed in either of the following ways: ### • Reset the JTAG logic without using the JRST\_B pin Reset the JTAG logic by using the JMS and JCK pins and keep it in the reset status (the JRST\_B pin is pulled up). Fix the JMS pin to 1 (pull up) and input 5 clock cycles or more to the JCK pin. #### • Reset the JTAG logic by using the JRST\_B pin Input a low pulse of the same width as RESET\_B of the $\mu$ PD98411 to the JRST\_B pin. If both the JMS and JRST\_B pins are pulled up and kept high, the JTAG logic is not released from the reset status. Therefore, the normal operation is not affected. Fix the input level of the JDI and JCK pins by pulling them down or up. 1.6 Power and Grounding Pins | Pin Name | Pin No. | I/O | Function | |----------|-------------------------------|-----|---------------------------------------------------------------------------| | VDD | 8, 14, 21, 40, 46, 61, 81, | _ | Power supply (+3.3 V±5%) and ground for low-speed section logic. | | | 100, 120, 132, 140, 147, | | | | | 160, 164, 173, 181, 187, | | | | | 194, 201, 208, 214, 220, | | | | | 227, 234, 240 | | | | GND | 1 ,2, 11, 20, 35, 41, 50, 60, | - | | | | 62, 80, 101, 107, 121, 122, | | | | | 139, 148, 154, 161, 167, | | | | | 179, 180, 188, 191, 200, | | | | | 207, 221, 224, 233 | | | | VDD-PEC | 51 | - | Power supply (+3.3 V±5%) and ground for TFKT/TFKC input high-speed | | GND-PEC | 54 | - | part. | | | | | Noise from this power supply affects the jitter characteristic. Eliminate | | | | | noise through countermeasures such as filters. | | VDD-CS | 57 | _ | Power supply (+3.3 V±5%) and ground for transmit clock synthesizer | | GND-CS | ND-CS 56 | - | PLL. | | | | | Noise from this power supply affects the jitter characteristic. Eliminate | | | | | noise through countermeasures such as filters. | | VDD-RPE3 | 106 | - | Power supply (+3.3 V±5%) and ground for receive clock recovery | | VDD-RPE2 | 95 | | section and receive P-ECL buffer of each port. | | VDD-RPE1 | 86 | | Noise from this power supply affects the jitter characteristic. Eliminate | | VDD-RPE0 | 75 | | noise through countermeasures such as filters. | | GND-RPE3 | 103 | - | | | GND-RPE2 | 92 | | | | GND-RPE1 | 83 | | | | GND-RPE0 | 72 | | | | VDD-TPE3 | 97 | _ | Power supply (+3.3 V±5%) and ground for serial-parallel converter and | | VDD-TPE2 | 88 | | transmit P-ECL buffer of each port. | | VDD-TPE1 | 77 | | Noise from this power supply affects the jitter characteristic. Eliminate | | VDD-TPE0 | 68 | | noise through countermeasures such as filters. | | GND-TPE3 | 102 | _ | | | GND-TPE2 | 91 | | | | GND-TPE1 | 82 | | | | GND-TPE0 | 71 | | | ## 1.7 Others | Pin Name | Pin No. | I/O Level | I/O | Function | |----------|-------------|-----------|-----|-----------------------------------------------------------| | IC | 48, 87, 96, | CMOS | _ | These refer to the internal circuit connection test pins. | | | 108 to 115, | | | Be sure to leave them open. | | | 123 | | | | ## 1.8 Handling Unused Pins Depending on the mode, some pins are not used. These pins must be handled as listed below. | Pin Name | Handling | |------------------------|---------------------------------------------------------| | RCLK2, RCLK1 | Connect to ground. | | RENBL2_B, RENBL1_B | | | RADD2[4:0], RADD1[4:0] | | | TDI[15:0] | | | TCLK2, TCLK1 | | | TSOC2, TSOC1 | | | TENBL2_B, TENBL1_B | | | TADD2[4:0], TADD1[4:0] | | | TPR2, TPR1 | | | RDO[15:0] | Leave open. | | RSOC2, RSOC1 | | | RPR2, RPR1 | | | RCLAV3 to RCLAV0 | | | TCLAV3 to TCLAV0 | | | TDOT, TDOC | | | CMD3 to CMD0 | Connect to ground. | | SD3 to SD0 | Pull up. | | TFKT, TFKC | Pull TFKT and RDIT up, connect TFKC and RDIC to ground. | | RDIT, RDIC | | | TFSS | Connect to ground. | | XLFC | Leave open. | | REFCLK-2nd | Connect to ground. | | The other output pins | Leave open. | \* $\bigstar$ ## 1.9 Initial States of Each Pin | Pin Name | During Resetting | After Resetting | |--------------------------|------------------|-----------------| | RDO[15:0] | Hi-Z | Hi-Z | | RSOC2, RSOC1 | | | | RCLAV3 to RCLAV0 | | | | TCLAV3 to TCLAV0 | | | | RPR2, RPR1 | | | | PHINT3_B-PHINT0_B | Н | Н | | PALM3[2:0] to PALM0[2:0] | L | L | | RXFP | L | L | | TXFP | L | L | | TCL | L | L | | RCL | L | L | | MD[7:0] | Hi-Z | Hi-Z | | ACK/RDY_B | Hi-Z | Hi-Z | | TDOT3 to TDOT0 | L | L | | TDOC3 to TDOC0 | н | Н | \* 1.10 Correspondence between UTOPIA Interface Modes and Pins Used | | Mode MS | | Pins Used (_B is omitted) | | | | |--------|-----------------------------------------------|------|---------------------------|----------|----------------------------------------------------------------|--| | Dual | 2TCLAV/2RCLAV | 0001 | Tx | Port 0/1 | TCLK1, TDI[15:8], TADD1, TPR1, TENBL1_B, TCLAV1, TSOC1 | | | 8-bit | | | | Port 2/3 | TCLK2, TDI[7:0], TADD2, TPR2, TENBL2_B, TCLAV2, TSOC2 | | | | | | Rx | Port 0/1 | RCLK1, RDO[15:8], RADD1, RPR1, RENBL1_B, RCLAV1, RSOC1 | | | | | | | Port 2/3 | RCLK2, RDO[7:0], RADD2, RPR2, RENBL2_B, RCLAV2, RSOC2 | | | | Direct Status Indication | 0101 | Tx | Port 0/1 | TCLK1, TDI[15:8], TADD1, TPR1, TENBL1_B, TCLAV0, TCLAV1, TSOC1 | | | | Using 4TCLAV/4RCLAV signals (2-state outputs) | | | Port 2/3 | TCLK2, TDI[7:0], TADD2, TPR2, TENBL2_B, TCLAV2, TCLAV3, TSOC2 | | | | | | Rx | Port 0/1 | RCLK1, RDO[15:8], RADD1, RPR1, RENBL1_B, RCLAV0, RCLAV1, RSOC1 | | | | | | | Port 2/3 | RCLK2, RDO[7:0], RADD2, RPR2, RENBL2_B, RCLAV2, RCLAV3, RSOC2 | | | | Multiplexed Status Polling | 1001 | Tx | Port 0/1 | TCLK1, TDI[15:8], TADD1, TPR1, TENBL1_B, TCLAV1, TSOC1 | | | | Using 1TCLAV/1RCLAV signal (3-state outputs) | | | Port 2/3 | TCLK2, TDI[7:0], TADD2, TPR2, TENBL2_B, TCLAV2, TSOC2 | | | | oignar (o otato outputo) | | Rx | Port 0/1 | RCLK1, RDO[15:8], RADD1, TPR1, RENBL1_B, RCLAV1, RSOC1 | | | | | | | Port 2/3 | RCLK2, RDO[7:0], RADD2, TPR2, RENBL2_B, RCLAV2, RSOC2 | | | | Multiplexed Status Polling | 1101 | Tx | Port 0/1 | TCLK1, TDI[15:8], TADD1, TPR1, TENBL1_B, TCLAV0, TCLAV1, TSOC1 | | | | Using 4TCLAV/4RCLAV signals (3-state outputs) | | | Port 2/3 | TCLK2, TDI[7:0], TADD2, TPR2, TENBL2_B, TCLAV2, TCLAV3, TSOC2 | | | | orginals (o state surpais) | | Rx | Port 0/1 | RCLK1, RDO[15:8], RADD1, RPR1, RENBL1_B, RCLAV0, RCLAV1, RSOC1 | | | | | | | Port 2/3 | RCLK2, RDO[7:0], RADD2, RPR2, RENBL2_B, RCLAV2, RCLAV3, RSOC2 | | | Single | 1TCLAV/1RCLAV | 0010 | Tx | TCLK1, T | DI[15:8], TADD1, TPR1, TENBL1_B, TCLAV1, TSOC1 | | | 8-bit | | | Rx | RCLK2, F | RDO[7:0], RADD2, RPR2, RENBL2_B, RCLAV2, RSOC2 | | | | Direct Status Indication | 0110 | Tx | TCLK1, T | DI[15:8], TADD1, TPR1, TENBL1_B, TCLAV0-TCLAV3, TSOC1 | | | | Using 4TCLAV/4RCLAV signals (2-state outputs) | | Rx | RCLK2, F | RDO[7:0], RADD2, RPR2, RENBL2_B, RCLAV0-RCLAV3, RSOC2 | | | | Multiplexed Status Polling | 1010 | Tx | TCLK1, T | DI[15:8], TADD1, TPR1, TENBL1_B, TCLAV1, TSOC1 | | | | Using 1TCLAV/1RCLAV signal (3-state outputs) | | Rx | RCLK2, F | RDO[7:0], RADD2, RPR2, RENBL2_B, RCLAV2, RSOC2 | | | | Multiplexed Status Polling | 1110 | Tx | TCLK1, T | DI[15:8], TADD1, TPR1, TENBL1_B, TCLAV0-TCLAV3, TSOC1 | | | | Using 4TCLAV/4RCLAV signals (3-state outputs) | | Rx | RCLK2, F | RDO[7:0], RADD2, RPR2, RENBL2_B, RCLAV0-RCLAV3, RSOC2 | | | Single | 1TCLAV/1RCLAV | 0011 | Tx | TCLK2, T | DI[15:0], TADD2, TPR1, TENBL2_B, TCLAV2, TSOC1 | | | 16-bit | | | Rx | RCLK1, F | RDO[15:0], RADD1, RPR2, RENBL1_B, RCLAV1, RSOC2 | | | | Direct Status Indication | 0111 | Tx | TCLK2, T | DI[15:0], TADD2, TPR1, TENBL2_B, TCLAV0-TCLAV3, TSOC1 | | | | Using 4TCLAV/4RCLAV signals (2-state outputs) | | Rx | RCLK1, R | RDO[15:0], RADD1, RPR2, RENBL1_B, RCLAV0-RCLAV3, RSOC2 | | | | Multiplexed Status Polling | 1011 | Tx | TCLK2, T | DI[15:0], TADD2, TPR1, TENBL2_B, TCLAV2, TSOC1 | | | | Using 1TCLAV/1RCLAV signal (3-state outputs) | | Rx | RCLK1, R | RDO[15:0], RADD1, RPR2, RENBL1_B, RCLAV1, RSOC2 | | | | Multiplexed Status Polling | 1111 | Tx | TCLK2, T | DI[15:0], TADD2, TPR1, TENBL2_B, TCLAV0-TCLAV3, TSOC1 | | | | Using 4TCLAV/4RCLAV signals (3-state outputs) | | Rx | RCLK1, F | RDO[15:0], RADD1, RPR2, RENBL1_B, RCLAV0-RCLAV3, RSOC2 | | Note MItUt register (address: 079H) ### 2. ELECTRIC CHARACTERISTICS **Absolute Maximum Ratings** | Parameter | Symbol | Conditions | Rating | Unit | |-----------------------|------------------|----------------------|---------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +4.6 | ٧ | | Input/output voltage | Vı/Vo | Pins except on P-ECL | –0.5 to +6.6 and V <sub>DD</sub> +3.0 | ٧ | | | VIA/VOA | P-ECL pins | -0.5 to +4.6 and V <sub>DD</sub> +0.5 | V | | Operating temperature | Topt | | -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Capacitance | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------|--------|-------------------|------|------|------|------| | Input capacitance | Cı | Frequency = 1 MHz | | 6 | 10 | рF | | Output capacitance | Со | Frequency = 1 MHz | | 6 | 10 | рF | | I/O capacitance | Cıo | Frequency = 1 MHz | | 6 | 10 | рF | **Recommended Operating Conditions** | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|-----------------|----------------------|------------------------|------|------------------------|------| | Supply voltage | V <sub>DD</sub> | | V <sub>DD</sub> x 0.95 | 3.3 | V <sub>DD</sub> x 1.05 | ٧ | | Operating ambient temperature | TA | | -40 | | +85 | °C | | Low-level input voltage | VIL | Pins except on P-ECL | 0 | | 0.8 | V | | | VILA | P-ECL pins | V <sub>DD</sub> -2.82 | | V <sub>DD</sub> -1.50 | V | | High-level input voltage | VIH | Pins except on P-ECL | 2.2 | | 5.25 | V | | | VIHA | P-ECL pins | V <sub>DD</sub> -1.49 | | V <sub>DD</sub> -0.4 | V | | P-ECL differential input voltage | VIDIFF | P-ECL pins | 0.3 | | 2.41 | ٧ | ## DC Characteristics (V<sub>DD</sub> = $3.3 \pm 5\%$ V, TA = $-40 \text{ to } +85 \text{ }^{\circ}\text{C}$ ) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|-----------------|------------------------------------------|------------------------|------------------------|------------------------|------| | Off-state output current | loz | V <sub>I</sub> = V <sub>DD</sub> or GND | | | 10 | μА | | Input leakage current | I∟ | Pins except on P-ECL | | | 10 | μА | | | | V <sub>I</sub> = V <sub>DD</sub> or GND | | | | | | | IILA | P-ECL pins | | | 10 | μΑ | | Internal Pull-down resistance | R <sub>PL</sub> | 59,65,66,67 pins | 5.4 | 30 | 56.4 | ΚΩ | | Low-level output voltage | Vola | P-ECL pins | V <sub>DD</sub> -2.175 | V <sub>DD</sub> -1.975 | V <sub>DD</sub> -1.755 | V | | | | $R_L = 50 \Omega$ , $V_T = V_{DD}-2 V$ | | | | | | High-level output voltage | Voha | P-ECL pins | V <sub>DD</sub> -1.14 | V <sub>DD</sub> -0.92 | V <sub>DD</sub> -0.69 | V | | | | $R_L = 50 \Omega$ , $V_T = V_{DD} - 2 V$ | | | | | | | | | | | | | | Low-level output current | loL | Vol = 0.4 V, VDD = 3.3 V | 9.0 | | | mA | | | | Pins except on P-ECL | | | | | | High-level output current | Іон | Vон = 2.4 V, VDD = 3.3 V | -9.0 | | | mA | | | | Pins except on P-ECL | | | | | | Supply current | IDD | During normal operation | | 500 | 800 | mA | ## AC Characteristics (V<sub>DD</sub> = $3.3 \pm 5\%$ V, T<sub>A</sub> = -40 to +85 °C) The propagation delay time is defined as follows: ### **AC Testing Load Circuit** **Remark** In case of $C_L = 50$ pF, the operating condition changes to $T_A = 0$ to +70 °C. #### **Management Interface** (a) Internal Register Read | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---|-------------------------------------------------------------------------|----------------|-------------------------|----------------------------|------|------|------| | | Address setup time (referred to DS_B↓[RD_B↓]) | tsadds | | 10 | | | ns | | | CS_B setup time (referred to DS_B↓[RD_B↓]) | tscsps | | 5 | | | ns | | | R/W_B[WR_B] setup time (referred to DS_B↓[RD_B↓]) | tsrwds | | 5 | | | ns | | | Address hold time (referred to DS_B↑[RD_B↑]) | thadds | | 4 | | | ns | | | CS_B hold time (referred to DS_B↑[RD_B↑]) | thesas | | 0 | | | ns | | | R/W_B[WR_B] hold time (referred to DS_B↑[RD_B↑]) | thrwds | | 0 | | | ns | | * | Delay from DS_B↓[RD_B↓] to ACK_B[RDY_B] drive | <b>t</b> DAKDS | Load capacitance: 30 pF | 0 | | 15 | ns | | * | Delay from DS_B↓[RD_B↓] to MD[7:0] buffer output | todads | Load capacitance: 30 pF | 0 | | 25 | ns | | | Delay from DS_B <sup>↑</sup> [RD_B <sup>↑</sup> ] to ACK_B[RDY_B] float | tiakds | Load capacitance: 30 pF | 10 | | 70 | ns | | | Delay from DS_B↑[RD_B↑] to data float | tidads | Load capacitance: 30 pF | 15 | | 70 | ns | | * | Delay from ACK_B↓[RDY_B↓] to valid data output | <b>t</b> VDAAK | Load capacitance: 30 pF | | | 10 | ns | | | DS_B[RD_B] pulse width Note | twos | | 51.44 | | | ns | | * | Minimum interval from DS_B↑[RD_B↑] to | tosint | | $7 \times t_{\text{CYRF}}$ | | | ns | | * | DS_B↓[RD_B↓] | | | | | | | **★ Note** twos specifies the time which µPD98411 can recognize DS\_B[RD\_B] as a low level, but not specifies the pulse width that the data can be read certainly. Time after DS\_B[RD\_B] is set to a low level until $\mu$ PD98411 makes ACK\_B[RDY\_B] a low level varies by register to access. Please make DS\_B[RD\_B] into a high level after checking that ACK\_B[RDY\_B] changed to a low level. Time after DS\_B[RD\_B] is set to a low level until $\mu$ PD98411 makes ACK\_B[RDY\_B] a low level is "4.5 x tcyrr" at the maximum. To enable any of registers to be read without using ACK\_B[RDY\_B], please set pulse width of DS\_B[RD\_B] at least more than "4.5 x tcyrr." **★ Remark** toyer is the cycle of the 19.44 MHz clock inputted to REFCLK pin. ### **★** (i) BMODE = 0 ## ★ (ii) BMODE = 1 (b) Internal Register Write | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---|-----------------------------------------------------------------------------|----------------|-------------------------|----------------------------|------|------|------| | | Address setup time (referred to DS_B↓[RD_B↓]) | tsadds | | 10 | | | ns | | | CS_B setup time (referred to DS_B↓[RD_B↓]) | tscsps | | 5 | | | ns | | | R/W_B[WR_B] setup time (referred to DS_B $\downarrow$ [RD_B $\downarrow$ ]) | tsrwds | | 5 | | | ns | | | Data setup time (referred to DS_B↑[RD_B↑]) | tsdads | | 15 | | | ns | | | Address hold time (referred to DS_B↑[RD_B↑]) | <b>t</b> HADDS | | 4 | | | ns | | | CS_B hold time (referred to DS_B↑[RD_B↑]) | theses | | 0 | | | ns | | | R/W_B[WR_B] hold time (referred to DS_B↑[RD_B↑]) | thrwds | | 0 | | | ns | | | Data hold time (referred to DS_B↑[RD_B↑]) | thrwds | | 4 | | | ns | | * | Delay from DS_B↓[RD_B↓] to ACK_B[RDY_B] drive | <b>t</b> DAKDS | Load capacitance: 30 pF | 0 | | 15 | ns | | | Delay from DS_B↑[RD_B↑] to ACK_B[RDY_B] float | <b>t</b> IAKDS | Load capacitance: 30 pF | | | 10 | ns | | | DS_B[RD_B] pulse width Note | twos | | 51.44 | | | ns | | * | Minimum interval from DS_B $\uparrow$ [RD_B $\uparrow$ ] to | <b>t</b> DSINT | | $7 \times t_{\text{CYRF}}$ | | | ns | | * | DS_B↓[RD_B↓] | | | | | | | **Note** twos specifies the time which $\mu$ PD98411 can recognize DS\_B[RD\_B] as a low level, but not specifies the pulse width that the data can be read certainly. Time after DS\_B[RD\_B] is set to a low level until $\mu$ PD98411 makes ACK\_B[RDY\_B] a low level varies by register to access. Please make DS\_B[RD\_B] into a high level after checking that ACK\_B[RDY\_B] changed to a low level. Time after DS\_B[RD\_B] is set to a low level until $\mu$ PD98411 makes ACK\_B[RDY\_B] a low level is "4.5 x tcyrf" at the maximum. To enable any of registers to be read without using ACK\_B[RDY\_B], please set pulse width of DS\_B[RD\_B] at least more than "4.5 x tcyrf." **★ Remark** toyar is the cycle of the 19.44 MHz clock inputted to REFCLK pin. ### **★** (i) BMODE = 0 ## ★ (ii) BMODE = 1 #### **OAM Interface** | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|-----------------|-------------------------|------|------|------|------| | Delay from REFCLK to PALM3[2:0]-PALM0[2:0] | <b>t</b> DARRL | Load capacitance: 30 pF | | | 25 | ns | | Delay from REFCLK to PHINT3 B-PHINT0 B | <b>t</b> DRFINT | | | | 25 | ns | ### **Control Signal Interface** | Sonti or Orginal Internace | | | | | | | |-------------------------------------|--------|-------------------------|------|------|------|------| | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | TFSS setup time (referred to TCL↑) | tstftl | | 20 | | | ns | | TFSS hold time (referred to TCL↑) | thtftl | | 5 | | | ns | | Delay from TCL↑ to TXFP | totetl | Load capacitance: 30 pF | | | 25 | ns | | Delay from RCL↑ to RXFP | torfrl | Load capacitance: 30 pF | | | 25 | ns | | CMD setup time (referred to REFCLK) | tscmrf | | 20 | | | ns | | CMD hold time (referred to REFCLK) | thomre | | 5 | | | ns | | SD setup time (referred to REFCLK) | tssdrf | | 20 | | | ns | | SD hold time (referred to REFCLK) | thsdrf | | 5 | | | ns | **UTOPIA** Interface (transmission side) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------|----------------|-------------------------|---------------------|------|---------------------|------| | TCLK cycle time | tсүтк | | 20 | | 125 | ns | | TCLK high level width | twткн | | 0.4 <b>х t</b> сутк | | 0.6 <b>х t</b> сутк | ns | | TCLK low level width | twtkl | | 0.4 <b>х t</b> сутк | | 0.6 <b>х t</b> сутк | ns | | Delay from TCLK↑ to TCLAV↑↓ | tDCATK | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from TCLK↑ to TCLAV output | tvcatk | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from TCLK↑ to TCLAV data float | ticatk | Load capacitance: 30 pF | 1 | | 20 | ns | | TDI setup time (referred to TCLK↑) | <b>t</b> SDITK | | 4 | | | ns | | TDI hold time (referred to TCLK↑) | <b>t</b> HDITK | | 1 | | | ns | | TSOC setup time (referred to TCLK↑) | tssoтк | | 4 | | | ns | | TSOC hold time (referred to TCLK↑) | tнsотк | | 1 | | | ns | | TPR setup time (referred to TCLK↑) | <b>t</b> sprtk | | 4 | | | ns | | TPR hold time (referred to TCLK↑) | <b>t</b> HPRTK | | 1 | | | ns | | TADD setup time (referred to TCLK↑) | <b>t</b> SADTK | | 4 | | | ns | | TADD hold time (referred to TCLK↑) | <b>t</b> HADTK | | 1 | | | ns | | TENBL_B setup time (referred to TCLK↑) | tsentk | | 4 | | | ns | | TENBL_B hold time (referred to TCLK↑) | thentk | | 1 | | | ns | **UTOPIA** Interface (reception side) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------|----------------|-------------------------|-------------|------|---------------------|------| | RCLK cycle time | tcyrk | | 20 | | 125 | ns | | RCLK high level width | twrkh | | 0.4 х tсутк | | 0.6 <b>х t</b> сутк | ns | | RCLK low level width | twrkl | | 0.4 х tсүтк | | 0.6 х tсүтк | ns | | Delay from RCLK↑ to RCLAV↑↓ | <b>t</b> DCARK | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RCLAV output | tvcark | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RCLAV data float | ticark | Load capacitance: 30 pF | 1 | | 20 | ns | | Delay from RCLK↑ to RDO↑↓ | <b>t</b> DDORK | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RDO output | tvdork | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RDO data float | tidork | Load capacitance: 30 pF | 1 | | 20 | ns | | Delay from RCLK↑ to RSOC ↑↓ | tdsork | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RSOC output | tvsork | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RSOC data float | tisork | Load capacitance: 30 pF | 1 | | 20 | ns | | Delay from RCLK↑ to RPR ↑↓ | <b>t</b> DPRRK | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RPR output | tvprrk | Load capacitance: 30 pF | 1 | | 14 | ns | | Delay from RCLK↑ to RPR data float | tiprrk | Load capacitance: 30 pF | 1 | | 20 | ns | | RADD setup time (referred to RCLK↑) | tsadrk | | 4 | | | ns | | RADD hold time (referred to RCLK <sup>↑</sup> ) | thadrk | | 1 | | | ns | | RENBL_B setup time (referred to RCLK1) | tsenrk | | 4 | | | ns | | RENBL_B hold time (referred to RCLK↑) | thenrk | | 1 | | | ns | PMD Interface (transmission side) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------|--------|------------|-------------|---------|-------------|------| | REFCLK cycle time Note | tcyrf | | –20 ppm | 51.4403 | +20 ppm | ns | | REFCLK high level width | twrfh | | 0.4 x toyrf | | 0.6 x tcyrf | ns | | REFCLK low level width | twrfl | | 0.4 x toyre | | 0.6 x toyre | ns | | TFKT (TFKC) cycle time | tcysf | | -0.005 UI | | +0.005 UI | ns | **Note** To get the transmit system clock which is a jitter below 0.01UI, the basis signal which has at least equal or more than 40-ppm precision must be inputted. ### (i) When using Clock Synthesizer ### (ii) When using external serial clock PMD Interface (reception side) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------|------------|------|------|------|------| | RDIT(RDIC) setup time (referred to TFKT(TFKC)) | tspisc | | 1 | | | ns | | RDIT(RDIC) hold time (referred to TFKT(TFKC)) | thdisc | | 4 | | | ns | ★ JTAG boundary scan | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------|-----------------|-------------------------|-----------|------|------|------| | JCK cycle time | tсүлк | | 100 | | | ns | | JCK high level width | twhik | | 40 | | | ns | | JCK low level width | twljk | | 40 | | | ns | | JDI/JMS/input pins setup time (referred to JCK↑) | <b>t</b> sjaijk | | 10 | | | ns | | JDI/JMS/input pins hold time (referred to JCK↑) | <b>t</b> HJAIJK | | 10 | | | ns | | Delay from JCK↓ to JDO/output pins output | <b>t</b> DJAOJK | Load capacitance: 30 pF | 0 | | 25 | ns | | JRST_B low level width | twljrst | | 1 × tcyjk | | | ns | ### 3. PACKAGE DRAWING ## 240-PIN PLASTIC QFP (FINE PITCH) (32x32) detail of lead end #### NOTE Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | |---------|------------------------| | Α | 34.6±0.2 | | В | 32.0±0.2 | | С | 32.0±0.2 | | D | 34.6±0.2 | | F | 1.25 | | G | 1.25 | | Н | $0.22^{+0.05}_{-0.04}$ | | - I | 0.10 | | J | 0.5 (T.P.) | | K | 1.3±0.2 | | L | 0.5±0.2 | | М | $0.17^{+0.03}_{-0.07}$ | | N | 0.10 | | Р | 3.2±0.1 | | Q | 0.4±0.1 | | R | 3°+7° | | S | 3.8 MAX. | | CN FO I | MILL MANALL CAMIL | P240GN-50-LMU, MMU, SMU-4 ### **★ 4. RECOMMENDED SOLDERING CONDITIONS** This product should be soldered and mounted under the following recommended conditions. For soldering methods and conditions other than those recommended below, contact an NEC Electronics sales representative. For technical information, see the following website. Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html) #### **Recommended Soldering Conditions of Surface-Mount Type** $\mu$ PD98411GN-MMU: 240-pin plastic QFP (fine pitch) (32 × 32) | Soldering Method | Soldering Conditions | Symbol | |------------------------|------------------------------------------------------------------------------------------------|------------| | Infrared ray reflow | Peak package's surface temperature :235° C, | IR35-203-2 | | | Reflow time: 30 seconds or less (210 °C or higher), | | | | Maximum allowable number of reflow processes: 2, | | | | Exposure limit Note: 3 days (20 hours pre-backing is required at 125C° afterwards). | | | | <caution></caution> | | | | Non-heat-resistant trays, such as magazine and taping trays, cannot be baked before unpacking. | | | VPS | Peak package's surface temperature :215° C, | VP15-203-2 | | | Reflow time: 40 seconds or less (200 °C or higher), | | | | Maximum allowable number of reflow processes: 2, | | | | Exposure limit Note: 3 days (20 hours pre-backing is required at 125C° afterwards). | | | | <caution></caution> | | | | Non-heat-resistant trays, such as magazine and taping trays, cannot be baked before unpacking. | | | Partial heating method | Pin temperature: 300°C or below, | _ | | | Heat time: 3 seconds or less (per each side of the device). | | **Note** The Maximum number of days during which the product can be stored at a temperature of 25°C and a relative humidity of 65% or less after dry-pack package is opened. Caution Do not use different soldering methods together (except for partial heating). [MEMO] [MEMO] #### NOTES FOR CMOS DEVICES - #### 1 VOLTAGE APPLICATION WAVEFORM AT INPUT PIN Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN). ### (2) HANDLING OF UNUSED INPUT PINS Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. #### ③ PRECAUTION AGAINST ESD A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. #### (4) STATUS BEFORE INITIALIZATION Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. #### ⑤ POWER ON/OFF SEQUENCE In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. ### **6** INPUT OF SIGNAL DURING POWER OFF STATE Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. NEASCOT-P40 is a trademark of NEC Corporation. - The information in this document is current as of March, 2005. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document. - NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others. - Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. - While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features. - NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific". - The "Specific" quality grade applies only to NEC Electronics products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application. - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots. - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support). - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application. #### (Note) - (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries. - (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).