

To our customers,

---

## Old Company Name in Catalogs and Other Documents

---

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <http://www.renesas.com>

April 1<sup>st</sup>, 2010  
Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<http://www.renesas.com>)

Send any inquiries to <http://www.renesas.com/inquiry>.

## Notice

1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.

"Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.

8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.

(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

**μPD750104,750106,750108,750104(A),750106(A),750108(A)****4 BIT SINGLE-CHIP MICROCONTROLLER**

The μPD750108 is one of the 75XL series 4-bit single-chip microcontrollers, which provide data processing capability equal to that of an 8-bit microcontroller.

The μPD750108 is produced by replacing the main system clock oscillator of the μPD750008 with an RC oscillator, enabling operation at a relatively low voltage of 1.8 V. In addition, it is best suited to applications using batteries. The μPD750108(A) has a higher reliability than the μPD750108.

A built-in one-time PROM product, μPD75P0116, is also available. It is suitable for small-scale production and evaluation of application systems.

**The following user's manual describes the details of the functions of the μPD750108. Be sure to read it before designing application systems.**

**μPD750108 User's Manual: U11330E**

**FEATURES**

- Built-in RC oscillator
- Enables the immediate start of processing after the release of standby mode
- Capable of low-voltage operation:  $V_{DD} = 1.8$  to 5.5 V
- Internal memory
  - Program memory (ROM)
    - :  $4,096 \times 8$  bits (μPD750104 and μPD750104(A))
    - :  $6,144 \times 8$  bits (μPD750106 and μPD750106(A))
    - :  $8,192 \times 8$  bits (μPD750108 and μPD750108(A))
  - Data memory (RAM)
    - :  $512 \times 4$  bits
- Function for specifying the instruction execution time (useful for saving power)
  - 4 μs, 8 μs, 16 μs, 64 μs (when operating at 1.0 MHz)
  - 2 μs, 4 μs, 8 μs, 32 μs (when operating at 2.0 MHz)
  - 122 μs (when operating at 32.768 kHz)
- Enhanced timer function (4 channels)
- Can be easily substituted for the μPD750008 because this product succeeds to the functions and instructions of the μPD750008.

**APPLICATIONS**

- μPD750104, μPD750106, and μPD750108
  - Cameras, meters, and pagers
- μPD750104(A), μPD750106(A), and μPD750108(A)
  - Electrical equipment for automobiles

**The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.**  
**Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.**

The μPD750104, μPD750106, μPD750108, μPD750104(A), μPD750106(A), and μPD750108(A) differ only in quality grade. In this manual, the μPD750108 is described unless otherwise specified. Users of other than the μPD750108 should read μPD750108 as referring to the pertinent product.

When the description differs among μPD750104, μPD750106, and μPD750108, they also refer to the pertinent (A) products.

μPD750104 → μPD750104(A), μPD750106 → μPD750106(A), μPD750108 → μPD750108(A)

## ORDERING INFORMATION

| Part number                  | Package                                             | Quality grade |
|------------------------------|-----------------------------------------------------|---------------|
| μPD750104CU-xxxx             | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Standard      |
| ★ μPD750104CU-xxxx-A         | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Standard      |
| μPD750104GB-xxxx-3BS-MTX     | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Standard      |
| ★ μPD750104GB-xxxx-3BS-MTX-A | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Standard      |
| μPD750106CU-xxxx             | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Standard      |
| ★ μPD750106CU-xxxx-A         | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Standard      |
| μPD750106GB-xxxx-3BS-MTX     | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Standard      |
| ★ μPD750106GB-xxxx-3BS-MTX-A | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Standard      |
| μPD750108CU-xxxx             | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Standard      |
| ★ μPD750108CU-xxxx-A         | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Standard      |
| μPD750108GB-xxxx-3BS-MTX     | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Standard      |
| ★ μPD750108GB-xxxx-3BS-MTX-A | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Standard      |
| μPD750104CU(A)-xxxx          | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Special       |
| μPD750104GB(A)-xxxx-3BS-MTX  | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Special       |
| μPD750106CU(A)-xxxx          | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Special       |
| μPD750106GB(A)-xxxx-3BS-MTX  | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Special       |
| μPD750108CU(A)-xxxx          | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch) | Special       |
| μPD750108GB(A)-xxxx-3BS-MTX  | 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)       | Special       |

**Remarks 1.** Products with “-A” at the end of the part number are lead-free products.

**2.** xxxx is a mask ROM code number.

Please refer to “Quality Grades on NEC Semiconductor Devices” (Document No. C11531E) published by NEC Electronics Corporation to know the specification of quality grade on the devices and its recommended applications.

## DIFFERENCES BETWEEN μPD75010× AND μPD75010×(A)

|                |           |              |
|----------------|-----------|--------------|
| Product number | μPD750104 | μPD750104(A) |
| Item           | μPD750106 | μPD750106(A) |
| Item           | μPD750108 | μPD750108(A) |
| Quality grade  | Standard  | Special      |

## FUNCTIONS

| Item                                |                     | Function                                                                                                                                                                                                                                                                                                         |                                                                                                                                  |
|-------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Command execution time              |                     | <ul style="list-style-type: none"> <li>4, 8, 16, or 64 <math>\mu</math>s (when the main system clock operates at 1.0 MHz)</li> <li>2, 4, 8, or 32 <math>\mu</math>s (when the main system clock operates at 2.0 MHz)</li> <li>122 <math>\mu</math>s (when the subsystem clock operates at 32.768 kHz)</li> </ul> |                                                                                                                                  |
| Internal memory                     | ROM                 | 4,096 $\times$ 8 bits ( $\mu$ PD750104)                                                                                                                                                                                                                                                                          |                                                                                                                                  |
|                                     |                     | 6,144 $\times$ 8 bits ( $\mu$ PD750106)                                                                                                                                                                                                                                                                          |                                                                                                                                  |
|                                     |                     | 8,192 $\times$ 8 bits ( $\mu$ PD750108)                                                                                                                                                                                                                                                                          |                                                                                                                                  |
|                                     | RAM                 | 512 $\times$ 4 bits                                                                                                                                                                                                                                                                                              |                                                                                                                                  |
| General-purpose register            |                     | <ul style="list-style-type: none"> <li>When operating in 4 bits: 8 <math>\times</math> 4 banks</li> <li>When operating in 8 bits: 4 <math>\times</math> 4 banks</li> </ul>                                                                                                                                       |                                                                                                                                  |
| I/O port                            | CMOS input          | 8                                                                                                                                                                                                                                                                                                                | Can incorporate 7 pull-up resistors that are specified with the software.                                                        |
|                                     | CMOS I/O            | 18                                                                                                                                                                                                                                                                                                               | Can directly drive the LED.<br>Can incorporate 18 pull-up resistors that are specified with the software.                        |
|                                     | N-ch open drain I/O | 8                                                                                                                                                                                                                                                                                                                | Can directly drive the LED.<br>Can withstand 13 V.<br>Can incorporate pull-up resistors that are specified with the mask option. |
|                                     | Total               | 34                                                                                                                                                                                                                                                                                                               |                                                                                                                                  |
| Timer                               |                     | 4 channels <ul style="list-style-type: none"> <li>8-bit timer/event counter: 1 channel</li> <li>8-bit timer counter: 1 channel</li> <li>Basic interval timer/watchdog timer: 1 channel</li> <li>lock timer: 1 channel</li> </ul>                                                                                 |                                                                                                                                  |
| Serial interface                    |                     | <ul style="list-style-type: none"> <li>Three-wire serial I/O mode ... switchable between the start LSB and the start MSB</li> <li>Two-wire serial I/O mode</li> <li>SBI mode</li> </ul>                                                                                                                          |                                                                                                                                  |
| Bit sequential buffer (BSB)         |                     | 16 bits                                                                                                                                                                                                                                                                                                          |                                                                                                                                  |
| Clock output (PCL)                  |                     | <ul style="list-style-type: none"> <li><math>\Phi</math>, 125, 62.5, or 15.6 kHz (when the main system clock operates at 1.0 MHz)</li> <li><math>\Phi</math>, 250, 125, or 31.3 kHz (when the main system clock operates at 2.0 MHz)</li> </ul>                                                                  |                                                                                                                                  |
| Buzzer output (BUZ)                 |                     | <ul style="list-style-type: none"> <li>2, 4, or 32 kHz (when the subsystem clock operates at 32.768 kHz)</li> <li>0.488, 0.977, or 7.813 kHz (when the main system clock operates at 1.0 MHz)</li> <li>0.977, 1.953, or 15.625 kHz (when the main system clock operates at 2.0 MHz)</li> </ul>                   |                                                                                                                                  |
| Vectored interrupt                  |                     | External : 3<br>Internal : 4                                                                                                                                                                                                                                                                                     |                                                                                                                                  |
| Test input                          |                     | External : 1<br>Internal : 1                                                                                                                                                                                                                                                                                     |                                                                                                                                  |
| System clock oscillator             |                     | <ul style="list-style-type: none"> <li>RC oscillator for main system clock (with external resistor and capacitor)</li> <li>Crystal oscillator for subsystem clock</li> </ul>                                                                                                                                     |                                                                                                                                  |
| Standby                             |                     | STOP/HALT mode                                                                                                                                                                                                                                                                                                   |                                                                                                                                  |
| Operating ambient temperature range |                     | $T_A = -40$ to $+85$ °C                                                                                                                                                                                                                                                                                          |                                                                                                                                  |
| Supply voltage                      |                     | $V_{DD} = 1.8$ to $5.5$ V                                                                                                                                                                                                                                                                                        |                                                                                                                                  |
| Package                             |                     | 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch)<br>44-pin plastic QFP (10 $\times$ 10 mm, 0.8-mm pitch)                                                                                                                                                                                                      |                                                                                                                                  |

## CONTENTS

|                                                                 |    |
|-----------------------------------------------------------------|----|
| 1. PIN CONFIGURATION (TOP VIEW) .....                           | 6  |
| 2. BLOCK DIAGRAM .....                                          | 8  |
| 3. PIN FUNCTIONS .....                                          | 9  |
| 3.1    Port Pins .....                                          | 9  |
| 3.2    Non-Port Pins .....                                      | 10 |
| 3.3    Pin Input/Output Circuits .....                          | 11 |
| 3.4    Connection of Unused Pins .....                          | 13 |
| 4. Mk I MODE/Mk II MODE SWITCH FUNCTION .....                   | 14 |
| 4.1    Differences between Mk I Mode and Mk II Mode .....       | 14 |
| 4.2    Setting of the Stack Bank Selection Register (SBS) ..... | 15 |
| 5. MEMORY CONFIGURATION .....                                   | 16 |
| 6. PERIPHERAL HARDWARE FUNCTIONS .....                          | 21 |
| 6.1    Digital I/O Ports .....                                  | 21 |
| 6.2    Clock Generator .....                                    | 21 |
| 6.3    Control Functions of Subsystem Clock Oscillator .....    | 23 |
| 6.4    Clock Output Circuit .....                               | 24 |
| 6.5    Basic Interval Timer/Watchdog Timer .....                | 25 |
| 6.6    Clock Timer .....                                        | 26 |
| 6.7    Timer/Event Counter .....                                | 27 |
| 6.8    Serial Interface .....                                   | 30 |
| 6.9    Bit Sequential Buffer .....                              | 32 |
| 7. INTERRUPT FUNCTIONS AND TEST FUNCTIONS .....                 | 33 |
| 8. STANDBY FUNCTION .....                                       | 35 |
| 9. RESET FUNCTION .....                                         | 36 |
| 10. MASK OPTION .....                                           | 39 |
| 11. INSTRUCTION SET .....                                       | 40 |
| 12. ELECTRICAL CHARACTERISTICS .....                            | 53 |
| 13. CHARACTERISTIC CURVE (REFERENCE VALUES) .....               | 65 |

|                                                                                       |    |
|---------------------------------------------------------------------------------------|----|
| 14. EXAMPLES OF RC OSCILLATOR FREQUENCY CHARACTERISTICS (REFERENCE VALUES) .....      | 66 |
| 15. PACKAGE DRAWINGS .....                                                            | 68 |
| 16. RECOMMENDED SOLDERING CONDITIONS .....                                            | 70 |
| APPENDIX A FUNCTIONS OF THE $\mu$ PD750008, $\mu$ PD750108, AND $\mu$ PD75P0116 ..... | 72 |
| APPENDIX B DEVELOPMENT TOOLS .....                                                    | 74 |
| APPENDIX C RELATED DOCUMENTS.....                                                     | 78 |

## 1. PIN CONFIGURATION (TOP VIEW)

### • 42-pin plastic shrink DIP (600 mil, 1.778-mm pitch)

- ★ μPD750104CU-xxxx, μPD750104CU-xxxx-A, μPD750104CU(A)-xxxx
- ★ μPD750106CU-xxxx, μPD750106CU-xxxx-A, μPD750106CU(A)-xxxx
- ★ μPD750108CU-xxxx, μPD750108CU-xxxx-A, μPD750108CU(A)-xxxx



IC : Internally connected (Connect directly to V<sub>DD</sub>.)

- 44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)

- ★ μPD750104GB-xxxx-3BS-MTX, μPD750104GB-xxxx-3BS-MTX-A, μPD750104GB(A)-xxxx-3BS-MTX
- ★ μPD750106GB-xxxx-3BS-MTX, μPD750106GB-xxxx-3BS-MTX-A, μPD750106GB(A)-xxxx-3BS-MTX
- ★ μPD750108GB-xxxx-3BS-MTX, μPD750108GB-xxxx-3BS-MTX-A, μPD750108GB(A)-xxxx-3BS-MTX



IC : Internally connected (Connect directly to V<sub>DD</sub>.)

## PIN NAMES

|            |                                       |                 |                                  |
|------------|---------------------------------------|-----------------|----------------------------------|
| BUZ        | : Buzzer Clock                        | P70-P73         | : Port 7                         |
| CL1, CL2   | : Main System Clock (RC)              | P80, P81        | : Port 8                         |
| IC         | : Internally Connected                | PCL             | : Programmable Clock             |
| INT0, 1, 4 | : External Vectored Interrupt 0, 1, 4 | PTO0, PTO1      | : Programmable Timer Output 0, 1 |
| INT2       | : External Test Input 2               | RESET           | : Reset                          |
| KR0-KR7    | : Key Return 0-7                      | SB0, SB1        | : Serial Bus 0, 1                |
| NC         | : No connection                       | SCK             | : Serial Clock                   |
| P00-P03    | : Port 0                              | SI              | : Serial Input                   |
| P10-P13    | : Port 1                              | SO              | : Serial Output                  |
| P20-P23    | : Port 2                              | TI0             | : Timer Input 0                  |
| P30-P33    | : Port 3                              | V <sub>DD</sub> | : Positive Power Supply          |
| P40-P43    | : Port 4                              | V <sub>SS</sub> | : Ground                         |
| P50-P53    | : Port 5                              | XT1, XT2        | : Subsystem Clock (Crystal)      |
| P60-P63    | : Port 6                              |                 |                                  |

## 2. BLOCK DIAGRAM



**Note** The ROM capacity depends on the product.

### 3. PIN FUNCTIONS

#### 3.1 Port Pins

| Pin name                    | Input/<br>output | Shared<br>pin | Function                                                                                                                                                                        | 8-bit<br>I/O | When reset                                                         | I/O circuit<br>type <sup>Note 1</sup> |
|-----------------------------|------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------|---------------------------------------|
| P00                         | Input            | INT4          | 4-bit input port (PORT0).<br>For P01 - P03, built-in pull-up resistors can be connected by software in units of 3 bits.                                                         | ×            | Input                                                              | (B)                                   |
| P01                         | I/O              | SCK           |                                                                                                                                                                                 |              |                                                                    | (F)-A                                 |
| P02                         | I/O              | SO/SB0        |                                                                                                                                                                                 |              |                                                                    | (F)-B                                 |
| P03                         | I/O              | SI/SB1        |                                                                                                                                                                                 |              |                                                                    | (M)-C                                 |
| P10                         | Input            | INT0          | 4-bit input port (PORT1).<br>Built-in pull-up resistors can be connected by software in units of 4 bits. A noise eliminator can be selected only when the P10/INT0 pin is used. | ×            | Input                                                              | (B)-C                                 |
| P11                         |                  | INT1          |                                                                                                                                                                                 |              |                                                                    |                                       |
| P12                         |                  | INT2          |                                                                                                                                                                                 |              |                                                                    |                                       |
| P13                         |                  | TI0           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P20                         | I/O              | PTO0          | 4-bit I/O port (PORT2).<br>Built-in pull-up resistors can be connected by software in units of 4 bits.                                                                          | ×            | Input                                                              | E-B                                   |
| P21                         |                  | PTO1          |                                                                                                                                                                                 |              |                                                                    |                                       |
| P22                         |                  | PCL           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P23                         |                  | BUZ           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P30 - P33                   | I/O              | -             | Programmable 4-bit I/O port (PORT3). I/O can be specified bit by bit. Built-in pull-up resistors can be connected by software in units of 4 bits.                               | ×            | Input                                                              | E-B                                   |
| P40 - P43 <sup>Note 2</sup> | I/O              | -             | N-ch open-drain 4-bit I/O port (PORT4). A pull-up resistor can be provided bit by bit (mask option). Withstand voltage is 13 V in open-drain mode.                              | ○            | High level (when pull-up resistors are provided) or high impedance | M-D                                   |
| P50 - P53 <sup>Note 2</sup> | I/O              | -             | N-ch open-drain 4-bit I/O port (PORT5). A pull-up resistor can be provided bit by bit (mask option). Withstand voltage is 13 V in open-drain mode.                              |              | High level (when pull-up resistors are provided) or high impedance | M-D                                   |
| P60                         | I/O              | KR0           | Programmable 4-bit I/O port (PORT6). I/O can be specified bit by bit. Built-in pull-up resistors can be connected by software in units of 4 bits.                               | ○            | Input                                                              | (F)-A                                 |
| P61                         |                  | KR1           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P62                         |                  | KR2           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P63                         |                  | KR3           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P70                         | I/O              | KR4           | 4-bit I/O port (PORT7).<br>Built-in pull-up resistors can be connected by software in units of 4 bits.                                                                          |              | Input                                                              | (F)-A                                 |
| P71                         |                  | KR5           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P72                         |                  | KR6           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P73                         |                  | KR7           |                                                                                                                                                                                 |              |                                                                    |                                       |
| P80                         | I/O              | -             | 2-bit I/O port (PORT8).<br>Built-in pull-up resistors can be connected by software in units of 2 bits.                                                                          | ×            | Input                                                              | E-B                                   |
| P81                         |                  | -             |                                                                                                                                                                                 |              |                                                                    |                                       |

**Notes 1.** The circle (○) indicates the Schmitt trigger input.

- When pull-up resistors that can be specified with the mask option are not incorporated (when pins are used as N-ch open-drain input ports), the input leak low current increases when an input instruction or bit operation instruction is executed.

## 3.2 Non-Port Pins

| Pin name        | Input/<br>output | Shared<br>pin | Function                                                                                                                                                                                                     | When reset | I/O circuit<br>type <sup>Note 1</sup> |
|-----------------|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|
| TI0             | Input            | P13           | Inputs external event pulse to the timer/event counter                                                                                                                                                       | Input      | (B)-C                                 |
| PTO0            | Output           | P20           | Timer/event counter output                                                                                                                                                                                   | Input      | E-B                                   |
| PTO1            |                  | P21           | Timer counter output                                                                                                                                                                                         |            |                                       |
| PCL             |                  | P22           | Clock output                                                                                                                                                                                                 |            |                                       |
| BUZ             |                  | P23           | Arbitrary frequency output (for buzzer output or system clock trimming)                                                                                                                                      |            |                                       |
| SCK             | I/O              | P01           | Serial clock I/O                                                                                                                                                                                             | Input      | (F)-A                                 |
| SO/SB0          |                  | P02           | Serial data output<br>Serial data bus I/O                                                                                                                                                                    |            | (F)-B                                 |
| SI/SB1          |                  | P03           | Serial data input<br>Serial data bus I/O                                                                                                                                                                     |            | (M)-C                                 |
| INT4            | Input            | P00           | Edge detection vectored interrupt input (both rising and falling edges are detected)                                                                                                                         |            | (B)                                   |
| INT0            | Input            | P10           | Edge detection vectored interrupt input<br>(detection edge selectable). A noise eliminator                                                                                                                   | Input      | (B)-C                                 |
| INT1            |                  | P11           | can be selected when INT0/P10 is used.                                                                                                                                                                       |            |                                       |
| INT2            | Input            | P12           | Rising edge detection testable input                                                                                                                                                                         | Input      | (F)-A                                 |
| KR0 - KR3       | Input            | P60 - P63     | Falling edge detection testable input                                                                                                                                                                        |            |                                       |
| KR4 - KR7       | Input            | P70 - P73     | Falling edge detection testable input                                                                                                                                                                        | Input      | (F)-A                                 |
| CL1             | -                | -             | Pin for connecting a resistor (R) or capacitor (C) for main system clock oscillation. An external clock cannot be input.                                                                                     | -          | -                                     |
| CL2             | -                |               |                                                                                                                                                                                                              |            |                                       |
| XT1             | Input            | -             | Crystal connection pin for subsystem clock generation. When external clock signal is used, it is applied to XT1, and its reverse phase signal is applied to XT2.<br>XT1 can be used as a 1-bit input (test). | -          | -                                     |
| XT2             | -                |               |                                                                                                                                                                                                              |            |                                       |
| RESET           | Input            | -             | System reset input (active low)                                                                                                                                                                              | -          | (B)                                   |
| IC              | -                | -             | Internally connected. (To be connected directly to V <sub>DD</sub> )                                                                                                                                         | -          | -                                     |
| V <sub>DD</sub> | -                | -             | Positive power supply                                                                                                                                                                                        | -          | -                                     |
| V <sub>SS</sub> | -                | -             | Ground potential                                                                                                                                                                                             | -          | -                                     |

**Notes** 1. The circle (○) indicates the Schmitt trigger input.

2. With a noise eliminator/asynchronously selectable
3. Asynchronous

### 3.3 Pin Input/Output Circuits

The input/output circuit of each  $\mu$ PD750108 pin is shown below in a simplified manner.

(1/2)

|          |                                                                                                                     |          |                                                                                                                                                                                   |
|----------|---------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type A   |                                    | Type D   |  <p>Push-pull output which can be set to high-impedance output (off for both P-ch and N-ch)</p> |
| Type B   |                                   | Type E-B |  <p>P.U.R.: Pull-Up Resistor</p>                                                               |
| Type B-C |  <p>P.U.R.: Pull-Up Resistor</p> | Type F-A |  <p>P.U.R.: Pull-Up Resistor</p>                                                              |

(2/2)



## 3.4 Connection of Unused Pins

Table 3-1. Connection of Unused Pins

| Pin name            | Recommended connection                                                                                                                                                        |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P00/INT4            | To be connected to V <sub>SS</sub> or V <sub>DD</sub>                                                                                                                         |
| P01/SCK             | To be connected to V <sub>SS</sub> or V <sub>DD</sub> through a separate resistor                                                                                             |
| P02/SO/SB0          |                                                                                                                                                                               |
| P03/SI/SB1          | To be connected to V <sub>SS</sub>                                                                                                                                            |
| P10/INT0 - P12/INT2 | To be connected to V <sub>SS</sub> or V <sub>DD</sub>                                                                                                                         |
| P13/TI0             |                                                                                                                                                                               |
| P20/PTO0            | Input state : To be connected to V <sub>SS</sub> or V <sub>DD</sub> through a separate resistor<br>Output state : To be left open                                             |
| P21/PTO1            |                                                                                                                                                                               |
| P22/PCL             |                                                                                                                                                                               |
| P23/BUZ             |                                                                                                                                                                               |
| P30 - P33           |                                                                                                                                                                               |
| P40 - P43           | Input state : To be connected to V <sub>SS</sub><br>Output state : To be connected to V <sub>SS</sub><br>(Do not connect to a pull-up resistor specified with a mask option.) |
| P50 - P53           |                                                                                                                                                                               |
| P60/KR0 - P63/KR3   | Input state : To be connected to V <sub>SS</sub> or V <sub>DD</sub> through a separate resistor<br>Output state : To be left open                                             |
| P70/KR4 - P73/KR7   |                                                                                                                                                                               |
| P80, P81            |                                                                                                                                                                               |
| XT1 <b>Note</b>     | To be connected to V <sub>SS</sub> or V <sub>DD</sub>                                                                                                                         |
| XT2 <b>Note</b>     | To be left open                                                                                                                                                               |
| IC                  | To be connected directly to V <sub>DD</sub>                                                                                                                                   |

**Note** When the subsystem clock is not used, set SOS.0 to 1 (not to use the built-in feedback resistor).

#### 4. Mk I MODE/Mk II MODE SWITCH FUNCTION

##### 4.1 Differences between Mk I Mode and Mk II Mode

The CPU of the  $\mu$ PD750108 has two modes (Mk I mode and Mk II mode) and which mode is used is selectable. Bit 3 of the stack bank selection register (SBS) determines the mode.

- Mk I mode: This mode has the upward compatibility with the 75X series.  
It can be used in the 75XL CPUs having a ROM of up to 16 KB.
- Mk II mode: This mode is not compatible with the 75X series.  
It can be used in all 75XL CPUs, including those having a ROM of 16 KB or more.

Table 4-1 shows the differences between Mk I mode and Mk II mode.

**Table 4-1. Differences between Mk I Mode and Mk II Mode**

|                                                    | Mk I mode        | Mk II mode       |
|----------------------------------------------------|------------------|------------------|
| Number of stack bytes in a subroutine instruction  | 2 bytes          | 3 bytes          |
| BRA !addr1 instruction<br>CALLA !addr1 instruction | None             | Available        |
| CALL !addr instruction                             | 3 machine cycles | 4 machine cycles |
| CALLF !faddr instruction                           | 2 machine cycles | 3 machine cycles |

**Caution** Mk II mode can be used to support a program area larger than 16K bytes in the 75X series or 75XL series. This mode enhances a software compatibility with products whose program area is larger than 16K bytes. If Mk II mode is selected, when the subroutine call instruction is executed, the number of stack bytes (use area) will be increased by one byte for each stack, compared to Mk I mode. When a CALL !addr or CALLF !faddr instruction is executed, it takes one more machine cycle. Therefore, Mk I mode should be used for applications for which RAM efficiency or processing capabilities is more critical than a software compatibility.

#### 4.2 Setting of the Stack Bank Selection Register (SBS)

The Mk I mode and Mk II mode are switched by stack bank selection register. Figure 4-1 shows the register configuration.

The stack bank selection register is set with a 4-bit memory operation instruction. To use the CPU in Mk I mode, initialize the register to 100xBNote at the beginning of the program. To use the CPU in Mk II mode, initialize it to 000xBNote.

**Note** Specify the desired value in x.

Figure 4-1. Stack Bank Selection Register Format



**Caution** The CPU operates in Mk I mode after the RESET signal is issued, because bit 3 of SBS is set to

1. Set bit 3 of SBS to 0 (Mk II mode) to use the CPU in Mk II mode.

## 5. MEMORY CONFIGURATION

- **Program memory (ROM)** :  $4,096 \times 8$  bits (0000H-0FFFH):  $\mu$ PD750104  
 $6,144 \times 8$  bits (0000H-17FFH):  $\mu$ PD750106  
 $8,192 \times 8$  bits (0000H-1FFFH):  $\mu$ PD750108
- 0000H to 0001H  
Vector address table for holding the RBE and MBE values and program start address when a RESET signal is issued (allowing a reset start at an arbitrary address)
- 0002H to 000DH  
Vector address table for holding the RBE and MBE values and program start address for each vectored interrupt (allowing interrupt processing to be started at an arbitrary address)
- 0020H to 007FH  
Table area referenced by the GETI instruction**Note**

**Note** The GETI instruction requires only one byte to represent an arbitrary two-byte or three-byte instruction or two one-byte instructions, reducing the number of program bytes.

- **Data memory (RAM)**

- Data area :  $512 \times 4$  bits (000H to 1FFH)
- Peripheral hardware area:  $128 \times 4$  bits (F80H to FFFH)

Figure 5-1. Program Memory Map (in  $\mu$ PD750104)

**Note** Can be used only in the Mk II mode.

**Remark** In addition to the above, the BR PCDE and BR PCXA instructions can cause a branch to an address with only the 8 low-order bits of the PC changed.

Figure 5-2. Program Memory Map (in μPD750106)



**Note** Can be used only in the Mk II mode.

**Remark** In addition to the above, the BR PCDE and BR PCXA instructions can cause a branch to an address with only the 8 low-order bits of the PC changed.

Figure 5-3. Program Memory Map (in  $\mu$ PD750108)

**Note** Can be used only in the Mk II mode.

**Remark** In addition to the above, the BR PCDE and BR PCXA instructions can cause a branch to an address with only the 8 low-order bits of the PC changed.

Figure 5-4. Data Memory Map



**Note** Memory bank 0 or 1 can be selected as the stack area.

## 6. PERIPHERAL HARDWARE FUNCTIONS

### 6.1 Digital I/O Ports

The μPD750108 has the following three types of I/O port:

- 8 CMOS input pins (PORT0 and PORT1)
- 18 CMOS I/O pins (PORT2, PORT3, and PORT6 to PORT8)
- 8 N-ch open-drain I/O pins (PORT4 and PORT5)

Total: 34 pins

**Table 6-1. Digital Ports and Their Features**

| Port name | Function                                       | Operation and feature                                                                                                                      |  | Remarks                                    |  |
|-----------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--------------------------------------------|--|
| PORT0     | 4-bit input                                    | When the serial interface function is used, dual-function pins function as output pins in some operation modes.                            |  | Also used as INT4, SCK, SO/SB0, or SI/SB1. |  |
| PORT1     |                                                | 4-bit input port                                                                                                                           |  | Also used as INT0, INT1, INT2 or TI0.      |  |
| PORT2     | 4-bit I/O                                      | Allows input or output mode setting in units of 4 bits.                                                                                    |  | Also used as PTO0, PTO1, PCL, or BUZ.      |  |
| PORT3     |                                                | Allows input or output mode setting in units of 1 bit.                                                                                     |  | -                                          |  |
| PORT4     | 4-bit I/O (N-ch open-drain can withstand 13 V) | Allows input or output mode setting in units of 4 bits. Whether to use pull-up resistors can be specified bit by bit with the mask option. |  |                                            |  |
| PORT5     |                                                | Ports 4 and 5 can be paired, allowing data I/O in units of 8 bits.                                                                         |  |                                            |  |
| PORT6     | 4-bit I/O                                      | Allows input or output mode setting in units of 1 bit.                                                                                     |  | Also used as one of KR0 to KR3.            |  |
| PORT7     |                                                | Allows input or output mode setting in units of 4 bits.                                                                                    |  | Also used as one of KR4 to KR7.            |  |
| PORT8     | 2-bit I/O                                      | Allows input or output mode setting in units of 2 bits.                                                                                    |  | -                                          |  |

### 6.2 Clock Generator

The clock generator generates clocks which are supplied to the peripheral hardware in the CPU. Figure 6-1 shows the configuration of the clock generator.

Operation of the clock generator is specified by the processor clock control register (PCC) and system clock control register (SCC).

The main system clock and subsystem clock are used.

The instruction execution time can be made variable.

- 4, 8, 16, or 64  $\mu$ s (when the main system clock is at 1.0 MHz)
- 2, 4, 8, or 32  $\mu$ s (when the main system clock is at 2.0 MHz)
- 122  $\mu$ s (when the subsystem clock is at 32.768 kHz)

Figure 6-1. Clock Generator Block Diagram



**Note** Instruction execution

**Remarks**

1.  $f_{CC}$  = Main system clock frequency
2.  $f_{XT}$  = Subsystem clock frequency
3.  $\Phi$  = CPU clock
4. PCC: Processor clock control register
5. SCC: System clock control register
6. One clock cycle ( $t_{CY}$ ) of the CPU clock ( $\Phi$ ) is equal to one machine cycle of an instruction.

### 6.3 Control Functions of Subsystem Clock Oscillator

The subsystem clock oscillator of the μPD750108 has two control functions to decrease the supply current.

- The function to select with the software whether to use the built-in feedback resistorNote
- The function to suppress the supply current by reducing the drive current of the built-in inverter when the supply voltage is high ( $V_{DD} \geq 2.7$  V)

**Note** When the subsystem clock is not used, set SOS.0 to 1 (not to use the built-in feedback resistor), connect XT1 to Vss or  $V_{DD}$ , and open XT2. This makes it possible to reduce the supply current required by the subsystem clock oscillator.

Each function can be used by switching bits 0 and 1 in the sub-oscillator control register (SOS). (See **Figure 6-2.**)

**Figure 6-2. Subsystem Clock Oscillator**



#### 6.4 Clock Output Circuit

The clock output circuit outputs a clock pulse from the P22/PCL pin. This clock pulse is used for remote control waveform output, peripheral LSIs, etc.

- Clock output (PCL):  $\Phi$ , 125, 62.5, or 15.6 kHz (at 1.0 MHz)  
 $\Phi$ , 250, 125, or 31.3 kHz (at 2.0 MHz)

Figure 6-3. Clock Output Circuit Configuration



**Remark** Measures are taken to prevent outputting a narrow pulse when selecting clock output enable/disable.

## 6.5 Basic Interval Timer/Watchdog Timer

The basic interval timer/watchdog timer has these functions:

- Interval timer operation which generates a reference timer interrupt
- Operation as a watchdog timer for detecting program crashes and resetting the CPU
- Selection of wait time for releasing the standby mode and counting the wait time
- Reading out the count value

Figure 6-4. Block Diagram of the Basic Interval Timer/Watchdog Timer



**Note** Instruction execution

## 6.6 Clock Timer

The μPD750108 contains one channel for a clock timer. The clock timer provides the following functions:

- Sets the test flag (IRQW) with a 0.5 sec interval (when WM0 = 1).
- The standby mode can be released by IRQW.
- The 0.5 second interval can be generated from the subsystem clock (32.768 kHz).
- The time interval can be made 128 times faster by selecting the fast mode. This is convenient for program debugging, testing, etc.
- Any of the frequencies ( $fw/2^4$ ,  $fw/2^3$ , or  $fw$  can be output to the P23/BUZ pin. This can be used for beep and system clock frequency trimming.
- The clock can be started from zero seconds by clearing the frequency divider.

Figure 6-5. Clock Timer Block Diagram



**Note** When a frequency-divided main system clock is used, 32.768 kHz cannot be selected as the source clock frequency.

**Remark** The values in parentheses in the figure above are for  $fcc = 1.0$  MHz,  $fXT = 32.768$  kHz.

## 6.7 Timer/Event Counter

The  $\mu$ PD750108 contains one channel for a timer/event counter and one channel for a timer counter. Figures 6-6 and 6-7 show their configurations.

The timer/event counter provides the following functions:

- Programmable interval timer operation
- Outputs square-wave signal of an arbitrary frequency to the PTO<sub>n</sub> pin ( $n = 0, 1$ )
- Event counter operation (channel 0 only)
- Divides the TI0 pin input by N and outputs to the PTO0 pin (frequency divider operation) (channel 0 only)
- Supplies serial shift clock to the serial interface circuit (channel 0 only)
- Count read function

**Figure 6-6. Timer/Event Counter Block Diagram**



### Note Instruction execution

Figure 6-7. Timer Counter Block Diagram



**Note** Instruction execution

## 6.8 Serial Interface

μPD750108 has an 8-bit synchronous serial interface. The serial interface has the following four types of mode.

- Operation stop mode
- Three-wire serial I/O mode
- Two-wire serial I/O mode
- SBI mode

Figure 6-8. Serial Interface Block Diagram



### 6.9 Bit Sequential Buffer: 16 Bits

The bit sequential buffer (BSB) is a data memory specifically provided for bit manipulation. With this buffer, addresses and bit specifications can be sequentially updated by bit manipulation operation. Therefore, this buffer is very useful for processing long data in bit units.

Figure 6-9. Bit Sequential Buffer Format



**Remarks**

1. In pmem.@L addressing, bit specification is shifted according to the L register.
2. In pmem.@L addressing, the bit sequential buffer can be manipulated at any time regardless of MBE/MBS specification.

## 7. INTERRUPT FUNCTIONS AND TEST FUNCTIONS

The μPD750108 has seven interrupt sources and two test sources. One test source, INT2, has two types of edge detection testable input pins.

The interrupt control circuit of the μPD750108 has the following functions.

### (1) Interrupt functions

- Hardware controlled vectored interrupt function which can control whether or not to accept an interrupt using the interrupt flag (IE<sub>xxxx</sub>) and interrupt master enable flag (IME).
- The interrupt start address can be set arbitrarily.
- Multiple interrupt function which can specify the priority by the interrupt priority specification register (IPS)
- Test function of an interrupt request flag (IRQ<sub>xxxx</sub>)  
(The software can confirm that an interrupt occurred.)
- Release of the standby mode (Interrupts released by an interrupt enable flag can be selected.)

### (2) Test functions

- Whether test request flags (IRQ<sub>xxxx</sub>) are issued can be checked with software.
- Release of the standby mode (A test source to be released can be selected with test enable flags.)

Figure 7-1. Interrupt Control Circuit Block Diagram



**Note** Noise eliminator (Standby release is not possible when the noise eliminator is selected.)

## 8. STANDBY FUNCTION

The μPD750108 has two different standby modes (STOP mode and HALT mode) to reduce power dissipation while waiting for program execution.

Table 8-1. Standby Mode Statuses

| Item                     | Mode                                | STOP mode                                                                                                                             | HALT mode                                                                                                                                                               |
|--------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction for setting  |                                     | STOP instruction                                                                                                                      | HALT instruction                                                                                                                                                        |
| System clock for setting |                                     | Can be set only when operating on the main system clock.                                                                              | Can be set either with the main system clock or the subsystem clock.                                                                                                    |
| Operation status         | Clock oscillator                    | The main system clock stops its operation.                                                                                            | Only the CPU clock $\Phi$ stops its operation (oscillation continues).                                                                                                  |
|                          | Basic interval timer/watchdog timer | Does not operate.                                                                                                                     | Can operate only at main system clock oscillation.<br>BT mode : IRQBT is set at the reference interval.<br>WT mode : A reset signal is generated when the BT overflows. |
|                          | Serial interface                    | Can operate only when the external SCK input is selected for the serial clock.                                                        | Can operate only when external SCK input is selected as the serial clock or at main system clock oscillation.                                                           |
|                          | Timer/event counter                 | Can operate only when the T10 pin input is selected for the count clock.                                                              | Can operate only when T10 pin input is specified as the count clock or at main system clock oscillation.                                                                |
|                          | Timer counter                       | Does not operate.                                                                                                                     | Can operate. <b>Note 1</b>                                                                                                                                              |
|                          | Clock timer                         | Can operate when $f_{XT}$ is selected as the count clock.                                                                             | Can operate.                                                                                                                                                            |
|                          | External interrupt                  | INT1, INT2, and INT4 can operate.<br>Only INT0 cannot operate. <b>Note 2</b>                                                          |                                                                                                                                                                         |
|                          | CPU                                 | Does not operate.                                                                                                                     |                                                                                                                                                                         |
|                          | Release signal                      | An interrupt request signal from hardware whose operation is enabled by the interrupt enable flag or the generation of a RESET signal |                                                                                                                                                                         |

**Notes** 1. Operation is possible only when the main system clock operates.

2. Operation is possible only when the noise eliminator is not selected by bit 2 of the edge detection mode register (IM0) (when IM02 = 1).

## 9. RESET FUNCTION

The μPD750108 is reset with the external reset signal ( $\overline{\text{RESET}}$ ) or the reset signal received from the basic interval timer/watchdog timer. When either reset signal is input, the internal reset signal is generated. Figure 9-1 shows the configuration of the reset circuit.

Figure 9-1. Configuration of Reset Functions



When the  $\overline{\text{RESET}}$  signal is generated, all hardware is initialized as indicated in Table 9-1. Figure 9-2 shows the reset operation timing.

Figure 9-2. Reset Operation by Generation of  $\overline{\text{RESET}}$  Signal



**Note** 56/fcc (28  $\mu$ s at 2.0 MHz, 56  $\mu$ s at 1.0 MHz)

Table 9-1. Status of the Hardware after a Reset (1/2)

| Hardware                                           |                                     | Generation of a $\overline{\text{RESET}}$ signal in a standby mode                                                                       | Generation of a $\overline{\text{RESET}}$ signal during operation                                                                        |
|----------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Program counter (PC)                               | $\mu\text{PD750104}$                | 4 low-order bits at address 0000H in program memory are set in PC bits 11 to 8, and the data at address 0001H are set in PC bits 7 to 0. | 4 low-order bits at address 0000H in program memory are set in PC bits 11 to 8, and the data at address 0001H are set in PC bits 7 to 0. |
|                                                    | $\mu\text{PD750106, 750108}$        | 5 low-order bits at address 0000H in program memory are set in PC bits 12 to 8, and the data at address 0001H are set in PC bits 7 to 0. | 5 low-order bits at address 0000H in program memory are set in PC bits 12 to 8, and the data at address 0001H are set in PC bits 7 to 0. |
| PSW                                                | Carry flag (CY)                     | Held                                                                                                                                     | Undefined                                                                                                                                |
|                                                    | Skip flags (SK0 to SK2)             | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | Interrupt status flags (IST0, IST1) | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | Bank enable flags (MBE, RBE)        | Bit 6 at address 0000H in program memory is set in RBE, and bit 7 is set in MBE.                                                         | Bit 6 at address 0000H in program memory is set in RBE, and bit 7 is set in MBE.                                                         |
| Stack pointer (SP)                                 |                                     | Undefined                                                                                                                                | Undefined                                                                                                                                |
| Stack bank selection register (SBS)                |                                     | 1000B                                                                                                                                    | 1000B                                                                                                                                    |
| Data memory (RAM)                                  |                                     | Held                                                                                                                                     | Undefined                                                                                                                                |
| General-purpose registers (X, A, H, L, D, E, B, C) |                                     | Held                                                                                                                                     | Undefined                                                                                                                                |
| Bank selection register (MBS, RBS)                 |                                     | 0, 0                                                                                                                                     | 0, 0                                                                                                                                     |
| Basic interval timer/watchdog timer                | Counter (BT)                        | Undefined                                                                                                                                | Undefined                                                                                                                                |
|                                                    | Mode register (BTM)                 | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | Watchdog timer enable flag (WDTM)   | 0                                                                                                                                        | 0                                                                                                                                        |
| Timer/event counter                                | Counter (T0)                        | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | Modulo register (TMOD0)             | FFH                                                                                                                                      | FFH                                                                                                                                      |
|                                                    | Mode register (TM0)                 | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | TOE0, TOUT flip-flop                | 0, 0                                                                                                                                     | 0, 0                                                                                                                                     |
| Timer counter                                      | Counter (T1)                        | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | Modulo register (TMOD1)             | FFH                                                                                                                                      | FFH                                                                                                                                      |
|                                                    | Mode register (TM1)                 | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | TOE1, TOUT flip-flop                | 0, 0                                                                                                                                     | 0, 0                                                                                                                                     |
| Clock timer                                        |                                     | 0                                                                                                                                        | 0                                                                                                                                        |
| Serial interface                                   | Shift register (SIO)                | Held                                                                                                                                     | Undefined                                                                                                                                |
|                                                    | Operation mode register (CSIM)      | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | SBI control register (SBIC)         | 0                                                                                                                                        | 0                                                                                                                                        |
|                                                    | Slave address register (SVA)        | Held                                                                                                                                     | Undefined                                                                                                                                |

Table 9-1. Status of the Hardware after a Reset (2/2)

| Hardware                              |                                                       | Generation of a $\bar{\text{RESET}}$ signal in a standby mode | Generation of a RESET signal during operation |
|---------------------------------------|-------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------|
| Clock generator, clock output circuit | Processor clock control register (PCC)                | 0                                                             | 0                                             |
|                                       | System clock control register (SCC)                   | 0                                                             | 0                                             |
|                                       | Clock output mode register (CLOM)                     | 0                                                             | 0                                             |
| Sub-oscillator control register (SOS) |                                                       | 0                                                             | 0                                             |
| Interrupt                             | Interrupt request flag (IRQxxxx)                      | Reset (0)                                                     | Reset (0)                                     |
|                                       | Interrupt enable flag (IExxxx)                        | 0                                                             | 0                                             |
|                                       | Priority selection register (IPS)                     | 0                                                             | 0                                             |
|                                       | INT0, INT1, and INT2 mode registers (IM0, IM1, IM2)   | 0, 0, 0                                                       | 0, 0, 0                                       |
| Digital ports                         | Output buffer                                         | Off                                                           | Off                                           |
|                                       | Output latch                                          | Clear (0)                                                     | Clear (0)                                     |
|                                       | I/O mode registers (PMGA, PMGB, PMGC)                 | 0                                                             | 0                                             |
|                                       | Pull-up resistor specification registers (POGA, POGB) | 0                                                             | 0                                             |
| Bit sequential buffers (BSB0 to BSB3) |                                                       | Held                                                          | Undefined                                     |

## 10. MASK OPTION

The μPD750108 has the following mask options:

- Mask option of P40 to P43 and P50 to P53

Can specify whether to incorporate the pull-up resistor.

- ① The pull-up resistor is incorporated bit by bit.
- ② The pull-up resistor is not incorporated.

- Mask option of standby function

Can specify the wait time when STOP mode was released by an interrupt.

- ① 2<sup>9</sup>/f<sub>cc</sub> (256 μs at 2.0 MHz, 512 μs at 1.0 MHz)
- ② No wait

- Mask option of subsystem clock

Can specify whether to enable the built-in feedback resistor.

- ① The built-in feedback resistor is enabled (it is turned on or off by software).
- ② The built-in feedback resistor is disabled (it is cut by hardware).

## 11. INSTRUCTION SET

### (1) Operand identifier and its descriptive method

The operands are described in the operand column of each instruction according to the descriptive method for the operand format of the appropriate instructions. (For details, refer to the **RA75X Assembler Package User's Manual: Language** (EEU-1363).) For descriptions in which alternatives exist, one element should be selected. Capital letters and plus and minus signs are keywords; therefore, they should be described as they are. For immediate data, the appropriate numerical values or labels should be described. The symbols of register flags can be used as a label instead of mem, fmem, pmem, and bit. (For details, refer to the **μPD750108 User's Manual** (U11330E).) However, there are some restrictions on usable labels for fmem and pmem.

| Representation format      | Description                                                                                                                                                   |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reg                        | X, A, B, C, D, E, H, L                                                                                                                                        |
| reg1                       | X, B, C, D, E, H, L                                                                                                                                           |
| rp                         | XA, BC, DE, HL                                                                                                                                                |
| rp1                        | BC, DE, HL                                                                                                                                                    |
| rp2                        | BC, DE                                                                                                                                                        |
| rp'                        | XA, BC, DE, HL, XA', BC', DE', HL'                                                                                                                            |
| rp'1                       | BC, DE, HL, XA', BC', DE', HL'                                                                                                                                |
| rpa                        | HL, HL+, HL-, DE, DL                                                                                                                                          |
| rpa1                       | DE, DL                                                                                                                                                        |
| n4                         | 4-bit immediate data or label                                                                                                                                 |
| n8                         | 8-bit immediate data or label                                                                                                                                 |
| mem                        | 8-bit immediate data or label                                                                                                                                 |
| bit                        | 2-bit immediate data or label                                                                                                                                 |
| fmem                       | FB0H - FBFH, FF0H - FFFH immediate data or label                                                                                                              |
| pmem                       | FC0H - FFFFH immediate data or label                                                                                                                          |
| addr                       | 0000H - 0FFFH immediate data or label (μPD750104)<br>0000H - 17FFFH immediate data or label (μPD750106)<br>0000H - 1FFFFH immediate data or label (μPD750108) |
| addr1(for Mk II mode only) | 0000H - 0FFFH immediate data or label (μPD750104)<br>0000H - 17FFFH immediate data or label (μPD750106)<br>0000H - 1FFFFH immediate data or label (μPD750108) |
| caddr                      | 12-bit immediate data or label                                                                                                                                |
| faddr                      | 11-bit immediate data or label                                                                                                                                |
| taddr                      | 20H - 7FH immediate data (however, bit 0 = 0) or label                                                                                                        |
| PORTn                      | PORT0 - PORT8                                                                                                                                                 |
| IExxx                      | IEBT, IET0, IET1, IE0 - IE2, IE4, IECSI, IEW                                                                                                                  |
| RBn                        | RB0 - RB3                                                                                                                                                     |
| MBn                        | MB0, MB1, MB15                                                                                                                                                |

**Note** Only even address can be specified for 8-bit data processing.

**(2) Symbol definitions in operation description**

|                    |                                             |
|--------------------|---------------------------------------------|
| A                  | : A register; 4-bit accumulator             |
| B                  | : B register                                |
| C                  | : C register                                |
| D                  | : D register                                |
| E                  | : E register                                |
| H                  | : H register                                |
| L                  | : L register                                |
| X                  | : X register                                |
| XA                 | : Register pair (XA); 8-bit accumulator     |
| BC                 | : Register pair (BC)                        |
| DE                 | : Register pair (DE)                        |
| HL                 | : Register pair (HL)                        |
| XA'                | : Extended register pair (XA')              |
| BC'                | : Extended register pair (BC')              |
| DE'                | : Extended register pair (DE')              |
| HL'                | : Extended register pair (HL')              |
| PC                 | : Program counter                           |
| SP                 | : Stack pointer                             |
| CY                 | : Carry flag; Bit accumulator               |
| PSW                | : Program status word                       |
| MBE                | : Memory bank enable flag                   |
| RBE                | : Register bank enable flag                 |
| PORT <sub>n</sub>  | : Port n (n = 0 to 8)                       |
| IME                | : Interrupt master enable flag              |
| IPS                | : Interrupt priority specification register |
| IE <sub>xxxx</sub> | : Interrupt enable flag                     |
| RBS                | : Register bank selection register          |
| MBS                | : Memory bank selection register            |
| PCC                | : Processor clock control register          |
| .                  | : Address bit delimiter                     |
| (xx)               | : Contents addressed by xx                  |
| xxH                | : Hexadecimal data                          |

## (3) Symbols used for the addressing area column

|      |                                                                                                                                                                                                                         |                                                                                      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| * 1  | MB = MBE • MBS (MBS = 0, 1, 15)                                                                                                                                                                                         |  |
| * 2  | MB = 0                                                                                                                                                                                                                  |                                                                                      |
| * 3  | MBE = 0 : MB = 0 (000H - 07FH), MB = 15 (F80H - FFFF)<br>MBE = 1 : MB = MBS (MBS = 0, 1, 15)                                                                                                                            |                                                                                      |
| * 4  | MB = 15, fmem = FB0H - FBFH, FF0H - FFFF                                                                                                                                                                                |                                                                                      |
| * 5  | MB = 15, pmem = FC0H - FFFF                                                                                                                                                                                             |                                                                                      |
| * 6  | addr = 0000H - 0FFFH ( $\mu$ PD750104), 0000H - 17FFF ( $\mu$ PD750106)<br>0000H - 1FFFH ( $\mu$ PD750108)                                                                                                              |                                                                                      |
| * 7  | addr, addr1 = (Current PC) - 15 to (Current PC) - 1<br>(Current PC) + 2 to (Current PC) + 16                                                                                                                            |                                                                                      |
| * 8  | caddr = 0000H - 0FFFH ( $\mu$ PD750104)<br>0000H - 0FFFH (PC <sub>12</sub> = 0: $\mu$ PD750106, 750108)<br>1000H - 17FFF (PC <sub>12</sub> = 1: $\mu$ PD750106)<br>1000H - 1FFFH (PC <sub>12</sub> = 1: $\mu$ PD750108) |                                                                                      |
| * 9  | faddr = 0000H - 07FFF                                                                                                                                                                                                   |                                                                                      |
| * 10 | taddr = 0020H - 007FH                                                                                                                                                                                                   |                                                                                      |
| * 11 | Mk II mode only<br>addr1 = 0000H - 0FFFH ( $\mu$ PD750104)<br>0000H - 17FFF ( $\mu$ PD750106)<br>0000H - 1FFFH ( $\mu$ PD750108)                                                                                        |                                                                                      |

**Remarks** 1. MB indicates the memory bank that can be accessed.

2. For \*2, MB = 0 regardless of MBE and MBS settings.
3. For \*4 and \*5, MB = 15 regardless of MBE and MBS settings.
4. For \*6 to \*11, each addressable area is indicated.

## (4) Description of machine cycle column

S indicates the number of machine cycles necessary for skipping any skip instruction. The value of S changes as follows:

- When no skip is performed : S = 0
- When a 1-byte or 2-byte instruction is skipped : S = 1
- When a 3-byte instruction **Note** is skipped : S = 2

**Note** 3-byte instruction: BR !addr, BRA !addr1, CALL !addr, and CALLA !addr1 instructions.

**Caution** The GETI instruction is skipped in one machine cycle.

One machine cycle is equal to one cycle (= t<sub>cy</sub>) of the CPU clock ( $\phi$ ), and four types of times are available for selection according to the PCC setting.

| Group              | Mne-<br>monic | Operand   | Bytes | Machin-<br>ing<br>cycle | Operation                                                                            | Address-<br>ing area | Skip<br>condition |
|--------------------|---------------|-----------|-------|-------------------------|--------------------------------------------------------------------------------------|----------------------|-------------------|
| Transfer           | MOV           | A, #n4    | 1     | 1                       | A $\leftarrow$ n4                                                                    |                      | String A          |
|                    |               | reg1, #n4 | 2     | 2                       | reg1 $\leftarrow$ n4                                                                 |                      |                   |
|                    |               | XA, #n8   | 2     | 2                       | XA $\leftarrow$ n8                                                                   |                      | String A          |
|                    |               | HL, #n8   | 2     | 2                       | HL $\leftarrow$ n8                                                                   |                      | String B          |
|                    |               | rp2, #n8  | 2     | 2                       | rp2 $\leftarrow$ n8                                                                  |                      |                   |
|                    |               | A, @HL    | 1     | 1                       | A $\leftarrow$ (HL)                                                                  | *1                   |                   |
|                    |               | A, @HL+   | 1     | 2 + S                   | A $\leftarrow$ (HL), then L $\leftarrow$ L + 1                                       | *1                   | L = 0             |
|                    |               | A, @HL-   | 1     | 2 + S                   | A $\leftarrow$ (HL), then L $\leftarrow$ L - 1                                       | *1                   | L = FH            |
|                    |               | A, @rpa1  | 1     | 1                       | A $\leftarrow$ (rpa1)                                                                | *2                   |                   |
|                    |               | XA, @HL   | 2     | 2                       | XA $\leftarrow$ (HL)                                                                 | *1                   |                   |
|                    |               | @HL, A    | 1     | 1                       | (HL) $\leftarrow$ A                                                                  | *1                   |                   |
|                    |               | @HL, XA   | 2     | 2                       | (HL) $\leftarrow$ XA                                                                 | *1                   |                   |
|                    |               | A, mem    | 2     | 2                       | A $\leftarrow$ (mem)                                                                 | *3                   |                   |
|                    |               | XA, mem   | 2     | 2                       | XA $\leftarrow$ (mem)                                                                | *3                   |                   |
|                    |               | mem, A    | 2     | 2                       | (mem) $\leftarrow$ A                                                                 | *3                   |                   |
|                    |               | mem, XA   | 2     | 2                       | (mem) $\leftarrow$ XA                                                                | *3                   |                   |
|                    |               | A, reg    | 2     | 2                       | A $\leftarrow$ reg                                                                   |                      |                   |
|                    |               | XA, rp'   | 2     | 2                       | XA $\leftarrow$ rp'                                                                  |                      |                   |
|                    |               | reg1, A   | 2     | 2                       | reg1 $\leftarrow$ A                                                                  |                      |                   |
|                    |               | rp'1, XA  | 2     | 2                       | rp'1 $\leftarrow$ XA                                                                 |                      |                   |
|                    | XCH           | A, @HL    | 1     | 1                       | A $\leftrightarrow$ (HL)                                                             | *1                   |                   |
|                    |               | A, @HL+   | 1     | 2 + S                   | A $\leftrightarrow$ (HL), then L $\leftarrow$ L + 1                                  | *1                   | L = 0             |
|                    |               | A, @HL-   | 1     | 2 + S                   | A $\leftrightarrow$ (HL), then L $\leftarrow$ L - 1                                  | *1                   | L = FH            |
|                    |               | A, @rpa1  | 1     | 1                       | A $\leftrightarrow$ (rpa1)                                                           | *2                   |                   |
|                    |               | XA, @HL   | 2     | 2                       | XA $\leftrightarrow$ (HL)                                                            | *1                   |                   |
|                    |               | A, mem    | 2     | 2                       | A $\leftrightarrow$ (mem)                                                            | *3                   |                   |
|                    |               | XA, mem   | 2     | 2                       | XA $\leftrightarrow$ (mem)                                                           | *3                   |                   |
|                    |               | A, reg1   | 1     | 1                       | A $\leftrightarrow$ reg1                                                             |                      |                   |
|                    |               | XA, rp'   | 2     | 2                       | XA $\leftrightarrow$ rp'                                                             |                      |                   |
| Table<br>reference | MOVT          | XA, @PCDE | 1     | 3                       | • $\mu$ PD750104<br>XA $\leftarrow$ (PC <sub>11-8</sub> + DE) <sub>ROM</sub>         |                      |                   |
|                    |               |           |       |                         | • $\mu$ PD750108, 750108<br>XA $\leftarrow$ (PC <sub>12-8</sub> + DE) <sub>ROM</sub> |                      |                   |
|                    |               | XA, @PCXA | 1     | 3                       | • $\mu$ PD750104<br>XA $\leftarrow$ (PC <sub>11-8</sub> + XA) <sub>ROM</sub>         |                      |                   |
|                    |               |           |       |                         | • $\mu$ PD750108, 750108<br>XA $\leftarrow$ (PC <sub>12-8</sub> + XA) <sub>ROM</sub> |                      |                   |
|                    |               | XA, @BCDE | 1     | 3                       | XA $\leftarrow$ (BCDE) <sub>ROM</sub> <sup>Note</sup>                                | *6                   |                   |
|                    |               | XA, @BCXA | 1     | 3                       | XA $\leftarrow$ (BCXA) <sub>ROM</sub> <sup>Note</sup>                                | *6                   |                   |

**Note** Set register B to 0 in the  $\mu$ PD750104. Only the LSB is valid in register B in the  $\mu$ PD750106 and  $\mu$ PD750108.

| Group                    | Mne-monic | Operand        | Bytes | Machin-ing cycle | Operation                                                                                                     | Address-ing area | Skip condition |
|--------------------------|-----------|----------------|-------|------------------|---------------------------------------------------------------------------------------------------------------|------------------|----------------|
| Bit transfer             | MOV1      | CY, fmem.bit   | 2     | 2                | CY $\leftarrow$ (fmem.bit)                                                                                    | *4               |                |
|                          |           | CY, pmem.@L    | 2     | 2                | CY $\leftarrow$ (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> ))                              | *5               |                |
|                          |           | CY, @H+mem.bit | 2     | 2                | CY $\leftarrow$ (H + mem <sub>3-0</sub> .bit)                                                                 | *1               |                |
|                          |           | fmem.bit, CY   | 2     | 2                | (fmem.bit) $\leftarrow$ CY                                                                                    | *4               |                |
|                          |           | pmem.@L, CY    | 2     | 2                | (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> )) $\leftarrow$ CY                              | *5               |                |
|                          |           | @H+mem.bit, CY | 2     | 2                | (H + mem <sub>3-0</sub> .bit) $\leftarrow$ CY                                                                 | *1               |                |
| Arithme-tic              | ADDS      | A, #n4         | 1     | 1 + S            | A $\leftarrow$ A + n4                                                                                         |                  | carry          |
|                          |           | XA, #n8        | 2     | 2 + S            | XA $\leftarrow$ XA + n8                                                                                       |                  | carry          |
|                          |           | A, @HL         | 1     | 1 + S            | A $\leftarrow$ A + (HL)                                                                                       | *1               | carry          |
|                          |           | XA, rp'        | 2     | 2 + S            | XA $\leftarrow$ XA + rp'                                                                                      |                  | carry          |
|                          |           | rp'1, XA       | 2     | 2 + S            | rp'1 $\leftarrow$ rp'1 + XA                                                                                   |                  | carry          |
|                          | ADDC      | A, @HL         | 1     | 1                | A, CY $\leftarrow$ A + (HL) + CY                                                                              | *1               |                |
|                          |           | XA, rp'        | 2     | 2                | XA, CY $\leftarrow$ XA + rp' + CY                                                                             |                  |                |
|                          |           | rp'1, XA       | 2     | 2                | rp'1, CY $\leftarrow$ rp'1 + XA + CY                                                                          |                  |                |
|                          | SUBS      | A, @HL         | 1     | 1 + S            | A $\leftarrow$ A - (HL)                                                                                       | *1               | borrow         |
|                          |           | XA, rp'        | 2     | 2 + S            | XA $\leftarrow$ XA - rp'                                                                                      |                  | borrow         |
|                          |           | rp'1, XA       | 2     | 2 + S            | rp'1 $\leftarrow$ rp'1 - XA                                                                                   |                  | borrow         |
|                          | SUBC      | A, @HL         | 1     | 1                | A, CY $\leftarrow$ A - (HL) - CY                                                                              | *1               |                |
|                          |           | XA, rp'        | 2     | 2                | XA, CY $\leftarrow$ XA - rp' - CY                                                                             |                  |                |
|                          |           | rp'1, XA       | 2     | 2                | rp'1, CY $\leftarrow$ rp'1 - XA - CY                                                                          |                  |                |
|                          | AND       | A, #n4         | 2     | 2                | A $\leftarrow$ A $\wedge$ n4                                                                                  |                  |                |
|                          |           | A, @HL         | 1     | 1                | A $\leftarrow$ A $\wedge$ (HL)                                                                                | *1               |                |
|                          |           | XA, rp'        | 2     | 2                | XA $\leftarrow$ XA $\wedge$ rp'                                                                               |                  |                |
|                          |           | rp'1, XA       | 2     | 2                | rp'1 $\leftarrow$ rp'1 $\wedge$ XA                                                                            |                  |                |
|                          | OR        | A, #n4         | 2     | 2                | A $\leftarrow$ A $\vee$ n4                                                                                    |                  |                |
|                          |           | A, @HL         | 1     | 1                | A $\leftarrow$ A $\vee$ (HL)                                                                                  | *1               |                |
|                          |           | XA, rp'        | 2     | 2                | XA $\leftarrow$ XA $\vee$ rp'                                                                                 |                  |                |
|                          |           | rp'1, XA       | 2     | 2                | rp'1 $\leftarrow$ rp'1 $\vee$ XA                                                                              |                  |                |
|                          | XOR       | A, #n4         | 2     | 2                | A $\leftarrow$ A $\rightleftarrows$ n4                                                                        |                  |                |
|                          |           | A, @HL         | 1     | 1                | A $\leftarrow$ A $\rightleftarrows$ (HL)                                                                      | *1               |                |
|                          |           | XA, rp'        | 2     | 2                | XA $\leftarrow$ XA $\rightleftarrows$ rp'                                                                     |                  |                |
|                          |           | rp'1, XA       | 2     | 2                | rp'1 $\leftarrow$ rp'1 $\rightleftarrows$ XA                                                                  |                  |                |
| Accumulator manipulation | RORC      | A              | 1     | 1                | CY $\leftarrow$ A <sub>0</sub> , A <sub>3</sub> $\leftarrow$ CY, A <sub>n-1</sub> $\leftarrow$ A <sub>n</sub> |                  |                |
|                          | NOT       | A              | 2     | 2                | A $\leftarrow$ $\bar{A}$                                                                                      |                  |                |
| Increment/ decrement     | INCS      | reg            | 1     | 1 + S            | reg $\leftarrow$ reg + 1                                                                                      |                  | reg = 0        |
|                          |           | rp1            | 1     | 1 + S            | rp1 $\leftarrow$ rp1 + 1                                                                                      |                  | rp1 = 00H      |
|                          |           | @HL            | 2     | 2 + S            | (HL) $\leftarrow$ (HL) + 1                                                                                    | *1               | (HL) = 0       |
|                          |           | mem            | 2     | 2 + S            | (mem) $\leftarrow$ (mem) + 1                                                                                  | *3               | (mem) = 0      |
|                          | DECS      | reg            | 1     | 1 + S            | reg $\leftarrow$ reg - 1                                                                                      |                  | reg = FH       |
|                          |           | rp'            | 2     | 2 + S            | rp' $\leftarrow$ rp' - 1                                                                                      |                  | rp' = FFH      |

| Group                   | Mne-monic      | Operand    | Bytes | Machin-ing cycle | Operation                                                                                      | Address-ing area | Skip condition     |
|-------------------------|----------------|------------|-------|------------------|------------------------------------------------------------------------------------------------|------------------|--------------------|
| Compari-son             | SKE            | reg, #n4   | 2     | 2 + S            | Skip if reg = n4                                                                               |                  | reg = n4           |
|                         |                | @HL, #n4   | 2     | 2 + S            | Skip if (HL) = n4                                                                              | *1               | (HL) = n4          |
|                         |                | A, @HL     | 1     | 1 + S            | Skip if A = (HL)                                                                               | *1               | A = (HL)           |
|                         |                | XA, @HL    | 2     | 2 + S            | Skip if XA = (HL)                                                                              | *1               | XA = (HL)          |
|                         |                | A, reg     | 2     | 2 + S            | Skip if A = reg                                                                                |                  | A = reg            |
|                         |                | XA, rp'    | 2     | 2 + S            | Skip if XA = rp'                                                                               |                  | XA = rp'           |
| Carry flag manipulation | SET1           | CY         | 1     | 1                | CY $\leftarrow$ 1                                                                              |                  |                    |
|                         | CLR1           | CY         | 1     | 1                | CY $\leftarrow$ 0                                                                              |                  |                    |
|                         | SKT            | CY         | 1     | 1 + S            | Skip if CY = 1                                                                                 |                  | CY = 1             |
|                         | NOT1           | CY         | 1     | 1                | CY $\leftarrow$ $\overline{CY}$                                                                |                  |                    |
| Memory bit manipulation | SET1           | mem.bit    | 2     | 2                | (mem.bit) $\leftarrow$ 1                                                                       | *3               |                    |
|                         |                | fmem.bit   | 2     | 2                | (fmem.bit) $\leftarrow$ 1                                                                      | *4               |                    |
|                         |                | pmem.@L    | 2     | 2                | (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> )) $\leftarrow$ 1                | *5               |                    |
|                         |                | @H+mem.bit | 2     | 2                | (H + mem <sub>3-0</sub> .bit) $\leftarrow$ 1                                                   | *1               |                    |
|                         | CLR1           | mem.bit    | 2     | 2                | (mem.bit) $\leftarrow$ 0                                                                       | *3               |                    |
|                         |                | fmem.bit   | 2     | 2                | (fmem.bit) $\leftarrow$ 0                                                                      | *4               |                    |
|                         |                | pmem.@L    | 2     | 2                | (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> )) $\leftarrow$ 0                | *5               |                    |
|                         |                | @H+mem.bit | 2     | 2                | (H + mem <sub>3-0</sub> .bit) $\leftarrow$ 0                                                   | *1               |                    |
|                         | SKT            | mem.bit    | 2     | 2 + S            | Skip if (mem.bit) = 1                                                                          | *3               | (mem.bit) = 1      |
|                         |                | fmem.bit   | 2     | 2 + S            | Skip if (fmem.bit) = 1                                                                         | *4               | (fmem.bit) = 1     |
|                         |                | pmem.@L    | 2     | 2 + S            | Skip if (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> )) = 1                   | *5               | (pmem.@L) = 1      |
|                         |                | @H+mem.bit | 2     | 2 + S            | Skip if (H + mem <sub>3-0</sub> .bit) = 1                                                      | *1               | (@H + mem.bit) = 1 |
|                         | SKF            | mem.bit    | 2     | 2 + S            | Skip if (mem.bit) = 0                                                                          | *3               | (mem.bit) = 0      |
|                         |                | fmem.bit   | 2     | 2 + S            | Skip if (fmem.bit) = 0                                                                         | *4               | (fmem.bit) = 0     |
|                         |                | pmem.@L    | 2     | 2 + S            | Skip if (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> )) = 0                   | *5               | (pmem.@L) = 0      |
|                         |                | @H+mem.bit | 2     | 2 + S            | Skip if (H + mem <sub>3-0</sub> .bit) = 0                                                      | *1               | (@H + mem.bit) = 0 |
|                         | SKTCLR         | fmem.bit   | 2     | 2 + S            | Skip if (fmem.bit) = 1 and clear                                                               | *4               | (fmem.bit) = 1     |
|                         |                | pmem.@L    | 2     | 2 + S            | Skip if (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> )) = 1 and clear         | *5               | (pmem.@L) = 1      |
|                         |                | @H+mem.bit | 2     | 2 + S            | Skip if (H + mem <sub>3-0</sub> .bit) = 1 and clear                                            | *1               | (@H + mem.bit) = 1 |
| AND1                    | CY, fmem.bit   | 2          | 2     |                  | CY $\leftarrow$ CY $\wedge$ (fmem.bit)                                                         | *4               |                    |
|                         | CY, pmem.@L    | 2          | 2     |                  | CY $\leftarrow$ CY $\wedge$ (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> ))   | *5               |                    |
|                         | CY, @H+mem.bit | 2          | 2     |                  | CY $\leftarrow$ CY $\wedge$ (H + mem <sub>3-0</sub> .bit)                                      | *1               |                    |
| OR1                     | CY, fmem.bit   | 2          | 2     |                  | CY $\leftarrow$ CY $\vee$ (fmem.bit)                                                           | *4               |                    |
|                         | CY, pmem.@L    | 2          | 2     |                  | CY $\leftarrow$ CY $\vee$ (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> ))     | *5               |                    |
|                         | CY, @H+mem.bit | 2          | 2     |                  | CY $\leftarrow$ CY $\vee$ (H + mem <sub>3-0</sub> .bit)                                        | *1               |                    |
| XOR1                    | CY, fmem.bit   | 2          | 2     |                  | CY $\leftarrow$ CY $\vee\vee$ (fmem.bit)                                                       | *4               |                    |
|                         | CY, pmem.@L    | 2          | 2     |                  | CY $\leftarrow$ CY $\vee\vee$ (pmem <sub>7-2</sub> + L <sub>3-2</sub> .bit(L <sub>1-0</sub> )) | *5               |                    |
|                         | CY, @H+mem.bit | 2          | 2     |                  | CY $\leftarrow$ CY $\vee\vee$ (H + mem <sub>3-0</sub> .bit)                                    | *1               |                    |

| Group  | Mnemonic       | Operand | Bytes | Machin-ing cycle | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Address-ing area | Skip condition |
|--------|----------------|---------|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| Branch | BR <b>Note</b> | addr    | -     | -                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>PC<sub>11-0</sub> ← addr</li> <li>The assembler selects the most adequate instruction from BR !addr, BRCB !caddr, or BR \$addr.</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>PC<sub>12-0</sub> ← addr</li> <li>The assembler selects the most adequate instruction from BR !addr, BRCB !caddr, or BR \$addr.</li> </ul>                                                                                                                                               | *6               |                |
|        |                | addr1   | -     | -                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>PC<sub>11-0</sub> ← addr1</li> <li>The assembler selects the most adequate instruction from instructions below.</li> <li>• BR !addr</li> <li>• BRA !addr1</li> <li>• BRCB !caddr</li> <li>• BR \$addr1</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>PC<sub>12-0</sub> ← addr1</li> <li>The assembler selects the most adequate instruction from instructions below.</li> <li>• BR !addr</li> <li>• BRA !addr1</li> <li>• BRCB !caddr</li> <li>• BR \$addr1</li> </ul> | *11              |                |
|        |                | !addr   | 3     | 3                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>PC<sub>11-0</sub> ← addr</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>PC<sub>12-0</sub> ← addr</li> </ul>                                                                                                                                                                                                                                                                                                                                                             | *6               |                |
|        |                | \$addr  | 1     | 2                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>PC<sub>11-0</sub> ← addr</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>PC<sub>12-0</sub> ← addr</li> </ul>                                                                                                                                                                                                                                                                                                                                                             | *7               |                |
|        |                | \$addr1 | 1     | 2                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>PC<sub>11-0</sub> ← addr1</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>PC<sub>12-0</sub> ← addr1</li> </ul>                                                                                                                                                                                                                                                                                                                                                           |                  |                |

**Note** The shaded portion is supported in Mk II mode only. The other portions are supported in Mk I mode only.

| Group                     | Mne-monic                                                                                                                                                                                                             | Operand | Bytes | Machin-ing cycle | Operation                                                                                                                                                                                               | Address-ing area | Skip condition |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| Branch                    | BR                                                                                                                                                                                                                    | PCDE    | 2     | 3                | • $\mu$ PD750104<br>$PC_{11:0} \leftarrow PC_{11:8} + DE$                                                                                                                                               |                  |                |
|                           |                                                                                                                                                                                                                       |         |       |                  | • $\mu$ PD750106, 750108<br>$PC_{12:0} \leftarrow PC_{12:8} + DE$                                                                                                                                       |                  |                |
|                           |                                                                                                                                                                                                                       | PCXA    | 2     | 3                | • $\mu$ PD750104<br>$PC_{11:0} \leftarrow PC_{11:8} + XA$                                                                                                                                               |                  |                |
|                           |                                                                                                                                                                                                                       |         |       |                  | • $\mu$ PD750106, 750108<br>$PC_{12:0} \leftarrow PC_{12:8} + XA$                                                                                                                                       |                  |                |
|                           |                                                                                                                                                                                                                       | BCDE    | 2     | 3                | • $\mu$ PD750104<br>$PC_{11:0} \leftarrow BCDE$ Note 1                                                                                                                                                  | *6               |                |
|                           |                                                                                                                                                                                                                       |         |       |                  | • $\mu$ PD750106, 750108<br>$PC_{12:0} \leftarrow BCDE$ Note 2                                                                                                                                          |                  |                |
|                           |                                                                                                                                                                                                                       | BCXA    | 2     | 3                | • $\mu$ PD750104<br>$PC_{11:0} \leftarrow BCXA$ Note 1                                                                                                                                                  | *6               |                |
|                           |                                                                                                                                                                                                                       |         |       |                  | • $\mu$ PD750106, 750108<br>$PC_{12:0} \leftarrow BCXA$ Note 2                                                                                                                                          |                  |                |
|                           | BRA Note 3                                                                                                                                                                                                            | !addr1  | 3     | 3                | • $\mu$ PD750104<br>$PC_{11:0} \leftarrow addr1$                                                                                                                                                        | *11              |                |
|                           | • $\mu$ PD750106, 750108<br>$PC_{12:0} \leftarrow addr1$                                                                                                                                                              |         |       |                  |                                                                                                                                                                                                         |                  |                |
|                           | BRCB                                                                                                                                                                                                                  | !caddr  | 2     | 2                | • $\mu$ PD750104<br>$PC_{11:0} \leftarrow caddr_{11:0}$                                                                                                                                                 | *8               |                |
|                           | • $\mu$ PD750106, 750108<br>$PC_{12:0} \leftarrow PC_{12} + caddr_{11:0}$                                                                                                                                             |         |       |                  |                                                                                                                                                                                                         |                  |                |
| Subrou-tine stack control | CALLA Note 3                                                                                                                                                                                                          | !addr1  | 3     | 3                | • $\mu$ PD750104<br>$(SP - 2) \leftarrow x, x, MBE, RBE$<br>$(SP - 6) (SP - 3) (SP - 4) \leftarrow PC_{11:0}$<br>$(SP - 5) \leftarrow 0, 0, 0, 0$<br>$PC_{11:0} \leftarrow addr1, SP \leftarrow SP - 6$ | *11              |                |
|                           | • $\mu$ PD750106, 750108<br>$(SP - 2) \leftarrow x, x, MBE, RBE$<br>$(SP - 6) (SP - 3) (SP - 4) \leftarrow PC_{11:0}$<br>$(SP - 5) \leftarrow 0, 0, 0, PC_{12}$<br>$PC_{12:0} \leftarrow addr1, SP \leftarrow SP - 6$ |         |       |                  |                                                                                                                                                                                                         |                  |                |

**Notes 1.** Set register B to 0.

**2.** Only the LSB is valid in register B.

**3.** The shaded portion is supported in Mk II mode only. The other portions are supported in Mk I mode only.

| Group                     | Mnemonic              | Operand | Bytes | Machin-ing cycle | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Address-ing area | Skip condition |
|---------------------------|-----------------------|---------|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| Subrou-tine stack control | CALL <sup>Note</sup>  | !addr   | 3     | 3                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104<br/>(SP - 3) <math>\leftarrow</math> MBE, RBE, 0, 0<br/>(SP - 4) (SP - 1) (SP - 2) <math>\leftarrow</math> PC<sub>11:0</sub><br/>PC<sub>11:0</sub> <math>\leftarrow</math> addr, SP <math>\leftarrow</math> SP - 4</li> <li>• <math>\mu</math>PD750106, 750108<br/>(SP - 3) <math>\leftarrow</math> MBE, RBE, 0, PC<sub>12</sub><br/>(SP - 4) (SP - 1) (SP - 2) <math>\leftarrow</math> PC<sub>11:0</sub><br/>PC<sub>12:0</sub> <math>\leftarrow</math> addr, SP <math>\leftarrow</math> SP - 4</li> </ul>                                                                                                            | *6               |                |
|                           |                       |         |       | 4                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104<br/>(SP - 2) <math>\leftarrow</math> x, x, MBE, RBE<br/>(SP - 6) (SP - 3) (SP - 4) <math>\leftarrow</math> PC<sub>11:0</sub><br/>(SP - 5) <math>\leftarrow</math> 0, 0, 0, 0<br/>PC<sub>11:0</sub> <math>\leftarrow</math> addr, SP <math>\leftarrow</math> SP - 6</li> <li>• <math>\mu</math>PD750106, 750108<br/>(SP - 2) <math>\leftarrow</math> x, x, MBE, RBE<br/>(SP - 6) (SP - 3) (SP - 4) <math>\leftarrow</math> PC<sub>11:0</sub><br/>(SP - 5) <math>\leftarrow</math> 0, 0, 0, PC<sub>12</sub><br/>PC<sub>12:0</sub> <math>\leftarrow</math> addr, SP <math>\leftarrow</math> SP - 6</li> </ul>            |                  |                |
|                           | CALLF <sup>Note</sup> | !faddr  | 2     | 2                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104<br/>(SP - 3) <math>\leftarrow</math> MBE, RBE, 0, 0<br/>(SP - 4) (SP - 1) (SP - 2) <math>\leftarrow</math> PC<sub>11:0</sub><br/>PC<sub>11:0</sub> <math>\leftarrow</math> 0 + faddr, SP <math>\leftarrow</math> SP - 4</li> <li>• <math>\mu</math>PD750106, 750108<br/>(SP - 3) <math>\leftarrow</math> MBE, RBE, 0, PC<sub>12</sub><br/>(SP - 4) (SP - 1) (SP - 2) <math>\leftarrow</math> PC<sub>11:0</sub><br/>PC<sub>12:0</sub> <math>\leftarrow</math> 00 + faddr, SP <math>\leftarrow</math> SP - 4</li> </ul>                                                                                                 | *9               |                |
|                           |                       |         |       | 3                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104<br/>(SP - 2) <math>\leftarrow</math> x, x, MBE, RBE<br/>(SP - 6) (SP - 3) (SP - 4) <math>\leftarrow</math> PC<sub>11:0</sub><br/>(SP - 5) <math>\leftarrow</math> 0, 0, 0, 0<br/>PC<sub>11:0</sub> <math>\leftarrow</math> 0 + faddr, SP <math>\leftarrow</math> SP - 6</li> <li>• <math>\mu</math>PD750106, 750108<br/>(SP - 2) <math>\leftarrow</math> x, x, MBE, RBE<br/>(SP - 6) (SP - 3) (SP - 4) <math>\leftarrow</math> PC<sub>11:0</sub><br/>(SP - 5) <math>\leftarrow</math> 0, 0, 0, PC<sub>12</sub><br/>PC<sub>12:0</sub> <math>\leftarrow</math> 00 + faddr, SP <math>\leftarrow</math> SP - 6</li> </ul> |                  |                |

**Note** The shaded portion is supported in Mk II mode only. The other portions are supported in Mk I mode only.

| Group                     | Mne-monic            | Operand | Bytes | Machin-ing cycle | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Address-ing area | Skip condition |
|---------------------------|----------------------|---------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| Subrou-tine stack control | RET <sup>Note</sup>  |         | 1     | 3                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>PC<sub>11:0</sub> <math>\leftarrow</math> (SP) (SP + 3) (SP + 2)</li> <li>MBE, RBE, 0, 0 <math>\leftarrow</math> (SP + 1), SP <math>\leftarrow</math> SP + 4</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>PC<sub>11:0</sub> <math>\leftarrow</math> (SP) (SP + 3) (SP + 2)</li> <li>MBE, RBE, 0, PC<sub>12</sub> <math>\leftarrow</math> (SP + 1)</li> <li>SP <math>\leftarrow</math> SP + 4</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                |
|                           | RETS <sup>Note</sup> |         | 1     | 3 + S            | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>MBE, RBE, 0, 0 <math>\leftarrow</math> (SP + 1)</li> <li>PC<sub>11:0</sub> <math>\leftarrow</math> (SP) (SP + 3) (SP + 2)</li> <li>SP <math>\leftarrow</math> SP + 4</li> <li>then skip unconditionally</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>MBE, RBE, 0 <math>\leftarrow</math> PC<sub>12</sub> <math>\leftarrow</math> (SP + 1)</li> <li>PC<sub>11:0</sub> <math>\leftarrow</math> (SP) (SP + 3) (SP + 2)</li> <li>SP <math>\leftarrow</math> SP + 4</li> <li>then skip unconditionally</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>0, 0, 0, 0 <math>\leftarrow</math> (SP + 1)</li> <li>PC<sub>11:0</sub> <math>\leftarrow</math> (SP) (SP + 3) (SP + 2)</li> <li>×, ×, MBE, RBE <math>\leftarrow</math> (SP + 4)</li> <li>SP <math>\leftarrow</math> SP + 6</li> <li>then skip unconditionally</li> </ul> <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>0, 0, 0, PC<sub>12</sub> <math>\leftarrow</math> (SP + 1)</li> <li>PC<sub>11:0</sub> <math>\leftarrow</math> (SP) (SP + 3) (SP + 2)</li> <li>×, ×, MBE, RBE <math>\leftarrow</math> (SP + 4)</li> <li>SP <math>\leftarrow</math> SP + 4</li> <li>then skip unconditionally</li> </ul> | Uncondition      |                |

**Note** The shaded portion is supported in Mk II mode only. The other portions are supported in Mk I mode only.

| Group                     | Mnemonic   | Operand   | Bytes | Machin-ing cycle | Operation                                                                                                                                                                           | Address-ing area | Skip condition |
|---------------------------|------------|-----------|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| Subrou-tine stack control | RET Note 1 |           | 1     | 3                | • $\mu$ PD750104<br>MBE, RBE, 0, 0 $\leftarrow$ (SP + 1)<br>$PC_{11-0} \leftarrow (SP) (SP + 3) (SP + 2)$<br>$PSW \leftarrow (SP + 4) (SP + 5), SP \leftarrow SP + 6$               |                  |                |
|                           |            |           |       |                  | • $\mu$ PD750106, 750108<br>MBE, RBE, 0, $PC_{12} \leftarrow (SP + 1)$<br>$PC_{11-0} \leftarrow (SP) (SP + 3) (SP + 2)$<br>$PSW \leftarrow (SP + 4) (SP + 5), SP \leftarrow SP + 6$ |                  |                |
|                           |            |           |       |                  | • $\mu$ PD750104<br>0, 0, 0, 0 $\leftarrow$ (SP + 1)<br>$PC_{11-0} \leftarrow (SP) (SP + 3) (SP + 2)$<br>$PSW \leftarrow (SP + 4) (SP + 5), SP \leftarrow SP + 6$                   |                  |                |
|                           |            |           |       |                  | • $\mu$ PD750106, 750108<br>0, 0, 0, $PC_{12} \leftarrow (SP + 1)$<br>$PC_{11-0} \leftarrow (SP) (SP + 3) (SP + 2)$<br>$PSW \leftarrow (SP + 4) (SP + 5), SP \leftarrow SP + 6$     |                  |                |
|                           | PUSH       | rp        | 1     | 1                | $(SP - 1)(SP - 2) \leftarrow rp, SP \leftarrow SP - 2$                                                                                                                              |                  |                |
|                           |            | BS        | 2     | 2                | $(SP - 1) \leftarrow MBS, (SP - 2) \leftarrow RBS, SP \leftarrow SP - 2$                                                                                                            |                  |                |
|                           | POP        | rp        | 1     | 1                | $rp \leftarrow (SP + 1)(SP), SP \leftarrow SP + 2$                                                                                                                                  |                  |                |
|                           |            | BS        | 2     | 2                | $MBS \leftarrow (SP + 1), RBS \leftarrow (SP), SP \leftarrow SP + 2$                                                                                                                |                  |                |
| Interrupt control         | EI         |           | 2     | 2                | IME (IPS.3) $\leftarrow 1$                                                                                                                                                          |                  |                |
|                           |            | IExxxx    | 2     | 2                | IExxxx $\leftarrow 1$                                                                                                                                                               |                  |                |
|                           | DI         |           | 2     | 2                | IME (IPS.3) $\leftarrow 0$                                                                                                                                                          |                  |                |
|                           |            | IExxxx    | 2     | 2                | IExxxx $\leftarrow 0$                                                                                                                                                               |                  |                |
| Input/output              | IN Note 2  | A, PORTn  | 2     | 2                | $A \leftarrow PORTn \quad (n = 0 - 8)$                                                                                                                                              |                  |                |
|                           |            | XA, PORTn | 2     | 2                | $XA \leftarrow PORTn+1, PORTn \quad (n = 4, 6)$                                                                                                                                     |                  |                |
|                           | OUT Note 2 | PORTn, A  | 2     | 2                | $PORTn \leftarrow A \quad (n = 2 - 8)$                                                                                                                                              |                  |                |
|                           |            | PORTn, XA | 2     | 2                | $PORTn+1, PORTn \leftarrow XA \quad (n = 4, 6)$                                                                                                                                     |                  |                |
| CPU control               | HALT       |           | 2     | 2                | Set HALT Mode ( $PCC.2 \leftarrow 1$ )                                                                                                                                              |                  |                |
|                           | STOP       |           | 2     | 2                | Set STOP Mode ( $PCC.3 \leftarrow 1$ )                                                                                                                                              |                  |                |
|                           | NOP        |           | 1     | 1                | No Operation                                                                                                                                                                        |                  |                |

**Notes 1.** The shaded portion is supported in Mk II mode only. The other portions are supported in Mk I mode only.

**2.** When executing the IN/OUT instruction, MBE must be set to 0 or MBE and MBS must be set to 1 and 15, respectively.

| Group   | Mne-monic                  | Operand | Bytes | Machin-ing cycle | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Address-ing area | Skip condition                         |  |
|---------|----------------------------|---------|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------|--|
| Special | SEL                        | RBn     | 2     | 2                | RBS $\leftarrow$ n (n = 0 - 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                                        |  |
|         |                            | MBn     | 2     | 2                | MBS $\leftarrow$ n (n = 0, 1, 15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |                                        |  |
|         | GETI <sup>Notes 1, 2</sup> | taddr   | 1     | 3                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>When the TBR instruction is used</li> <li><math>PC_{11:0} \leftarrow (taddr)_{3:0} + (taddr + 1)</math></li> <li>.....</li> <li>When the TCALL instruction is used</li> <li><math>(SP - 4) (SP - 1) (SP - 2) \leftarrow PC_{11:0}</math></li> <li><math>(SP - 3) \leftarrow MBE, RBE, 0, 0</math></li> <li><math>PC_{11:0} \leftarrow (taddr)_{3:0} + (taddr + 1)</math></li> <li><math>SP \leftarrow SP - 4</math></li> <li>.....</li> <li>When an instruction other than the TBR and TCALL instructions is used</li> <li>Execution of (taddr)(taddr + 1) instruction</li> </ul>                                                      | *10              | Depends on the referenced instruction. |  |
|         |                            |         |       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                        |  |
|         |                            |         |       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                        |  |
|         |                            |         |       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                        |  |
|         |                            |         |       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                        |  |
|         |                            |         | 3     | 4                | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>When the TBR instruction is used</li> <li><math>PC_{12:0} \leftarrow (taddr)_{4:0} + (taddr + 1)</math></li> <li>.....</li> <li>When the TCALL instruction is used</li> <li><math>(SP - 4) (SP - 1) (SP - 2) \leftarrow PC_{11:0}</math></li> <li><math>(SP - 3) \leftarrow MBE, RBE, 0, PC12</math></li> <li><math>PC_{12:0} \leftarrow (taddr)_{4:0} + (taddr + 1)</math></li> <li><math>SP \leftarrow SP - 4</math></li> <li>.....</li> <li>When an instruction other than the TBR and TCALL instructions is used</li> <li>Execution of (taddr)(taddr + 1) instruction</li> </ul>                                           | *10              | Depends on the referenced instruction. |  |
|         |                            |         |       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                        |  |
|         |                            |         |       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                        |  |
|         |                            |         | 3     |                  | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750104</li> <li>When the TBR instruction is used</li> <li><math>PC_{11:0} \leftarrow (taddr)_{3:0} + (taddr + 1)</math></li> <li>.....</li> <li>When the TCALL instruction is used</li> <li><math>(SP - 6) (SP - 3) (SP - 4) \leftarrow PC_{11:0}</math></li> <li><math>(SP - 5) \leftarrow 0, 0, 0, 0</math></li> <li><math>(SP - 2) \leftarrow x, x, MBE, RBE</math></li> <li><math>PC_{11:0} \leftarrow (taddr)_{3:0} + (taddr + 1)</math></li> <li><math>SP \leftarrow SP - 6</math></li> <li>.....</li> <li>When an instruction other than the TBR and TCALL instructions is used</li> <li>Execution of (taddr)(taddr + 1) instruction</li> </ul> | *10              | Depends on the referenced instruction. |  |
|         |                            |         |       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |                                        |  |

**Notes**

1. The shaded portion is supported in Mk II mode only. The other portions are supported in Mk I mode only.
2. TBR and TCALL instructions are assembler pseudo instructions to define tables used for GETI instructions.

| Group   | Mne-<br>monic             | Operand | Bytes | Machin-<br>ing<br>cycle | Operation                                                                                                                                                                                                                                                                                                                                                                                        | Address-<br>ing area | Skip<br>condition                               |
|---------|---------------------------|---------|-------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------|
| Special | GET <sup>Notes 1, 2</sup> | taddr   | 1     | 3                       | <ul style="list-style-type: none"> <li>• <math>\mu</math>PD750106, 750108</li> <li>When the TBR instruction is used</li> <li><math>PC_{12:0} \leftarrow (taddr)_{4:0} + (taddr + 1)</math></li> </ul>                                                                                                                                                                                            | *10                  |                                                 |
|         |                           |         |       | 4                       | <ul style="list-style-type: none"> <li>When the TCALL instruction is used</li> <li><math>(SP - 6) (SP - 3) (SP - 4) \leftarrow PC_{11:0}</math></li> <li><math>(SP - 5) \leftarrow 0, 0, 0, PC_{12}</math></li> <li><math>(SP - 2) \leftarrow x, x, MBE, RBE</math></li> <li><math>PC_{12:0} \leftarrow (taddr)_{4:0} + (taddr + 1)</math></li> <li><math>SP \leftarrow SP - 6</math></li> </ul> |                      |                                                 |
|         |                           |         |       | 3                       | <ul style="list-style-type: none"> <li>When an instruction other than the TBR and TCALL instructions is used</li> <li>Execution of <math>(taddr)(taddr + 1)</math> instruction</li> </ul>                                                                                                                                                                                                        |                      | Depends<br>on the<br>referenced<br>instruction. |

**Notes 1.** The shaded portion is supported in Mk II mode only.

**2.** TBR and TCALL instructions are assembler pseudo instructions to define tables used for GETI instructions.

## 12. ELECTRICAL CHARACTERISTICS

### ABSOLUTE MAXIMUM RATINGS ( $T_A = 25^\circ\text{C}$ )

| Parameter                     | Symbol    | Conditions               |                                  | Rated value            | Unit             |
|-------------------------------|-----------|--------------------------|----------------------------------|------------------------|------------------|
| Supply voltage                | $V_{DD}$  |                          |                                  | -0.3 to +7.0           | V                |
| Input voltage                 | $V_{I1}$  | Other than ports 4 and 5 |                                  | -0.3 to $V_{DD} + 0.3$ | V                |
|                               | $V_{I2}$  | Ports<br>4 and 5         | With a built-in pull-up resistor | -0.3 to $V_{DD} + 0.3$ | V                |
|                               |           |                          | With N-ch open drain             | -0.3 to +14.0          | V                |
| Output voltage                | $V_O$     |                          |                                  | -0.3 to $V_{DD} + 0.3$ | V                |
| High-level output current     | $I_{OH}$  | Each pin                 |                                  | -10                    | mA               |
|                               |           | Total of all pins        |                                  | -30                    | mA               |
| Low-level output current      | $I_{OL}$  | Each pin                 |                                  | 30                     | mA               |
|                               |           | Total of all pins        |                                  | 220                    | mA               |
| Operating ambient temperature | $T_A$     |                          |                                  | -40 to +85             | $^\circ\text{C}$ |
| Storage temperature           | $T_{stg}$ |                          |                                  | -65 to +150            | $^\circ\text{C}$ |

**Caution** Absolute maximum ratings are rated values beyond which physical damage will be caused to the product; if the rated value of any of the parameters in the above table is exceeded, even momentarily, the quality of the product may deteriorate. Always use the product within its rated values.

### CAPACITANCE ( $T_A = 25^\circ\text{C}$ , $V_{DD} = 0\text{ V}$ )

| Parameter          | Symbol    | Conditions                                                        | MIN. | TYP. | MAX. | Unit |
|--------------------|-----------|-------------------------------------------------------------------|------|------|------|------|
| Input capacitance  | $C_{IN}$  | $f = 1\text{ MHz}$<br>0 V for pins other than pins to be measured |      |      | 15   | pF   |
| Output capacitance | $C_{OUT}$ |                                                                   |      |      | 15   | pF   |
| I/O capacitance    | $C_{IO}$  |                                                                   |      |      | 15   | pF   |

CHARACTERISTICS OF THE MAIN SYSTEM CLOCK OSCILLATOR ( $T_A = -40$  to  $+85$  °C,  $V_{DD} = 1.8$  to  $5.5$  V)

| Resonator     | Recommended constant                                                              | Parameter                                         | Conditions | MIN. | TYP. | MAX. | Unit |
|---------------|-----------------------------------------------------------------------------------|---------------------------------------------------|------------|------|------|------|------|
| RC oscillator |  | Oscillator frequency ( $f_{CC}$ ) <sup>Note</sup> |            | 0.4  |      | 2.0  | MHz  |

**Note** The oscillator frequency indicates only the oscillator characteristics. See AC characteristics for the instruction execution time and oscillator frequency characteristics.

**Caution** When the main system clock oscillator is used, conform to the following guidelines when wiring at the portions surrounded by dotted lines in the figures above to eliminate the influence of the wiring capacity.

- The wiring must be as short as possible.
- Other signal lines must not run in these areas.
- Any line carrying a high fluctuating current must be kept away as far as possible.
- The grounding point of the capacitor of the oscillator must have the same potential as that of  $V_{SS}$ .
- It must not be grounded to ground patterns carrying a large current.
- No signal must be taken from the oscillator.

CHARACTERISTICS OF THE SUBSYSTEM CLOCK OSCILLATOR ( $T_A = -40$  to  $+85$  °C,  $V_{DD} = 1.8$  to  $5.5$  V)

| Resonator      | Recommended constant                                                              | Parameter                                                | Conditions | MIN.                      | TYP.   | MAX. | Unit    |
|----------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|------------|---------------------------|--------|------|---------|
| Crystal        |  | Oscillator frequency ( $f_{XT}$ ) <sup>Note 1</sup>      |            | 32                        | 32.768 | 35   | kHz     |
|                |                                                                                   | Oscillation settling time <sup>Note 2</sup>              |            | $V_{DD} = 4.5$ to $5.5$ V | 1.0    | 2    | s       |
|                |                                                                                   |                                                          |            |                           |        | 10   | s       |
| External clock |  | XT1 input frequency ( $f_{XT}$ ) <sup>Note 1</sup>       |            | 32                        |        | 100  | kHz     |
|                |                                                                                   | XT1 input high/low level width ( $t_{XTH}$ , $t_{XTL}$ ) |            | 5                         |        | 15   | $\mu$ s |

**Notes**

1. The oscillator frequency and input frequency indicate only the oscillator characteristics. See the item of AC characteristics for the instruction execution time.
2. The oscillation settling time means the time required for the oscillation to settle after  $V_{DD}$  is applied.

**Caution** When the subsystem clock oscillator is used, conform to the following guidelines when wiring at the portions of surrounded by dotted lines in the figures above to eliminate the influence of the wiring capacity.

- The wiring must be as short as possible.
- Other signal lines must not run in these areas.
- Any line carrying a high fluctuating current must be kept away as far as possible.
- The grounding point of the capacitor of the oscillator must have the same potential as that of  $V_{SS}$
- It must not be grounded to ground patterns carrying a large current.
- No signal must be taken from the oscillator.

When the subsystem clock is used, pay special attention to its wiring; the subsystem clock oscillator has low amplification to minimize current consumption and is more likely to malfunction due to noise than the main system clock oscillator.

DC CHARACTERISTICS (TA = -40 to +85 °C, V<sub>DD</sub> = 1.8 to 5.5 V)

| Parameter                         | Symbol                                                                         | Conditions                                                    |                                                                                   |                                 | MIN.                  | TYP. | MAX.               | Unit |  |
|-----------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------|-----------------------|------|--------------------|------|--|
| Low-level output current          | I <sub>OL</sub>                                                                | Each pin                                                      |                                                                                   |                                 |                       |      | 15                 | mA   |  |
|                                   |                                                                                | Total of all pins                                             |                                                                                   |                                 |                       |      | 150                | mA   |  |
| High-level input voltage          | V <sub>IH1</sub>                                                               | Ports 2, 3, and 8                                             |                                                                                   | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.7V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |  |
|                                   |                                                                                |                                                               |                                                                                   | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 0.9V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |  |
|                                   | V <sub>IH2</sub>                                                               | Ports 0, 1, 6, and 7 and <u>RESET</u>                         |                                                                                   | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.8V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |  |
|                                   |                                                                                |                                                               |                                                                                   | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 0.9V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |  |
|                                   | V <sub>IH3</sub>                                                               | Ports 4 and 5                                                 | With a Built-in pull-up resistor                                                  | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.7V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |  |
|                                   |                                                                                |                                                               |                                                                                   | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 0.9V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |  |
|                                   |                                                                                |                                                               | With N-ch open drain                                                              | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0.7V <sub>DD</sub>    |      | 13                 | V    |  |
|                                   |                                                                                |                                                               |                                                                                   | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 0.9V <sub>DD</sub>    |      | 13                 | V    |  |
|                                   | V <sub>IH4</sub>                                                               | XT1                                                           |                                                                                   |                                 | V <sub>DD</sub> - 0.1 |      | V <sub>DD</sub>    | V    |  |
| Low-level input voltage           | V <sub>IL1</sub>                                                               | Ports 2 to 5, and 8                                           |                                                                                   | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0                     |      | 0.3V <sub>DD</sub> | V    |  |
|                                   |                                                                                |                                                               |                                                                                   | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 0                     |      | 0.1V <sub>DD</sub> | V    |  |
|                                   | V <sub>IL2</sub>                                                               | Ports 0, 1, 6, and 7 and <u>RESET</u>                         |                                                                                   | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 0                     |      | 0.2V <sub>DD</sub> | V    |  |
|                                   |                                                                                |                                                               |                                                                                   | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 0                     |      | 0.1V <sub>DD</sub> | V    |  |
|                                   | V <sub>IL3</sub>                                                               | XT1                                                           |                                                                                   |                                 | 0                     |      | 0.1                | V    |  |
| High-level output voltage         | V <sub>OH</sub>                                                                | SCK, SO, and ports 2, 3, and 6 to 8 I <sub>OH</sub> = -1.0 mA |                                                                                   |                                 | V <sub>DD</sub> - 0.5 |      |                    | V    |  |
| Low-level output voltage          | V <sub>OL1</sub>                                                               | SCK, SO, and ports 2 to 8                                     | I <sub>OL</sub> = 15 mA, V <sub>DD</sub> = 5.0 V ± 10%                            |                                 |                       | 0.2  | 2.0                | V    |  |
|                                   |                                                                                |                                                               | I <sub>OL</sub> = 1.6 mA                                                          |                                 |                       |      | 0.4                | V    |  |
|                                   | V <sub>OL2</sub>                                                               | SB0, SB1                                                      | N-ch open drain Pull-up resistor ≥ 1 kΩ                                           |                                 |                       |      | 0.2V <sub>DD</sub> | V    |  |
| High-level input leakage current  | I <sub>LIH1</sub>                                                              | V <sub>IN</sub> = V <sub>DD</sub>                             | Other than XT1                                                                    |                                 |                       |      | 3                  | μA   |  |
|                                   | I <sub>LIH2</sub>                                                              |                                                               | XT1                                                                               |                                 |                       |      | 20                 | μA   |  |
|                                   | I <sub>LIH3</sub>                                                              | V <sub>IN</sub> = 13 V                                        | Ports 4 and 5 (With N-ch open drain)                                              |                                 |                       |      | 20                 | μA   |  |
| Low-level input leakage current   | I <sub>LIL1</sub>                                                              | V <sub>IN</sub> = 0 V                                         | Other than XT1 and ports 4 and 5                                                  |                                 |                       |      | -3                 | μA   |  |
|                                   | I <sub>LIL2</sub>                                                              |                                                               | XT1                                                                               |                                 |                       |      | -20                | μA   |  |
|                                   | I <sub>LIL3</sub>                                                              |                                                               | Ports 4 and 5 (With N-ch open drain)<br>At other than input instruction execution |                                 |                       |      | -3                 | μA   |  |
|                                   | Ports 4 and 5 (With N-ch open drain)<br>When the input instruction is executed |                                                               | V <sub>DD</sub> = 5.0 V                                                           |                                 |                       |      | -30                | μA   |  |
|                                   |                                                                                |                                                               |                                                                                   |                                 |                       | -10  | -27                | μA   |  |
|                                   |                                                                                |                                                               |                                                                                   | V <sub>DD</sub> = 3.0 V         |                       | -3   | -8                 | μA   |  |
| High-level output leakage current | I <sub>LOH1</sub>                                                              | V <sub>OUT</sub> = V <sub>DD</sub>                            | SCK, SO/SB0, SB1, and ports 2, 3, and 6 to 8                                      |                                 |                       |      | 3                  | μA   |  |
|                                   | I <sub>LOH2</sub>                                                              |                                                               | Ports 4 and 5 (With a built-in pull-up resistor)                                  |                                 |                       |      | 20                 | μA   |  |
| Low-level output leakage current  | I <sub>OL</sub>                                                                | V <sub>OUT</sub> = 0 V                                        |                                                                                   |                                 |                       |      | -3                 | μA   |  |
| Built-in pull-up resistor         | R <sub>L1</sub>                                                                | V <sub>IN</sub> = 0 V                                         | Ports 0 to 3 and 6 to 8 (except P00 pin)                                          |                                 |                       | 50   | 100                | kΩ   |  |
|                                   | R <sub>L2</sub>                                                                |                                                               | Ports 4 and 5 (mask option)                                                       |                                 |                       | 15   | 30                 | kΩ   |  |

DC CHARACTERISTICS ( $T_A = -40$  to  $+85$  °C,  $V_{DD} = 1.8$  to  $5.5$  V)

| Parameter                              | Symbol    | Conditions                                                                                       |                                                     |                                                                     | MIN. | TYP. | MAX.          | Unit          |
|----------------------------------------|-----------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------|------|------|---------------|---------------|
| Power supply current <sup>Note 1</sup> | $I_{DD1}$ | 1.0 MHz <sup>Note 2</sup><br>RC oscillation<br>$R = 22 \text{ k}\Omega$ ,<br>$C = 22 \text{ pF}$ | $V_{DD} = 5.0 \text{ V} \pm 10\%$ <sup>Note 3</sup> |                                                                     |      | 0.65 | 1.6           | mA            |
|                                        |           |                                                                                                  | $V_{DD} = 3.0 \text{ V} \pm 10\%$ <sup>Note 4</sup> |                                                                     |      | 180  | 360           | $\mu\text{A}$ |
|                                        | $I_{DD2}$ | HALT mode<br>$R = 22 \text{ k}\Omega$ ,<br>$C = 22 \text{ pF}$                                   | $V_{DD} = 5.0 \text{ V} \pm 10\%$                   |                                                                     | 370  | 920  | $\mu\text{A}$ |               |
|                                        |           |                                                                                                  | $V_{DD} = 3.0 \text{ V} \pm 10\%$                   |                                                                     | 170  | 340  | $\mu\text{A}$ |               |
|                                        | $I_{DD3}$ | 32.768 kHz <sup>Note 5</sup><br>crystal oscillation                                              | Low-voltage mode <sup>Note 6</sup>                  | $V_{DD} = 3.0 \text{ V} \pm 10\%$                                   |      | 11.0 | 40.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 2.0 \text{ V} \pm 10\%$                                   |      | 5.5  | 18.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 3.0 \text{ V}, T_A = 25 \text{ }^\circ\text{C}$           |      | 11.0 | 18.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  | Low-current-drain mode <sup>Note 7</sup>            | $V_{DD} = 3.0 \text{ V} \pm 10\%$                                   |      | 8.0  | 24.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 3.0 \text{ V}, T_A = 25 \text{ }^\circ\text{C}$           |      | 8.0  | 14.0          | $\mu\text{A}$ |
|                                        | $I_{DD4}$ | HALT mode                                                                                        | Low-voltage mode <sup>Note 6</sup>                  | $V_{DD} = 3.0 \text{ V} \pm 10\%$                                   |      | 5.0  | 30.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 3.0 \text{ V}, T_A = -40$ to $+50 \text{ }^\circ\text{C}$ |      | 5.0  | 12.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 2.0 \text{ V} \pm 10\%$                                   |      | 2.5  | 10.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 3.0 \text{ V}, T_A = 25 \text{ }^\circ\text{C}$           |      | 5.0  | 10.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  | Low-current-drain mode <sup>Note 7</sup>            | $V_{DD} = 3.0 \text{ V} \pm 10\%$                                   |      | 4.0  | 15.0          | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 3.0 \text{ V}, T_A = -40$ to $+50 \text{ }^\circ\text{C}$ |      | 4.0  | 8.0           | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 3.0 \text{ V}, T_A = 25 \text{ }^\circ\text{C}$           |      | 4.0  | 7.0           | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 5.0 \text{ V} \pm 10\%$                                   |      | 0.05 | 5.0           | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $V_{DD} = 3.0 \text{ V} \pm 10\%$                                   |      | 0.02 | 2.5           | $\mu\text{A}$ |
|                                        |           |                                                                                                  |                                                     | $T_A = 25 \text{ }^\circ\text{C}$                                   |      | 0.02 | 0.2           | $\mu\text{A}$ |
|                                        | $I_{DD5}$ | XT1 = 0 V <sup>Note 8</sup><br>STOP mode                                                         | $V_{DD} = 5.0 \text{ V} \pm 10\%$                   |                                                                     |      |      |               |               |
|                                        |           |                                                                                                  | $V_{DD} = 3.0 \text{ V} \pm 10\%$                   |                                                                     |      |      |               |               |
|                                        |           |                                                                                                  | $T_A = 25 \text{ }^\circ\text{C}$                   |                                                                     |      |      |               |               |

**Notes**

1. This current excludes the current which flows through the built-in pull-up resistors.
2. This value applies also when the subsystem clock oscillates.
3. Value when the processor clock control register (PCC) is set to 0011 and the  $\mu$ PD750108 is operated in the high-speed mode.
4. Value when the PCC is set to 0000 and the  $\mu$ PD750108 is operated in the low-speed mode.
5. This value applies when the system clock control register (SCC) is set to 1001 to stop the main system clock pulse and to start the subsystem clock pulse.
6. Mode when the sub-oscillator control register (SOS) is set to 0000.
7. Mode when the SOS is set to 0010.
8. This value applies when the SOS is set to 00x1 and the sub-oscillator feedback resistor is not used (x = don't care).

AC CHARACTERISTICS ( $T_A = -40$  to  $+85$  °C,  $V_{DD} = 1.8$  to  $5.5$  V)

| Parameter                                                                                     | Symbol                                | Conditions                          |                           | MIN.          | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------|---------------------------|---------------|------|------|------|
| CPU clock cycle time <sup>Note 1</sup> (minimum instruction execution time = 1 machine cycle) | tcy                                   | Operated by main system clock pulse |                           | 2.0           |      | 128  | μs   |
|                                                                                               |                                       | Operated by subsystem clock pulse   |                           | 114           | 122  | 125  | μs   |
| T10 input frequency                                                                           | f <sub>T1</sub>                       | $V_{DD} = 2.7$ to $5.5$ V           |                           | 0             |      | 1    | MHz  |
|                                                                                               |                                       |                                     |                           | 0             |      | 275  | kHz  |
| T10 input high/low level width                                                                | t <sub>T1H</sub> , t <sub>T1L</sub>   | $V_{DD} = 2.7$ to $5.5$ V           |                           | 0.48          |      |      | μs   |
|                                                                                               |                                       |                                     |                           | 1.8           |      |      | μs   |
| Interrupt input high/low level width                                                          | t <sub>INTH</sub> , t <sub>INTL</sub> | INT0                                | IM02 = 0                  | <b>Note 2</b> |      |      | μs   |
|                                                                                               |                                       |                                     | IM02 = 1                  | 10            |      |      | μs   |
|                                                                                               |                                       | INT1, INT2, and INT4                |                           | 10            |      |      | μs   |
|                                                                                               |                                       | KR0 to KR7                          |                           | 10            |      |      | μs   |
| RESET low level width                                                                         | t <sub>RS</sub>                       |                                     |                           | 10            |      |      | μs   |
| RC oscillator frequency                                                                       | f <sub>CC</sub>                       | R = 22 kΩ, C = 22 pF                | $V_{DD} = 2.7$ to $5.5$ V | 0.90          | 1.00 | 1.30 | MHz  |
|                                                                                               |                                       |                                     | $V_{DD} = 2.7$ to $5.5$ V | 0.55          | 1.00 | 1.30 | MHz  |

**Notes 1.** When the main system clock is used, the cycle time of the CPU clock ( $\phi$ ) (minimum instruction execution time) depends on the time constants of connected resistors (R) and capacitors (C) and the processor clock control register (PCC).

When the subsystem clock is used, the cycle time of the CPU clock ( $\phi$ ) (minimum instruction execution time) depends on the frequency of the connected resonator (and external clock), the system clock control register (SCC), and the processor clock control register (PCC).

The figure on the right side shows the cycle time t<sub>cy</sub> characteristics for the supply voltage  $V_{DD}$  during main system clock operation.

**2.** This value becomes 2t<sub>cy</sub> or 128/f<sub>CC</sub> according to the setting of the interrupt mode register (IM0).

**tcy vs.  $V_{DD}$**   
(Main system clock in operation)



## SERIAL TRANSFER OPERATION

Two-wire and three-wire serial I/O modes (SCK: Internal clock output): ( $T_A = -40$  to  $+85$  °C,  $V_{DD} = 1.8$  to  $5.5$  V)

| Parameter                                                                  | Symbol                                 | Conditions                                               |                           | MIN.                       | TYP. | MAX.  | Unit |
|----------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------|---------------------------|----------------------------|------|-------|------|
| SCK cycle time                                                             | t <sub>KCY1</sub>                      | $V_{DD} = 2.7$ to $5.5$ V                                |                           | 1,300                      |      |       | ns   |
|                                                                            |                                        |                                                          |                           | 3,800                      |      |       | ns   |
| SCK high/low level width                                                   | t <sub>KL1</sub> ,<br>t <sub>KH1</sub> | $V_{DD} = 2.7$ to $5.5$ V                                |                           | t <sub>KCY1</sub> /2 - 50  |      |       | ns   |
|                                                                            |                                        |                                                          |                           | t <sub>KCY1</sub> /2 - 150 |      |       | ns   |
| SI <sup>Note 1</sup> setup time (referred to $\overline{SCK} \uparrow$ )   | t <sub>SIK1</sub>                      | $V_{DD} = 2.7$ to $5.5$ V                                |                           | 150                        |      |       | ns   |
|                                                                            |                                        |                                                          |                           | 500                        |      |       | ns   |
| SI <sup>Note 1</sup> hold time (referred to $\overline{SCK} \uparrow$ )    | t <sub>SIH1</sub>                      | $V_{DD} = 2.7$ to $5.5$ V                                |                           | 400                        |      |       | ns   |
|                                                                            |                                        |                                                          |                           | 600                        |      |       | ns   |
| Delay time from $\overline{SCK} \downarrow$ to SO <sup>Note 1</sup> output | t <sub>KSO1</sub>                      | $R_L = 1$ k $\Omega$ <sup>Note 2</sup><br>$C_L = 100$ pF | $V_{DD} = 2.7$ to $5.5$ V | 0                          |      | 250   | ns   |
|                                                                            |                                        |                                                          |                           | 0                          |      | 1,000 | ns   |

**Notes 1.** In two-wire serial I/O mode, SO should be read as SB0 or SB1.2.  $R_L$  is the resistance of the SO output line load, while  $C_L$  is the capacitance.Two-wire and three-wire serial I/O modes (SCK: External clock input): ( $T_A = -40$  to  $+85$  °C,  $V_{DD} = 1.8$  to  $5.5$  V)

| Parameter                                                                  | Symbol                                 | Conditions                                               |                           | MIN.  | TYP. | MAX.  | Unit |
|----------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------|---------------------------|-------|------|-------|------|
| SCK cycle time                                                             | t <sub>KCY2</sub>                      | $V_{DD} = 2.7$ to $5.5$ V                                |                           | 800   |      |       | ns   |
|                                                                            |                                        |                                                          |                           | 3,200 |      |       | ns   |
| SCK high/low level width                                                   | t <sub>KL2</sub> ,<br>t <sub>KH2</sub> | $V_{DD} = 2.7$ to $5.5$ V                                |                           | 400   |      |       | ns   |
|                                                                            |                                        |                                                          |                           | 1,600 |      |       | ns   |
| SI <sup>Note 1</sup> setup time (referred to $\overline{SCK} \uparrow$ )   | t <sub>SIK2</sub>                      | $V_{DD} = 2.7$ to $5.5$ V                                |                           | 100   |      |       | ns   |
|                                                                            |                                        |                                                          |                           | 150   |      |       | ns   |
| SI <sup>Note 1</sup> hold time (referred to $\overline{SCK} \uparrow$ )    | t <sub>SIH2</sub>                      | $V_{DD} = 2.7$ to $5.5$ V                                |                           | 400   |      |       | ns   |
|                                                                            |                                        |                                                          |                           | 600   |      |       | ns   |
| Delay time from $\overline{SCK} \downarrow$ to SO <sup>Note 1</sup> output | t <sub>KSO2</sub>                      | $R_L = 1$ k $\Omega$ <sup>Note 2</sup><br>$C_L = 100$ pF | $V_{DD} = 2.7$ to $5.5$ V | 0     |      | 300   | ns   |
|                                                                            |                                        |                                                          |                           | 0     |      | 1,000 | ns   |

**Notes 1.** In two-wire serial I/O mode, SO should be read as SB0 or SB1.2.  $R_L$  is the resistance of the SO output line load, while  $C_L$  is the capacitance.

## SBI mode (SCK: Internal clock output (master)): (TA = -40 to +85 °C, VDD = 1.8 to 5.5 V)

| Parameter                                             | Symbol                                 | Conditions                                     |                         | MIN.                       | TYP. | MAX.  | Unit |  |
|-------------------------------------------------------|----------------------------------------|------------------------------------------------|-------------------------|----------------------------|------|-------|------|--|
| SCK cycle time                                        | t <sub>KCY3</sub>                      | $V_{DD} = 2.7$ to 5.5 V                        |                         | 1,300                      |      |       | ns   |  |
|                                                       |                                        |                                                |                         | 3,800                      |      |       | ns   |  |
| SCK high/low level width                              | t <sub>KL3</sub> ,<br>t <sub>KH3</sub> | $V_{DD} = 2.7$ to 5.5 V                        |                         | t <sub>KCY3</sub> /2 - 50  |      |       | ns   |  |
|                                                       |                                        |                                                |                         | t <sub>KCY3</sub> /2 - 150 |      |       | ns   |  |
| SB0/SB1 setup time<br>(referred to SCK $\uparrow$ )   | t <sub>SIK3</sub>                      | $V_{DD} = 2.7$ to 5.5 V                        |                         | 150                        |      |       | ns   |  |
|                                                       |                                        |                                                |                         | 500                        |      |       | ns   |  |
| SB0/SB1 hold time<br>(referred to SCK $\uparrow$ )    | t <sub>SKI3</sub>                      |                                                |                         | t <sub>KCY3</sub> /2       |      |       | ns   |  |
| Delay time from SCK $\downarrow$<br>to SB0/SB1 output | t <sub>KSO3</sub>                      | $R_L = 1$ k $\Omega$<br>Note<br>$C_L = 100$ pF | $V_{DD} = 2.7$ to 5.5 V | 0                          |      | 250   | ns   |  |
|                                                       |                                        |                                                |                         | 0                          |      | 1,000 | ns   |  |
| From SCK $\uparrow$ to SB0/SB1 $\downarrow$           | t <sub>KS8</sub>                       |                                                |                         | t <sub>KCY3</sub>          |      |       | ns   |  |
| From SB0/SB1 $\downarrow$ to SCK $\downarrow$         | t <sub>SBK</sub>                       |                                                |                         | t <sub>KCY3</sub>          |      |       | ns   |  |
| SB0/SB1 low level width                               | t <sub>SBL</sub>                       |                                                |                         | t <sub>KCY3</sub>          |      |       | ns   |  |
| SB0/SB1 high level width                              | t <sub>SBH</sub>                       |                                                |                         | t <sub>KCY3</sub>          |      |       | ns   |  |

**Note**  $R_L$  is the resistance of the SB0/SB1 output line load, while  $C_L$  is the capacitance.

## SBI mode (SCK: External clock input (slave)): (TA = -40 to +85 °C, VDD = 1.8 to 5.5 V)

| Parameter                                             | Symbol                                 | Conditions                                     |                         | MIN.                 | TYP. | MAX.  | Unit |  |
|-------------------------------------------------------|----------------------------------------|------------------------------------------------|-------------------------|----------------------|------|-------|------|--|
| SCK cycle time                                        | t <sub>KCY4</sub>                      | $V_{DD} = 2.7$ to 5.5 V                        |                         | 800                  |      |       | ns   |  |
|                                                       |                                        |                                                |                         | 3,200                |      |       | ns   |  |
| SCK high/low level width                              | t <sub>KL4</sub> ,<br>t <sub>KH4</sub> | $V_{DD} = 2.7$ to 5.5 V                        |                         | 400                  |      |       | ns   |  |
|                                                       |                                        |                                                |                         | 1,600                |      |       | ns   |  |
| SB0/SB1 setup time<br>(referred to SCK $\uparrow$ )   | t <sub>SIK4</sub>                      | $V_{DD} = 2.7$ to 5.5 V                        |                         | 100                  |      |       | ns   |  |
|                                                       |                                        |                                                |                         | 150                  |      |       | ns   |  |
| SB0/SB1 hold time<br>(referred to SCK $\uparrow$ )    | t <sub>SKI4</sub>                      |                                                |                         | t <sub>KCY4</sub> /2 |      |       | ns   |  |
| Delay time from SCK $\downarrow$<br>to SB0/SB1 output | t <sub>KSO4</sub>                      | $R_L = 1$ k $\Omega$<br>Note<br>$C_L = 100$ pF | $V_{DD} = 2.7$ to 5.5 V | 0                    |      | 300   | ns   |  |
|                                                       |                                        |                                                |                         | 0                    |      | 1,000 | ns   |  |
| From SCK $\uparrow$ to SB0/SB1 $\downarrow$           | t <sub>KS8</sub>                       |                                                |                         | t <sub>KCY4</sub>    |      |       | ns   |  |
| From SB0/SB1 $\downarrow$ to SCK $\downarrow$         | t <sub>SBK</sub>                       |                                                |                         | t <sub>KCY4</sub>    |      |       | ns   |  |
| SB0/SB1 low level width                               | t <sub>SBL</sub>                       |                                                |                         | t <sub>KCY4</sub>    |      |       | ns   |  |
| SB0/SB1 high level width                              | t <sub>SBH</sub>                       |                                                |                         | t <sub>KCY4</sub>    |      |       | ns   |  |

**Note**  $R_L$  is the resistance of the SB0/SB1 output line load, while  $C_L$  is the capacitance.

## AC timing measurement points (excluding XT1 input)



## Clock timing



## T10 timing



## Serial transfer timing

## Three-wire serial I/O mode:



## Two-wire serial I/O mode:



## Serial transfer timing

## Bus release signal transfer:



## Command signal transfer:



## Interrupt input timing



## RESET input timing



**DATA HOLD CHARACTERISTICS BY LOW SUPPLY VOLTAGE IN DATA MEMORY STOP MODE**  
( $T_A = -40$  to  $+85$  °C)

| Parameter                                   | Symbol     | Conditions                   | MIN. | TYP.          | MAX. | Unit    |
|---------------------------------------------|------------|------------------------------|------|---------------|------|---------|
| Release signal setting time                 | $t_{SREL}$ |                              | 0    |               |      | $\mu$ s |
| Oscillation settling time <sup>Note 1</sup> | $t_{WAIT}$ | Release by <u>RESET</u>      |      | 56/fcc        |      | $\mu$ s |
|                                             |            | Release by interrupt request |      | <b>Note 2</b> |      | $\mu$ s |

**Notes 1.** CPU operation stop time for preventing unstable operation at the beginning of oscillation.

2. Select either 512/fcc or no wait with the mask option.

**Data hold timing (STOP mode release by RESET)**



**Data hold timing (standby release signal: STOP mode release by interrupt signal)**



## 13. CHARACTERISTIC CURVE (REFERENCE VALUES)

I<sub>DD</sub> vs. V<sub>DD</sub> (When the main system clock is operating at 1.0 MHz with an RC oscillation)

## 14. EXAMPLES OF RC OSCILLATOR FREQUENCY CHARACTERISTICS (REFERENCE VALUES)

f<sub>cc</sub> vs. V<sub>DD</sub> (RC oscillation, R = 22 k $\Omega$ , C = 22 pF)

fcc vs.  $T_A$  (RC oscillation,  $R = 22 \text{ k}\Omega$ ,  $C = 22 \text{ pF}$ )

## 15. PACKAGE DRAWINGS

## 44 PIN PLASTIC QFP (□10)



## NOTE

Each lead centerline is located within 0.16 mm (0.007 inch) of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            | INCHES                    |
|------|------------------------|---------------------------|
| A    | $13.2 \pm 0.2$         | $0.520^{+0.008}_{-0.009}$ |
| B    | $10.0 \pm 0.2$         | $0.394^{+0.008}_{-0.009}$ |
| C    | $10.0 \pm 0.2$         | $0.394^{+0.008}_{-0.009}$ |
| D    | $13.2 \pm 0.2$         | $0.520^{+0.008}_{-0.009}$ |
| F    | 1.0                    | 0.039                     |
| G    | 1.0                    | 0.039                     |
| H    | $0.37^{+0.08}_{-0.07}$ | $0.015^{+0.003}_{-0.004}$ |
| I    | 0.16                   | 0.007                     |
| J    | 0.8 (T.P.)             | 0.031 (T.P.)              |
| K    | $1.6 \pm 0.2$          | $0.063 \pm 0.008$         |
| L    | $0.8 \pm 0.2$          | $0.031^{+0.009}_{-0.008}$ |
| M    | $0.17^{+0.06}_{-0.05}$ | $0.007^{+0.002}_{-0.003}$ |
| N    | 0.10                   | 0.004                     |
| P    | 2.7                    | 0.106                     |
| Q    | $0.125 \pm 0.075$      | $0.005 \pm 0.003$         |
| R    | $3^\circ \pm 7^\circ$  | $3^\circ \pm 7^\circ$     |
| S    | 3.0 MAX.               | 0.119 MAX.                |

S44GB-80-3BS

## 42PIN PLASTIC SHRINK DIP (600 mil)



## NOTES

- 1) Each lead centerline is located within 0.17 mm (0.007 inch) of its true position (T.P.) at maximum material condition.
- 2) Item "K" to center of leads when formed parallel.

| ITEM | MILLIMETERS            | INCHES                    |
|------|------------------------|---------------------------|
| A    | 39.13 MAX.             | 1.541 MAX.                |
| B    | 1.78 MAX.              | 0.070 MAX.                |
| C    | 1.778 (T.P.)           | 0.070 (T.P.)              |
| D    | $0.50 \pm 0.10$        | $0.020^{+0.004}_{-0.005}$ |
| F    | 0.9 MIN.               | 0.035 MIN.                |
| G    | $3.2 \pm 0.3$          | $0.126 \pm 0.012$         |
| H    | 0.51 MIN.              | 0.020 MIN.                |
| I    | 4.31 MAX.              | 0.170 MAX.                |
| J    | 5.08 MAX.              | 0.200 MAX.                |
| K    | 15.24 (T.P.)           | 0.600 (T.P.)              |
| L    | 13.2                   | 0.520                     |
| M    | $0.25^{+0.10}_{-0.05}$ | $0.010^{+0.004}_{-0.003}$ |
| N    | 0.17                   | 0.007                     |
| R    | $0 \sim 15^\circ$      | $0 \sim 15^\circ$         |

P42C-70-600A-1

## 16. RECOMMENDED SOLDERING CONDITIONS

The μPD750104, μPD750106, and μPD750108 should be soldered and mounted under the following recommended conditions.

For technical information, see the following website.

Semiconductor Device Mount Manual (<http://www.necel.com/pkg/en/mount/index.html>)

**Table 16-1. Surface Mounting Type Soldering Conditions**

(1) μPD750104GB-xxxx-3BS-MTX: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)  
μPD750106GB-xxxx-3BS-MTX: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)  
μPD750108GB-xxxx-3BS-MTX: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)  
μPD750104GB(A)-xxxx-3BS-MTX: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)  
μPD750106GB(A)-xxxx-3BS-MTX: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)  
μPD750108GB(A)-xxxx-3BS-MTX: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)

| Soldering Method | Soldering Conditions                                                                                                                        | Recommended Condition Symbol |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher), Count: Three times or less                                     | IR35-00-3                    |
| VPS              | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher), Count: Three times or less                                     | VP15-00-3                    |
| Wave soldering   | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once<br>Preheating temperature: 120°C max. (package surface temperature) | WS60-00-1                    |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)                                                                             | –                            |

**Caution** Do not use different soldering methods together (except for partial heating).

**Remark** For soldering methods and conditions other than those recommended above, contact an NEC Electronics sales representative.

★ (2) μPD750104GB-xxxx-3BS-MTX-A: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)

μPD750106GB-xxxx-3BS-MTX-A: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)

μPD750108GB-xxxx-3BS-MTX-A: 44-pin plastic QFP (10 × 10 mm, 0.8 mm pitch)

Undefined

**Remark** Products with “-A” at the end of the part number are lead-free products.

Table 16-2. Insertion Type Soldering Conditions

μPD750104CU-xxxx: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
μPD750106CU-xxxx: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
μPD750108CU-xxxx: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
★ μPD750104CU-xxxx-A: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
★ μPD750106CU-xxxx-A: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
★ μPD750108CU-xxxx-A: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
μPD750104CU(A)-xxxx: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
μPD750106CU(A)-xxxx: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)  
μPD750108CU(A)-xxxx: 42-pin plastic shrink DIP (600 mil, 1.778 mm pitch)

| Soldering method          | Soldering conditions                                             |
|---------------------------|------------------------------------------------------------------|
| Wave soldering (pin only) | Solder bath temperature: 260°C max., Time: 10 seconds max.       |
| Partial heating           | Pin temperature: 300°C max., Time: 3 seconds max. (for each pin) |

**Caution** Apply wave soldering to pins only. See to it that the jet solder does not contact with the chip directly.

**Remarks**

1. Products with "-A" at the end of the part number are lead-free products.
2. For soldering methods and conditions other than those recommended above, contact an NEC Electronics sales representative.

APPENDIX A FUNCTIONS OF THE  $\mu$ PD750008,  $\mu$ PD750108, AND  $\mu$ PD75P0116

(1/2)

| Item                                                         | $\mu$ PD750008                                                                                                                           | $\mu$ PD750108                                                                                                                                                                  | $\mu$ PD75P0116                                                                                                           |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Program memory                                               | Masked ROM<br>0000H - 1FFFFH<br>(8,192 × 8 bits)                                                                                         |                                                                                                                                                                                 | One-time PROM<br>0000H - 3FFFFH<br>(16,384 × 8 bits)                                                                      |
| Data memory                                                  | 000H - 1FFH<br>(512 × 4 bits)                                                                                                            |                                                                                                                                                                                 |                                                                                                                           |
| CPU                                                          | 75XL CPU                                                                                                                                 |                                                                                                                                                                                 |                                                                                                                           |
| General-purpose register                                     | (4 bits × 8 or 8 bits × 4) × 4 banks                                                                                                     |                                                                                                                                                                                 |                                                                                                                           |
| Main system clock oscillator                                 | Crystal/ceramic oscillator                                                                                                               | RC oscillator (with external resistor and capacitor)                                                                                                                            |                                                                                                                           |
| Time required for start after reset                          | 217/fx, 215/fx<br>(selected using a mask option)                                                                                         | Fixed to 56/fcc                                                                                                                                                                 |                                                                                                                           |
| Wait time applied when STOP mode is released by an interrupt | 220/fx, 217/fx, 215/fx, 213/fx (selected according to BTM setting)                                                                       | 2 <sup>9</sup> /fcc or no wait<br>(selected using a mask option)                                                                                                                | Fixed to 2 <sup>9</sup> /fcc                                                                                              |
| Subsystem clock oscillator                                   | Crystal oscillator                                                                                                                       |                                                                                                                                                                                 |                                                                                                                           |
| Instruction execution time                                   | When selecting the main system clock                                                                                                     | • 0.95, 1.91, 3.81, or 15.3 $\mu$ s (when operating at fx = 4.19 MHz)<br>• 0.67, 1.33, 2.67, or 10.7 $\mu$ s (when operating at fx = 6.0 MHz)                                   | • 4, 8, 16, or 64 $\mu$ s (when operating at fcc = 1.0 MHz)<br>• 2, 4, 8, or 32 $\mu$ s (when operating at fcc = 2.0 MHz) |
|                                                              | When selecting the subsystem clock                                                                                                       | 122 $\mu$ s (when operating at 32.768 kHz)                                                                                                                                      |                                                                                                                           |
| I/O port                                                     | CMOS input                                                                                                                               | 8 (Built-in pull-up resistors that can be connected by software: 7)                                                                                                             |                                                                                                                           |
|                                                              | CMOS I/O                                                                                                                                 | 18 (Built-in pull-up resistors that can be connected by software)                                                                                                               |                                                                                                                           |
|                                                              | N-ch open-drain I/O                                                                                                                      | 8 (Pull-up resistors that can be incorporated by mask option)<br>Withstand voltage of 13 V                                                                                      | 8 (No mask option)<br>Withstand voltage of 13 V                                                                           |
|                                                              | Total                                                                                                                                    | 34                                                                                                                                                                              |                                                                                                                           |
| Timer                                                        | 4 channels<br>• 8-bit timer counter: 1<br>• 8-bit timer/event counter: 1<br>• Basic interval timer/watchdog timer: 1<br>• Clock timer: 1 | 4 channels<br>• 8-bit timer counter (clock timer output function provided): 1<br>• 8-bit timer/event counter: 1<br>• Basic interval timer/watchdog timer: 1<br>• Clock timer: 1 |                                                                                                                           |

(2/2)

| Item                          | $\mu$ PD750008                                                                                                                                                                                                                                      | $\mu$ PD750108                                                                                                                                                                                                                                                                                 | $\mu$ PD75P0116 |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Serial interface              | 3 modes supported <ul style="list-style-type: none"> <li>Three-wire serial I/O mode: First transferred bit switchable between LSB and MSB</li> <li>Two-wire serial I/O mode</li> <li>SBI mode</li> </ul>                                            |                                                                                                                                                                                                                                                                                                |                 |
| Clock output (PCL)            | <ul style="list-style-type: none"> <li><math>\phi</math>, 524, 262, or 65.5 kHz (when the main system clock operates at 4.19 MHz)</li> <li><math>\phi</math>, 750, 375, or 93.8 kHz (when the main system clock operates at 6.0 MHz)</li> </ul>     | <ul style="list-style-type: none"> <li><math>\phi</math>, 125, 62.5, or 15.6 kHz (when the main system clock operates at 1.0 MHz)</li> <li><math>\phi</math>, 250, 125, or 31.3 kHz (when the main system clock operates at 2.0 MHz)</li> </ul>                                                |                 |
| Buzzer output (BUZ)           | <ul style="list-style-type: none"> <li>2, 4, or 32 kHz (when the main system clock operates at 4.19 MHz or the subsystem clock operates at 32.768 kHz)</li> <li>2.93, 5.86, or 46.9 kHz (when the main system clock operates at 6.0 MHz)</li> </ul> | <ul style="list-style-type: none"> <li>2, 4, or 32 kHz (when the subsystem clock operates at 32.768 kHz)</li> <li>0.488, 0.977, or 7.813 kHz (when the main system clock operates at 1.0 MHz)</li> <li>0.977, 1.953, or 15.625 kHz (when the main system clock operates at 2.0 MHz)</li> </ul> |                 |
| Vectored interrupt            | External: 3, internal: 4                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                |                 |
| Test input                    | External: 1, internal: 1                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                |                 |
| Supply voltage                | $V_{DD} = 2.2$ to $5.5$ V                                                                                                                                                                                                                           | $V_{DD} = 1.8$ to $5.5$ V                                                                                                                                                                                                                                                                      |                 |
| Operating ambient temperature | $T_A = -40$ to $+85$ °C                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                |                 |
| Package                       | <ul style="list-style-type: none"> <li>42-pin plastic shrink DIP (600 mil, 1.778-mm pitch)</li> <li>44-pin plastic QFP (10 × 10 mm, 0.8-mm pitch)</li> </ul>                                                                                        |                                                                                                                                                                                                                                                                                                |                 |

## APPENDIX B DEVELOPMENT TOOLS

The following development tools are provided for the development of a system which employs the μPD750108. In the 75XL series, use the common relocatable assembler together with a device file of each model.

## Language processors

| RA75X relocatable assembler | Host machine         | OS                                                     | Distribution media            | Part number |
|-----------------------------|----------------------|--------------------------------------------------------|-------------------------------|-------------|
|                             |                      | MS-DOS™<br>Ver. 3.30<br>to<br>Ver. 6.2 <sup>Note</sup> | 3.5-inch 2HD<br>5.25-inch 2HD |             |
| IBM PC/ATTM and compatibles | See "OS for IBM PC." | 3.5-inch 2HC                                           | μS7B13RA75X                   |             |
|                             |                      | 5.25-inch 2HC                                          | μS7B10RA75X                   |             |

| Device file               | Host machine         | OS                                                    | Distribution media            | Part number |
|---------------------------|----------------------|-------------------------------------------------------|-------------------------------|-------------|
|                           |                      | MS-DOS<br>Ver. 3.30<br>to<br>Ver. 6.2 <sup>Note</sup> | 3.5-inch 2HD<br>5.25-inch 2HD |             |
| IBM PC/AT and compatibles | See "OS for IBM PC." | 3.5-inch 2HC                                          | μS7B13DF750008                |             |
|                           |                      | 5.25-inch 2HC                                         | μS7B10DF750008                |             |

**Note** These software products cannot use the task swap function, which is available in MS-DOS Ver. 5.00 or later.

**Remark** The operations of the assembler and device file are guaranteed only on the above host machines and OSs.

## PROM programming tools

|          |                    |                                                                                                                                                                                                                                                                                                   |                                                               |                               |
|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------|
| Hardware | PG-1500            | The PG-1500 PROM programmer is used together with an accessory board and optional program adapter. It allows the user to program a single chip microcontroller containing PROM from a standalone terminal or a host machine. The PG-1500 can be used to program typical 256K-bit to 4M-bit PROMs. |                                                               |                               |
|          | PA-75P008CU        | The PA-75P008CU is a PROM programmer adapter provided for the μPD75P0116CU/GB. It is used in conjunction with the PG-1500.                                                                                                                                                                        |                                                               |                               |
| Software | PG-1500 controller | This program enables the host machine to control the PG-1500 through the serial and parallel interfaces.                                                                                                                                                                                          |                                                               |                               |
|          |                    | Host machine                                                                                                                                                                                                                                                                                      | OS                                                            | Distribution media            |
|          |                    | PC-9800 series                                                                                                                                                                                                                                                                                    | ( MS-DOS<br>Ver. 3.30<br>to<br>Ver. 6.2 <small>Note</small> ) | 3.5-inch 2HD<br>5.25-inch 2HD |
|          |                    | IBM PC/AT and<br>compatibles                                                                                                                                                                                                                                                                      | See "OS for IBM PC."                                          | 3.5-inch 2HD<br>5.25-inch 2HC |

**Note** These software products cannot use the task swap function, which is available in MS-DOS Ver. 5.00 or later.

**Remark** Operation of the PG-1500 controller is guaranteed only on the above host machines and OSs.

**Debugging tools**

The in-circuit emulators (IE-75000-R and IE-75001-R) are provided to debug programs used for the μPD750108.

The system configuration is shown below.

|          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         |                                                          |
|----------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|
| Hardware | IE-75000-R <sup>Note 1</sup> | <p>The IE-75000-R is an in-circuit emulator used to debug hardware and software when developing an application system using the 75X series and 75XL series. Use this emulator together with optional emulation board IE-75300-R-EM and emulation probe EP-75008CU-R or EP-75008GB-R to develop application systems of the μPD750108 subseries.</p> <p>For efficient debugging, connect the emulator to the host machine and a PROM programmer.</p> <p>The IE-75000-R contains emulation board IE-75000-R-EM. The board is connected to the IE-75000-R.</p> |                                                         |                                                          |
|          | IE-75001-R                   | <p>The IE-75001-R is an in-circuit emulator used to debug hardware and software when developing an application system using the 75X series and 75XL series. Use this emulator together with optional emulation board IE-75300-R-EM and emulation probe EP-75008CU-R or EP-75008GB-R to develop application systems of the μPD750108 subseries.</p> <p>For efficient debugging, connect the emulator to the host machine and a PROM programmer.</p>                                                                                                         |                                                         |                                                          |
|          | IE-75300-R-EM                | <p>The IE-75300-R-EM is an emulation board used to evaluate an application system using the μPD750108 subseries.</p> <p>Use this board together with the IE-75000-R or IE-75001-R.</p>                                                                                                                                                                                                                                                                                                                                                                     |                                                         |                                                          |
|          | EP-75008CU-R                 | <p>The EP-75008CU-R is an emulation probe for the μPD750108CU.</p> <p>Connect this emulation probe to the IE-75000-R or IE-75001-R, and the IE-75300-R-EM.</p>                                                                                                                                                                                                                                                                                                                                                                                             |                                                         |                                                          |
|          | EP-75008GB-R                 | <p>The EP-75008GB-R is an emulation probe for the μPD750108GB.</p> <p>Connect this emulation probe to the IE-75000-R or IE-75001-R, and the IE-75300-R-EM.</p>                                                                                                                                                                                                                                                                                                                                                                                             |                                                         |                                                          |
|          | EV-9200G-44                  | <p>A 44-pin conversion socket, the EV-9200G-44, supplied with this probe facilitates the connection of the probe to the target system.</p>                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                         |                                                          |
| Software | IE control program           | <p>This program enables the host machine to control the IE-75000-R or IE-75001-R through the RS-232-C and Centronics interface.</p>                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                         |                                                          |
|          |                              | Host machine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OS                                                      | Distribution media                                       |
|          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MS-DOS<br>Ver. 3.30<br>to<br>Ver. 6.2 <sup>Note 2</sup> | 3.5-inch 2HD<br>5.25-inch 2HD                            |
|          |                              | IBM PC/AT and compatibles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | See "OS for IBM PC."                                    | 3.5-inch 2HC<br>5.25-inch 2HC                            |
|          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         | μS5A13IE75X<br>μS5A10IE75X<br>μS7B13IE75X<br>μS7B10IE75X |
|          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         |                                                          |

**Notes** 1. Maintenance service only

2. These software products cannot use the task swap function, which is available in MS DOS Ver. 5.00 or later.

**Remarks** 1. Operation of the IE control program is guaranteed only on the above host machines and OSs.

2. The μPD750104, μPD750106, μPD750108, and μPD750116 are collectively called the μPD750108 subseries.

**OS for IBM PC**

The following IBM PC OSs are supported.

| OS       | Version                                           |
|----------|---------------------------------------------------|
| PC DOS™  | Ver. 5.02 to Ver. 6.3<br>J6.1/VNote to J6.3/VNote |
| MS-DOS   | Ver. 5.0 to Ver. 6.22<br>5.0/VNote to 6.2/VNote   |
| IBM DOS™ | J5.02/VNote                                       |

**Note** Only English version is supported.

**Caution** These software products cannot use the task swap function, which is available in MS-DOS Ver. 5.0 or later.

## APPENDIX C RELATED DOCUMENTS

Some documents are preliminary editions, but they are not so specified in the tables below.

## Documents related to devices

| Document name                                                         | Document number |                       |
|-----------------------------------------------------------------------|-----------------|-----------------------|
|                                                                       | Japanese        | English               |
| μPD750104, 750106, 750108, 750104(A), 750106(A), 750108(A) Data Sheet | U12301J         | U12301E (This manual) |
| μPD75P0116 Data Sheet                                                 | U12603J         | U12603E               |
| μPD750108 User's Manual                                               | U11330J         | U11330E               |
| μPD750008, 750108 Instruction List                                    | U11456J         | -                     |
| 75XL Series Selection Guide                                           | U10453J         | U10453E               |

## Documents related to development tools

|          | Document name                         | Document number              |          |
|----------|---------------------------------------|------------------------------|----------|
|          |                                       | Japanese                     | English  |
| Hardware | IE-75000-R/IE-75001-R User's Manual   | EEU-846                      | EEU-1416 |
|          | IE-75300-R-EM User's Manual           | U11354J                      | U11354E  |
|          | EP-75008CU-R User's Manual            | EEU-699                      | EEU-1317 |
|          | EP-75008GB-R User's Manual            | EEU-698                      | EEU-1305 |
|          | PG-1500 User's Manual                 | U11940J                      | EEU-1335 |
| Software | RA75X Assembler Package User's Manual | Operation                    | EEU-731  |
|          |                                       | Language                     | EEU-730  |
|          | PG-1500 Controller User's Manual      | PC-9800 series (MS-DOS) base | EEU-704  |
|          |                                       | IBM PC series (PC DOS) base  | EEU-5008 |
|          |                                       |                              | U10540E  |

## Other related documents

| Document name                                                | Document number |          |
|--------------------------------------------------------------|-----------------|----------|
|                                                              | Japanese        | English  |
| IC Package Manual                                            | C10943X         |          |
| Semiconductor Device Mounting Technology Manual              | C10535J         | C10535E  |
| Quality Grade on NEC Semiconductor Devices                   | C11531J         | C11531E  |
| Reliability and Quality Control of NEC Semiconductor Devices | C10983J         | C10983E  |
| Electrostatic Discharge (ESD) Test                           | MEM-539         | -        |
| Semiconductor Device Quality Guarantee Guide                 | C11893J         | MEI-1202 |
| Microcontroller-Related Products Guide - by third parties    | U11416J         | -        |

**Caution The above related documents are subject to change without notice. Be sure to use the latest edition when you design your system.**

---

NOTES FOR CMOS DEVICES

---

**① VOLTAGE APPLICATION WAVEFORM AT INPUT PIN**

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN).

**② HANDLING OF UNUSED INPUT PINS**

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to  $V_{DD}$  or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

**③ PRECAUTION AGAINST ESD**

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

**④ STATUS BEFORE INITIALIZATION**

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

**⑤ POWER ON/OFF SEQUENCE**

In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current.

The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.

**⑥ INPUT OF SIGNAL DURING POWER OFF STATE**

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

## Regional Information

Some information contained in this document may vary from country to country. Before using any NEC Electronics product in your application, please contact the NEC Electronics office in your country to obtain a list of authorized representatives and distributors. They will verify:

- Device availability
- Ordering information
- Product release schedule
- Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

### [GLOBAL SUPPORT]

<http://www.necel.com/en/support/support.html>

#### NEC Electronics America, Inc. (U.S.)

Santa Clara, California  
Tel: 408-588-6000  
800-366-9782

#### NEC Electronics (Europe) GmbH

Duesseldorf, Germany  
Tel: 0211-65030

#### NEC Electronics Hong Kong Ltd.

Hong Kong  
Tel: 2886-9318

##### • Sucursal en España

Madrid, Spain  
Tel: 091-504 27 87

#### NEC Electronics Hong Kong Ltd.

Seoul Branch  
Seoul, Korea  
Tel: 02-558-3737

##### • Succursale Française

Vélizy-Villacoublay, France  
Tel: 01-30-67 58 00

#### NEC Electronics Shanghai Ltd.

Shanghai, P.R. China  
Tel: 021-5888-5400

##### • Filiale Italiana

Milano, Italy  
Tel: 02-66 75 41

#### NEC Electronics Taiwan Ltd.

Taipei, Taiwan  
Tel: 02-2719-2377

##### • Branch The Netherlands

Eindhoven, The Netherlands  
Tel: 040-265 40 10

#### NEC Electronics Singapore Pte. Ltd.

Novena Square, Singapore  
Tel: 6253-8311

##### • Tyskland Filial

Taeby, Sweden  
Tel: 08-63 87 200

##### • United Kingdom Branch

Milton Keynes, UK  
Tel: 01908-691-133

MS-DOS is a registered trademark or trademark of Microsoft Corporation in the United States and/or other countries.  
IBM DOS, PC/AT, and PC DOS are trademarks of IBM Corporation.

These commodities, technology or software, must be exported in accordance with the export administration regulations of the exporting country.  
Diversion contrary to the law of that country is prohibited.

- The information in this document is current as of August, 2005. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

"Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.

"Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).

"Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).