# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

### DATA SHEET



# MOS INTEGRATED CIRCUIT μPD17P23

# SINGLE-CHIP MICROCOMPUTER BUILT-IN EPROM, PRESCALER, PLL FREQUENCY SYNTHESIZER, IF COUNTER AND LCD DRIVER

 $\mu$ PD17P23 is a 4-bit CMOS microcomputer for digital tuning, containing EPROM, a prescaler which can work within the range of up to 150 MHz, a PLL frequency synthesizer, IF counter and a LCD driver (1/2 duty, 1/2 bias) in one chip.

The CPU can perform the 4-bit parallel addition/subtraction (AD and SU instructions), logical operation (EXL instruction, etc.), plural bit tests (TMT instruction, etc.), and set/reset of carry F/F (STC instruction, etc.), and it also has a timer function. The computer is outlined by 64-pin QFP and it contains various I/O ports controlled by powerful instructions (IN and OUT instructions), serial interfaces (serial I/O and shift clock), 6-bit A/D converter, and frequency/duty variable pulse port (CGP: Clock Generator Port).

The device contains a 16-bit frequency counter so that it can be used to select any specific station by counting intermediate frequency in FM/AM tuners.

The analog characteristics (PLL) of  $\mu$ PD17P23 are different from the  $\mu$ PD1723 cases. Using device really should be evaluated about time constance. Operating Frequency of prescaler is 200 MHz MAX. in  $\mu$ PD1723, but it is 150 MHz MAX. in  $\mu$ PD17P23.

#### FEATURES

- 4-bit microcomputer for digital tuning
- Containing a prescaler (two modulus prescaler: 150 MHz MAX.), the PLL frequency synthesizer, IF counter and the LCD drivers.
- Single 5 V ± 10 % power supply
- Low power consumption CMOS
- Easy data memory (RAM) backup (by the CE pin)
- Program memory (ROM): 16 bits x 2040 steps
- Data memory (RAM): 4 bits x 256 words
- 94 types of powerful instruction set (all by one-word instruction)
- Instruction execution time: 33.3 µsec (with 4.5 MHz crystal resonator)
- Various addition/subtraction instructions (addition: 12 types, subtraction: 12 types)
- Powerful composite judge instructions (AIS + AIN)
- Storage to storage data transfer in a same row address
- Indirect transfer between registers (MVRD and MVRS instructions)
- Sixteen powerful general registers (on RAM space)
- Three stack levels
- Containing a LCD driver (1/2 duty, 1/2 bias, frame frequency = 100 Hz, driving voltage = 5 V ± 10 %, 56 segments MAX.)
- Containing the PLA (Programmable Logic Array) for indications (LCD pattern)
- Clock can be stopped by the CKSTP instruction (Supply current = 10 µA or less)
- Eight I/O ports (PA<sub>0</sub> to PA<sub>3</sub>: 1-bit I/O setting, PC<sub>0</sub> to PC<sub>3</sub>: 4-bit I/O setting)

- 12 output ports (PB<sub>0</sub> to PB<sub>3</sub>, PD<sub>1</sub> to PD<sub>3</sub>, CGP, PL<sub>0</sub> to PL<sub>3</sub>: for CMOS output, note that ports PL<sub>0</sub> to PL<sub>3</sub> are also used as a LCD segment pin.)
- Serial interface (PA<sub>3</sub>/SCK: shift clock, PA<sub>2</sub>/SI: serial input, PB<sub>0</sub>/SO: serial output, 8-bit I/O, SIO instruction)
- 6-bit A/D converter (V<sub>ref</sub> = V<sub>DD</sub>, sequential comparison method by a program: TADT and TADF instructions)
- CGP (Clock Generator Port) is provided (Output of 64 divided-frequencies based on 180 kHz or 18 kHz; Duty on 2.69 kHz varying into 64 steps)
- Providing key source output pins (LCD<sub>0</sub>/KS<sub>0</sub> to LCD<sub>15</sub>/KS<sub>15</sub>) which are also used as LCD segment pins
- Input ports used only for key input (K<sub>0</sub> to K<sub>3</sub>)
- Powerful I/O instructions (IN and OUT instructions)
- Test on status of input and output ports (TPT and TPF instructions)
- Edge trigger interrupt function (by JNT pin)
- IF counter is provided. (16 bits, Gate time: 1 ms, 4 ms, 8 ms, and infinity, Maximum input frequency: FMIF = 20 MHz, AMIF = 5 MHz)
- Containing a timer F/F (setting: every 125 ms. Clock function can be easily set.)
- Providing the interval pulse output (internal output) (pulse at every 5 ms (200 Hz, duty 60 %); Being tested by TIP instruction.)
- Test on locked condition of the PLL (TUL instruction)
- Transfer of data of dividing ratio and dividing method and reference frequency to PLL by one instruction (PLL instruction)
- Frequency input pins are provided for both AM and FM.
   (Maximum input frequency: VCOL pin = 30 MHz, VCOH pin = 150 MHz)
- Two types of frequency dividing methods (pulse swallowing method and direct method) can be selected using a program.
- Two independent Error Out output (EO<sub>1</sub> and EO<sub>2</sub> pins)
- Seven different reference frequencies can be selected using a program. (1, 5, 6.25, 9, 10, 12.5, and 25 kHz)
- Built-in mask ROM: μPD1723

### ORDERING INFORMATION

Order Code

Package

µPD17P23GF-3BE

64-pin plastic QFP (bent lead)

### PIN CONFIGURATION (Top View)



NC : No Connection

## PIN DESCRIPTION

| PIN NO. | SYMBOL                             | PIN NAME                                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OUTPUT TYPE      |
|---------|------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 1       | NC                                 | No-<br>Connection                       | This pin is not connected to an internal chip so that it cannot be used. However, it can be used for GND, OPEN. and $V_{DD}$ connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                |
| 2<br>3  | EO <sub>1</sub><br>EO <sub>2</sub> | Error<br>Output                         | Error output pin for PLL. If divided frequency of a local oscil-<br>lator (VCO output) is higher than the reference frequency, high<br>level signals sent from these pins and if it is lower than the<br>reference frequency, low level signal is output from them. If the<br>two frequencies are the same, it becomes a floating. This output<br>is sent to the external LPF (Low Pass Filter), then is output to<br>a varactor diode via the LPF. Since EO <sub>1</sub> and EO <sub>2</sub> output same<br>wave form, either one can be selected.                                                                                        | CMOS<br>3-states |
| 4<br>8  | Vdd1<br>Vdd2                       | Power<br>Supply                         | These are device power pins which supplies the voltage of 5 V $\pm$ 10 % while the device is in operation. The voltage can be lowered to 2.5 V when the internal data memory (RAM) is provided (when the CKSTP instruction is executed). If the voltage of 0 to 4.5 V is supplied to this pin, the device is reset and the program starts from Address 0. (See the TIMER F/F in Section 1.5). Pin 4 and pin 8 must be connected in the same electric potential condition. VDD1 (4 pin) is a device power pin for analog (PLL, A/D converter, INT and CE), VDD2 (8 pin) is a device power pin for digital (CPU, LCD driver and IF counter). |                  |
| 5       | VCOL                               | AM Local<br>Oscillation<br>Signal Input | This inputs the AM local oscillation output (VCO output) in the range of 0.50 to 30 MHz (0.3 $V_{p-p}$ minimum).<br>This pin becomes active when the direct frequency dividing method is selected. When the direct frequency dividing method is selected, the dividing ratio varies from 16 to $(2^{12} - 1.)$<br>When the pulse swallowing method is selected, the AM pin automatically, becomes pull-down state (GND).<br>The output have to be cut by a capacitor to be input because an AC amplifier is provided in the device.                                                                                                        | Input            |
| 6       | VCOH                               | FM Local<br>Oscillation<br>Signal Input | Local oscillation output (VCO output) in the range of 10 to 150 MHz (0.3 $V_{p-p}$ minimum) is input to this pin. The dividing ratio when the pulse swallowing method is selected varies from 1024 to (2 <sup>17</sup> – 1). The FM pin becomes pull-down state (GND) automatically when the direct dividing method is selected. Since an AC amplifier is contained, output should be cut by a capacitor to be input. (See Section 2.4, PLL REGISTOR, for details.)                                                                                                                                                                        | Input            |

)

)

÷.

-----

| PIN NO.              | SYMBOL                                                                                        | PIN NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | OUTPUT TYPE       |
|----------------------|-----------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 7                    | CE                                                                                            | Chip<br>Enable | Device selection signal input pin.<br>This pin is set to high level when the device performs normal operation (This pin is set to low level when the device is not used). The PLL becomes disable state while this pin is in low level. However, input of 134 $\mu$ s or less cannot be accepted.<br>If the CKSTP instruction is executed while the CE pin is in the low level, the internal clock generator and the CPU halt their motions and the memory holding state can be obtained in the low current consumption state (10 $\mu$ A or less).<br>(CKSTP instruction is only effective when the CE is in the low level. When the CE is in the high level, it does the same operation as that of the NOP instruction.) At this time the display output (from LCD <sub>0</sub> to LCD <sub>27</sub> , COM <sub>1</sub> , and COM <sub>2</sub> ) automatically become the display-off mode (low level).<br>If the CE pin is changed from the low level to high level, the device is reset and the program starts from address zero. (See 1.5 the TIMER F/F.) At this time, the I/O ports (Port A and Port C) become the input mode.                                                                                                             | Input             |
| 9<br>to<br>11        | PD <sub>1</sub><br>to<br>PD <sub>3</sub>                                                      | Port D         | These pins are 3-bit output ports. (See Notes 1 and 3.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CMOS<br>push-pull |
| 12<br>to<br>15       | PCO<br>to<br>PC3                                                                              | Port C         | These pins are 4-bit I/O ports. Any of these become an output<br>port when OUT, SPB, or RPB instruction is executed for the<br>Port C. Any of these become an input port when IN instruction<br>is executed for the port. (Refer to Notes 1, 2 and 3.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CMOS<br>push-pull |
| 16<br>17<br>18<br>19 | PA <sub>0</sub> /AMIF<br>PA <sub>1</sub> /FMIF<br>PA <sub>2</sub> /SI<br>PA <sub>3</sub> /SCK | Port A         | These pins are 4-bit I/O ports. 1-bit I/O assignment can be done<br>at these ports. The assignment is specified by the contents of<br>address 1FH in the data memory BANKO (RAM). These ports<br>can be used as a serial interface in the SIO instruction. At this<br>time, pin PA3 functions as a SCK (Shift Clock) pin. Likewise,<br>pin PA2 and pin PB0 function as a SI (Serial Input) pin and a SO<br>(Serial Output) pin, respectively.<br>When the device is reset ( $V_{DD} = Low \rightarrow High$ , CE = $Low \rightarrow High$ )<br>and the CKSTP instruction is executed, these ports become the<br>input mode. When PA3 is used as the SCK pin, PA3 has to be<br>pulled up using a resistor. If the pin is used without the above<br>operation, shift clock is not output correctly.<br>PA0 and PA1 are used as a pin for frequency measurement. PA0<br>and PA1 work as the AMIF pin and the FMIF pin, respectively.<br>The maximum input frequency for the AMIF pin is 5 MHz and<br>that for the FMIF is 20 MHz. If the AMIF pin is selected, input<br>signals are directly input to the IF counter. If the FMIF pin is<br>selected, input signals are input to the IF counter via a 1/2<br>frequency divider. (See Notes 1 and 2.) | CMOS<br>push-pull |
| 20<br>to<br>23       | PB <sub>0</sub> /SO<br>to<br>PB <sub>3</sub>                                                  | Port B         | These pins are 4-bit output ports. Pin $PB_0$ is used as a SO (Serial Output) pin by executing the SIO instruction (See Notes1 and 3.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CMOS<br>push-pull |
| 24<br>25             | XO<br>XI                                                                                      | X'tal          | These pins are connection pins for crystal resonator. Connect<br>a 4.5 MHz crystal resonator and adjust the oscillator frequency<br>(4.5 MHz) by monitoring the LCD driver waveform.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CMOS<br>Input     |

| PIN NO.        | SYMBOL                                                            | PIN NAME                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OUTPUT TYPE       |
|----------------|-------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 26<br>58       | GND <sub>1</sub><br>GND <sub>2</sub>                              | Ground                     | Ground pin of the device.<br>(Note) pin 26 and pin 58 are not connected in the chip so that<br>there is no need to supply voltage to both pins. Power should<br>be supplied to any one pin to operate the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                   |
| 27             | CGP                                                               | Clock<br>Generator<br>Port | CGP (Clock Generator Port) or one-bit output port (PG2) can be<br>selected by the program. When this pin is used as the CGP, two<br>functions, VDP (Variable Duty Pulse) function and SG (Signal<br>Generator) function, can be selected by the program. The VDP<br>function can continuously output 2.69 kHz of pulses and can<br>change the duty of the pulses into 64 steps using the program.<br>The SG function can output the frequency divided into 64 steps<br>(duty 50 %) after varying it by the program where the reference<br>frequency is 18 kHz or 180 kHz.<br>When the device is reset ( $V_{DD} = Low \rightarrow High$ , CE = $Low \rightarrow High$ )<br>or when the CKSTP instruction is executed, the CGP pin be-<br>comes the low level. (See the Note 1.)                                                                                                                                                                                                                                                                                                                                                                                                                            | CMOS<br>push-pull |
| 28<br>to<br>55 | LCD <sub>27</sub> /PL3<br>to<br>LCD <sub>0</sub> /KS <sub>0</sub> | LCD<br>Segment<br>Output   | These pins are segment signal output pins for the LCD panel. Up to 56 dots of display can be made by using the matrix of COM <sub>1</sub> and COM <sub>2</sub> . Output to these pins can be done by executing the LCDD instruction. Contents of any address in the data memory (RAM) specified by the first operand of the LCDD instruction is output to the column of the LCD matrix specified by the second operand. (See LCD DRIVER in Section 8.) If an even numbered column is specified at the time, the contents specified by the first operand is output to these pins through the segment PLA (Programmable Logic Array). The segment PLA can generate 32 types of patterns. (See PLA in Section 10.) When pins from LCD <sub>27</sub> /PL <sub>3</sub> to LCD <sub>24</sub> /PL <sub>0</sub> are not used as LCD segment signal output pins, they can be used as the signal source of key matrix. In this case, display data and key source signals are output from these pins using the time sharing method. (Note) Low level signals are automatically output (Display Off Mode) when power is applied (V <sub>DD</sub> = Low $\rightarrow$ High) and when the CKSTP instruction is executed. | CMOS<br>push-pull |
| 56<br>57       | COM1<br>COM2                                                      | LCD<br>Common<br>Output    | These pins are output pins of the common signals for the LCD panel. Up to 56 dots of display can be made by using the matrix of LCD <sub>0</sub> to LCD <sub>27</sub> .<br>Three values (GND, 1/2 V <sub>DD</sub> , and V <sub>DD</sub> ) are output in every 5 ms with 100 Hz of frequency. When $\pm$ V <sub>DD</sub> of potential difference arises between these pins and the LCDs from LCD <sub>0</sub> to LCD <sub>27</sub> , the segment will be indicated. (See LCD DRIVER in Section 8.)<br>(Note) Low level is automatically output (Display Off Mode) when power is applied (V <sub>DD</sub> = Low $\rightarrow$ High) and when the CKSTP instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CMOS<br>push-pull |

| PIN NO,        | SYMBOL                                 | PIN NAME                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                               | OUTPUT TYPE |
|----------------|----------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 59<br>to<br>62 | K <sub>0</sub><br>to<br>K <sub>3</sub> | Key-return<br>Signal Input | These are 4-bit input ports used for key matrix input. When the KIN instruction or the KI instruction is executed, the state of these pins are stored in the data memory (RAM) specified by the operand of the instruction.<br>Segment pins of the LCD (LCD <sub>15</sub> to LCD <sub>0</sub> ) are especially used as key return signal source. The state of key latch can be read at the time if the KIN instruction or the KI instruction is executed. | Input       |
| 63             | AD                                     | A/D<br>converter<br>Input  | This is an A/D (Analog/Digital) converter input pin. A 6-bit A/D converter using the sequential comparison method by the program is provided in the device. Reference voltage of the A/D converter is $V_{DD}$ (5 V ± 10 %).                                                                                                                                                                                                                              | Input       |
| 64             | INT                                    | Interrupt                  | This is the input pin of interrupt request signals, which are<br>issued at the fall edge of a signal applied to this pin. When the<br>interrupt request is accepted, the program flow unconditionally<br>jumps to Address 1.                                                                                                                                                                                                                              | Input       |

Note 1: PA<sub>0</sub> corresponds to the lowest-order bit of a register or an operand data and PA<sub>3</sub> to the highest-order bit under the port operation instructions (IN, OUT, SPB, and RPB instructions). It goes to port B or port C as well.

Note 2: All the I/O ports (Port A and Port C) turn to the input mode when the device is reset (V<sub>DD</sub> = Low to High, CE = Low to High) or when the CKSTP instruction is executed.

Note 3: Output-only ports (Port B and Port D) output incorrect data when power is applied (V<sub>DD</sub> = Low to High). Therefore, they should be initialized by the program. When the CE pin changes from Low to High and when the CKSTP instruction is executed, the contents of output data does not change from the last one. Therefore, in this case, initializing should be done if necessary.

### **BLOCK DIAGRAM**



.

)

ļ

)

# CONTENTS

| 1. | CPL  |                                     | 11 |
|----|------|-------------------------------------|----|
|    | 1.1  | PROGRAM COUNTER (PC)                | 11 |
|    | 1.2  | STACK REGISTER (SR)                 | 11 |
|    | 1.3  | PROGRAM MEMORY (ROM)                | 11 |
|    | 1.4  | DATA MEMORY (RAM)                   | 14 |
|    | 1.5  | TIMER F/F (T F/F)                   | 16 |
|    | 1.6  | INTERVAL PULSE (ITP)                | 19 |
|    | 1.7  | UNLOCK F/F (UL F/F)                 | 19 |
|    | 1.8  | CARRY F/F (C F/F)                   | 19 |
|    | 1.9  | BANK F/F (B F/F)                    | 20 |
|    | 1.10 | INT F/F AND INTE F/F                | 20 |
|    |      | STATUS WORD                         | 21 |
|    |      |                                     |    |
| 2. | PLL  |                                     | 22 |
|    | 2.1  | REFERENCE FREQUENCY GENERATOR (RFG) | 22 |
|    | 2.2  | PHASE DETECTOR (φ-DET)              | 22 |
|    | 2.3  | PROGRAMMABLE DIVIDER (P/D)          | 22 |
|    | 2.4  | PLL REGISTER                        | 23 |
|    | 2.5  | SETTING OF PLL INFORMATION          |    |
|    |      |                                     |    |
| 3. | POF  | ۲                                   | 29 |
|    | 3.1  | PORT A                              | 31 |
|    | 3.2  | PORT B AND PORT D                   | 33 |
|    | 3.3  | PORT C                              | 34 |
|    | 3.4  | PORT L                              | 35 |
|    |      |                                     |    |
| 4. | CGP  | •                                   | 36 |
|    | 4.1  | PG #2 THROUGH MODE                  | 37 |
|    | 4.2  | VDP MODE                            | 37 |
|    | 4.3  | SG MODE                             | 38 |
|    |      |                                     |    |
| 5. | SER  | IAL I/O                             | 40 |
|    | 5.1  | SHIFT MODE REGISTER (SMR)           | 40 |
|    | 5.2  | PRESETTABLE SHIFT REGISTER (PSR)    | 46 |
|    | 5.3  | SHIFT CLOCK COUNTER (SCC)           | 46 |
|    | 5.4  | SHIFT CLOCK GENERATOR (SCG)         | 47 |
|    | 5.5  | APPLICATION EXAMPLE OF SERIAL I/O   | 48 |
|    |      |                                     |    |
| 6. | A/D  | CONVERTER                           | 50 |
|    | 6.1  | OPERATING PRINCIPLES                | 50 |
|    | 6.2  | CONSTRUCTION OF D/A CONVERTER       | 50 |
|    | 6.3  | EXAMPLE OF A/D CONVERSION PROGRAM   | 54 |

| 7.  | IF COUNTER                                                          |
|-----|---------------------------------------------------------------------|
|     | 7.1 CONFIGURATION OF IF COUNTER 56                                  |
|     | 7.2 IF COUNTER CONTROL WORD (IFCW) 57                               |
|     | 7.3 GATE SIGNAL                                                     |
|     | 7.4 ERROR                                                           |
|     | 7.5 EXAMPLE OF IF COUNTER DATA CALCULATIONS                         |
| R   | LCD DRIVER                                                          |
| 0.  | 8.1 DIGIT                                                           |
|     | 8.2 LCD CONTROL WORD                                                |
|     |                                                                     |
| 9.  | KEY MATRIX CONFIGURATION                                            |
|     | 9.1 THE WAY OF USING STANDARD PORT AS KEY SOURCE SIGNAL OUTPUT      |
|     | 9.2 THE WAY OF USING LCD SEGMENT PIN AS KEY SOURCE SIGNAL OUTPUT 70 |
|     | 9.3 KEY SOURCE DECODER                                              |
|     | 9.4 KEY LATCH F/F                                                   |
|     | 9.5 PROGRAM EXAMPLE USING KEY SOURCE DECODER                        |
| 10. | PLA (PROGRAMMABLE LOGIC ARRAY)76                                    |
|     | 10.1 COMPOSITION OF SEGMENT PLA                                     |
|     | 10.2 PATTERN EXAMPLE OF SEGMENT PLA                                 |
|     | 10.3 EXAMPLE OF PLA PROGRAM83                                       |
| 11. | INSTRUCTION                                                         |
|     | 11.1 INSTRUCTION SET                                                |
|     | 11.2 INSTRUCTIONS                                                   |
|     |                                                                     |
| 12. | INPUT/OUTPUT CIRCUIT OF PIN                                         |
| 13. | ELECTRICAL CHARACTERISTICS                                          |
| 14. | PACKAGE DIMENSIONS                                                  |
| 15. | SUPPORT TOOLS                                                       |

### 1. CPU

#### 1.1 PROGRAM COUNTER (PC)

The program counter is composed of a 11-bit binary counter, and addresses the program memory (EPROM), that is, the program. (Note 1)

|  | PC <sub>10</sub> | PC9 | PC8 | PC7 | PC <sub>6</sub> | PC5 | PC4 | PC3 | PC2 | PC <sub>1</sub> | PC <sub>O</sub> |
|--|------------------|-----|-----|-----|-----------------|-----|-----|-----|-----|-----------------|-----------------|
|--|------------------|-----|-----|-----|-----------------|-----|-----|-----|-----|-----------------|-----------------|

11 bits

The counter is generally increased by one every time one instruction has been executed, and it is loaded with the address as designated by the operand of a jump instruction or a subroutine call instruction when it is executed. (Note 2) When any skip instruction (e.g. ADS, TMT or RTS instructions) is executed, it designates the address of a command ensuing to the skip instruction, regardless of the content of skip condition. If the said condition requires the skip, the instruction subsequent to the skip instruction is considered NOP (no-operation). In other words, the address of next instruction can be designated after the execution of NOP.

When an interruption request is accepted Address 1 is loaded unconditionally.

- Note 1: The program counter of each of μPD1701, μPD1703, μPD1704, μPD1705, μPD1710, μPD1711, μPD1716, μPD1720 and μPD1730 (in the series having the ROM capacity less than 1K steps) is composed of 10 bits only.
- Note 2: Since the operand of the JMP instruction consists of 10 bits, there are two types of JMP instructions in µPD17P23 and PC<sub>10</sub> is set or reset depending on the operation code. These two JMP instructions have the same mnemonic code (JMP) so that the identity of these two instructions are judged by the assembler automatically. (See the Program Memory in Section 1.3) The CAL instruction is only one type. When the CAL instruction is executed, PC<sub>10</sub> is reset.

#### 1.2 STACK REGISTER (SR)

The stack register consisting of  $3 \times 12$  bits stores the return address (11 bits), which is the value of adding one to the contents of the program counter when a subroutine call instruction is executed or when an interruption request is accepted, and the result of a judgement (1 bit) if any instruction having the skip function has been executed upon the acceptance of the interruption request. The contents of the stack register is loaded into the program counter by the execution of a return instruction (RT or RTS), and the original program flow is restored.

The stack register is used both for the subroutine call and the interrupt so that if one level is used for the interrupt, the remaining stack register which can be used for a subroutine call becomes two levels.

#### 1.3 PROGRAM MEMORY (EPROM)

The program memory (EPROM), consisting of 16 bits x 2040 steps, stores programs within the address range from 000H to 7F7H.



Fig. 1-1 EPROM Configuration

The page concept applies to this EPROM of  $\mu$ PD17P23; Page 0 ranges from the EPROM addresses 000H to 3FFH and Page 1 from 400H to 7F7H.

The head address of a subroutine should be placed within Page 0 when a program is created; no subroutine having its head address within Page 1 can be called either from Page 0 or Page 1 (see Notes to Use of CAL instruction). The JMP instruction, which is described in the assembler, can use any address between 000H to 7F7H in the same description (JMP ADDR) without being conscious of the page, provided that the patch correction needs be made for debug as the operation code of JMP instruction differs between Page 0 and Page 1 (see Note to Use of JMP instruction).

The following must be noted in the use of CAL and JMP instructions as the page concept (discrimination between Page 0 and Page 1) applies to EPROM of  $\mu$ PD17P23.

EPROM of  $\mu$ PD17P23 can be written at one time only.

When writing to  $\mu$ PD17P23, must be used the EPROM programmer only for writing to  $\mu$ PD17PXX (See 15. SUPPORT TOOLS)

The family code must be specified "P19" at assembling. (The object data of  $\mu$ PD1723 is different to that of  $\mu$ PD17P23.)

#### Notes to Use of CAL Instruction

When the CAL instruction is used, its call address or the head address of subroutine must be set within Page 0 (000H to 3FFH); the subroutine whose head address is set within Page 1 (400H to 7F7H) cannot be called, provided that the return address (RT or RTS instruction) can be placed within Page 1.

(Example 1) Head address of a subroutine in page 0.



The return address (RT or RTS instruction) can be placed either in Page 0 or Page 1 so far as the head address of subroutine is held within Page 0; the CAL instruction can be used then without being conscious of the page concept. The following technique is however effective if the placing of head address of any subroutine within Page 0 is prevented by programming:

ì



In this technique the actual subroutine (SUB 1) is called through a JMP instruction by storing the JMP instruction in page 0.

#### Notes to Use of JMP Instruction

The JMP instruction can be used in the same description between the ROM addresses 000H and 7F7H without being conscious of the page concept insofar as it is described in the assembler. Note that the operation code of JMP instruction differs between Page 0 (000H to 3FFH) and Page 1 (400H to 7F7H). The operation code of JMP instruction within Page 0 is "06" or "02" if it is within Page 1.

The assembler of  $\mu$ PD1700 Series can automatically refer to the jump address and convert the operation codes.



The programmer is however required to convert the operation codes "06" and "02" when the patch correction takes place in debugs. The address also needs to be converted if the jump address of JMP instruction is beyond 400H (operation code 02); the address is then increased one by one from 400H, which is then considered 000H. Thus the address 7F7H turns to 3F7H.



To effect the patch correction of JMP 400H described in the assmebler, for instance, input 02000 and turn JMP 000H to 06000.

#### 1.4 DATA MEMORY (RAM)

The RAM, consisting of 4 bits x 256 (4 x 64) words, is generally used to store data. These 256 words are divided into two groups; BANKO, BANK1, BANK2 and BANK3 contains 64 words each. If data processing is done in each BANK, a BANK specification (BANKO and BANK1 instructions, etc.) has to be done in advance to process data.

Addresses from 00H to 0FH in BANKO are called a general register and it is used for operations and transfer with memory. It is also used as a regular memory. (If it is used as a register, a BANK specification is not required. However, if it is used as a memory, BANKO must be specified.)

Information (divided frequency, reference frequency and dividing method) needed for the PLL control can be set via the RAM. Total of 17 bits, consisting of 4 bits by 4 words (N's words) in the addresses of 00H, 10H, 20H, and 30H plus the most significant bit (NF bit) of a general register, are allocated to the setting of divided frequencies. Similarly, N's words and any one word (4 bits) of the RAM except for the one which contains the NF bit are allocated to the setting of the reference frequency (control words). These bits are transferred to the PLL register by a PLL instruction.

Address 1FH in BANKO is called PAIO word and is used for the I/O assignment of the Port A (PA<sub>0</sub> to PA<sub>3</sub>).

-

)

# μPD17P23





Note: The most important point you should keep in mind in the general register operation without BANK0 is that *µ*PD17P23 does not have operational instructions between the general registers and the immediate data. For example, expression "A I 00, 1" in a program in BANK0 adds one to the general register which is stored in address 00 in the data memory. This AI instruction is the operation between memory and the immediate data. This instruction is not the operation between the register and the immediate data. If the above instruction is executed when BANK1 is specified, this expression does not add one to the address 00 of the general register but adds one to the address 00 of the data memory in BANK1.

#### 1.5 TIMER F/F

The timer F/F is to be set with an 8 Hz (125 ms) signal and reset by the test timer instruction (TTM instruction). This timer F/F is automatically set every 125 ms so that it can be used as a clock counter (one second by 8 counts) or the mute time counting.

Since the timer F/F can be reset only by the execution of TTM instruction this instruction must be executed within the period of 125 ms under any circumstance. When this instruction is executed within a period of 125 ms or more, the timer F/F fails to count up the clock and becomes unable to control the correct time.



Fig. 1-3 Execution Timing of TTM Instruction

This timer F/F can be also used to judge the detection of power failure. It is reset when the power is turned on (V<sub>DD</sub> changes from low to high) or it is set again by the execution of CKSTP instruction or when CE changes from low to high. (Note 3) Fig. 1-4 shows the status transition diagram illustrating the afore-mentioned relations.

As apparent from the above illustration, the program starts from the address 0 after the power is turned on ( $V_{DD}$  changes from Low to High), no matter what condition the CE pin is held, while the timer F/F remains reset. The timer F/F is not set again unless the TTM instruction was once executed (status unable to set the timer F/F). Once the TTM instruction was executed, however, the timer F/F can be set at any time at the intervals of 125 ms each.

If the power is being fed ( $V_{DD}$  = high) and the CE pin changes from low to high, the program flow jumps to the address 0 immediately when the timer F/F is set. (Note 4) The program therefore starts from the address 0 while the time F/F remains set.

As you could understand well from the above explanation, the contents of Timer F/F vary between the time the power failure is recovered ( $V_{DD}$  changes from low to high) and the time when the power is continuously fed ( $V_{DD}$  =high and CE=low) or when the device is restored from the backed-up condition. Through testing the contents of this timer F/F (i.e. the execution of TTM instruction) it is possible to judge if it is restored from the power failure or from the non-power failure. In other words the power failure can be judged if the execution of TTM instruction, which is executed within 125 ms from the start of porgram from the address 0, results in 0 (false) or it can be determined as non-power failure (backed-up condition) if the result of test turns to 1 (true).

Care must be also taken to the programming when restoring from the non-power failure ( $V_{DD}$ =high and CE changes from low to high) while the clock function of a given program, if provided, needed to be operated (without using the CKSTP instruction) even if CE was low. The porgram flow in this case jumps to the address 0 immediately after the timer F/F is set. It is therefore necessary to update the clock after executing the TTM instruction to detect the power failure (the execution results in finding true). Otherwise the clock delays by 125 ms each whenever the CE pin changes from low to high.

NEC ELECTRON DEVICE

### μPD17P23



Fig. 1-4 CPU Status Change Diagram by the CE pin

Note 2: It is impossible to come put from this loop if the setting of the timer F/F and the execution of the TTM instruction are done simultaneously. If this is the case, the loop can be broken by the setting of the next timer F/F (after 125 ms), then the program jumps to address 0 after turning the timer F/F to "1". It must be noted if the execution of the TTM instruction is periodic and if the execution cycle happens to coincide with the cycle of the timer F/F setting (125 ms), program cannot be cleared to address 0 permanently.

- Note 3: The program starts from the address 0 after the timer F/F was set if CE pin changed from low to high following the execution of CKSTP instruction in case of μPD17P23. The timer F/F is reversely reset and the program starts from the address 0 under μPD1701, μPD1703, μPD1704, μPD1710, μPD1719 and μPD1722. It must be noted when executing the CKSTP instruction that the contents of timer F/F differ between μPD17P23 and the group of μPD1701, μPD1703, μPD1704, μPD1710, μPD1719 and μPD1722.
- Note 4: Even if the CE pin changes from low to high level, the porgam flow does not move to address 0 when the setting of the timer F/F and the execution of the TTM instruction overlap. If this is the case, the system judges that the timer F/F is set by the TTM instruction execution and the timer F/F is reset. This point must be kept in mind when a power failure detection is done by the TTM instruction. That is, you should know that the TTM instruction has higher priority than the setting of the timer F/F when they overlap. Therefore, the clock does not become incorrect and a misjudging of a power failure does not occur. However, if the TTM instruction execution and the timer F/F setting happen to coincide in the following program, the program does not jump to address 0 forever. (The timer F/F will not be reset.)



In this example the program executes the normal TTM instruction, skips the next 'JMP B' instruction because the timer F/F is reset, and executes 'JMP A' instruction. Therefore, it cycles this loop. The cycle is 100  $\mu$ s. (3 steps) The timer F/F is set once every 125 ms and the operations of B are performed. This operations take (3n + 3) steps (multiple of 100  $\mu$ s). If the CE pin happens to change from low to high level during the TTM instruction execution in this program, operations in B are done due to the judgement that the timer F/F is set by the TTM instruction. However, the timer F/F is set again (125 ms later) when the next TTM instruction is executed because the time interval from the last TTM execution to the next TTM execution is a multiple of 100  $\mu$ s. Therefore, the timer F/F will not be reset and the program cycles this endless loop. This problem occurs in a program where the TTM instruction is executed in every 125 ms. If this is the case, change the program so that the TTM instruction is not executed after 125 ms (3750 steps) from the TTM execution.

#### 1.6 INTERVAL PULSE (ITP)

The interval pulse is the 60 %-duty pulse, which is output every 5 ms, and it can be tested by the TIP instruction.

The pulse output cannot be reset even by the execution of TIP instruction as no flipflop (F/F) is provided. It is possible to make out the timer of exact multiplex of 5 ms when the TIP instruction is constantly executed to obtain the edges of interval pulses.



Fig. 1-5 Interval Pulse Timing

#### 1.7 UNLOCK F/F (UL F/F)

The pulses are output from the phase detector ( $\phi$ -DET) at the period of reference frequency ( $f_r$ ) when the PLL system is not locked or when  $f_r$  is not coincident with the divided output frequency of VCO. The unlock F/F is reset by this pulse or it is reset by the execution of TUL instruction. Accordingly, the period of executing the TUL instruction should be longer than the  $f_r$  period; otherwise the PLL system is considered to be locked even if it is not, and a false operation would be performed. The first TUL instruction should be executed after certain period longer than the  $f_r$  period of PLL instruction.



Fig. 1-6 TUL Instruction Execution Timing

#### 1.8 CARRY F/F (C F/F)

The carry F/F is set if the execution of any operation instruction resulted in a carry or a borrow or it is reset if neither carry nor borrow is resulted. The content of this carry F/F remains unchanged unless an operation instruction is executed; it can be further set or reset directly by the carry F/F set/reset instructions (STC and RSC instructions) or by the status word operation instructions (SS and RS instructions).

Note: Even if the interrupt is accepted, the content of carry F/F is not automatically saved.

#### 1.9 BANK F/F (B F/F)

BANK F/F is used for the BANK assignment of data memory (RAM) and for the addressing of the port groups. The 128 words of RAM is divided into BANKO (64 words) and BANK1 (64 words) and BANK2 (64 words) and BANK3 (64 words). Data processing in each BANK must be done after the BANK assignment (execution of BANK0, BANK1, BANK2 and BANK3 instructions) is carried out. Data processing between BANK0 and BANK1 is done via the general register (address 00 to 0FH in BANK0).

If addresses from 00 to 0FH in BANK0 is used as a general register, the BANK assignment is not required and it can be accessed from each BANKs. However, if it is used as memory, BANK0 should be assigned.

The BANK F/F is used for the addressing of the port groups. Port addressing is done by the two bits in the operand of the instruction and the contents of the BANK F/F. (See the section of 3. PORT.)

The BANK F/F is automatically reset and BANK0 is assigned when power is supplied ( $V_{DD}$  = Low  $\rightarrow$  High) for the first time or when the CE pin changes from low to high level (when the device is reset).

Note: Contents of the BANK F/F is not automatically saved even if an interruption is accepted.

#### 1.10 INT F/F AND INTE F/F

The INT F/F is unconditionally set by the fall edge of a signal being applied to the INT pin. If the internal INTE F/F is in the enable state at the time, an interrupt request can be accepted. If it is in the disable state, the interrupt request cannot be accepted. However, as far as the INT F/F is set, an interrupt request can be accepted as soon as the INTE F/F becomes enable state.

To make the INTE F/F enable state, execute the EI instruction; to make it disable state, execute the DI instruction.

The INTE F/F can be reset by executing the DI or RS instruction which makes the INTE F/F disable state while the INTE F/F is in the DI state. When an interrupt request is received, DI status is set automatically and program flow is returned to address 1 (interrupt processing routine). The address of an instruction to be executed after the instruction by which the interrupt request has been made is stored in the stack. Or, the jump address is stored in the stack if the JMP instruction is being executed. If an instruction under execution has the skip function when an interrupt request is made, the evaluation of the skip conditions is also stored in the stack. The contents of the stack as well as the program flow are restored when the RT instruction is executed in the interruption handling routine. The contents of the carry F/F and the BANK F/F should be saved by the program if they are likely to be destroyed by the interruption handling because they are not stored in the stack.

One level of stack is needed for the interruption handling so that the stack level control is required.

The  $\overline{INT}$  pin can be used as a regular input port (by using the TITT and TITF instructions). It should be noted that the  $\overline{INT}$  pin becomes TRUE when the low level is input and it becomes FALSE when the high level is input. This is because the  $\overline{INT}$  pin is active low.

Note: The high level should be input to the INT pin before being accessed by the program. If it is held under the low level, low level input is always read to be high level until high level input is given. Once the high level is input, the INT pin can be operated normally. Therefore, the INT pin must be pulled up to the VDD via a register on the applied circuit.



Fig. 1-7 Application Circuit of INT Pin

#### 1.11 STATUS WORD

The status word is to split the internal status of device, which must be made known for the program execution of which must be designated without fail, into four bits each, and thereby allows to test, set or reset the status by the program. Two different kinds of the status words are available, status word 1 and 2, both of which are connected any of the folloiwng pins or F/F input/output:

1) Status Word 1 (write only word)

Operation instructions: SS, RS

| #3   | #2   | #1    | #0   |  |  |  |  |
|------|------|-------|------|--|--|--|--|
| BANK | BANK | Carry | INTE |  |  |  |  |
| F/F1 | F/F0 | F/F   | F/F  |  |  |  |  |

The status word 1 can be set or reset by the SS, RS or EI instruction.

2) Status Word 2 (read only word)

Operation instructions: TST, TSF

| #3   | #2   | #1  | #0  |  |  |  |  |
|------|------|-----|-----|--|--|--|--|
| BANK | BANK | CE  | INT |  |  |  |  |
| F/F1 | F/F0 | pin | pin |  |  |  |  |

The content of status word 2 can be judged by the TST, TSF or SBK0 instruction.

### 2. PLL

#### 2.1 REFERENCE FREQUENCY GENERATOR (RFG)

Seven different kinds of the reference frequencies, viz., 1 kHz, 5 kHz, 6.25 kHz, 9 kHz, 10 kHz, 12.5 kHz and 25 kHz, can be generated by dividing the external crystal (4.5 MHz). Any kind of the reference frequency can be chosen by the program (data of the control word).

### 2.2 PHASE DETECTOR (*φ*-DET)

This circuit detects the difference of phases between the reference frequency  $(f_r)$  and the VCO output, which is divided by the programmable divider. The output of this circuit is input into the internal charge pump and the following pulses are then output to the EO<sub>1</sub> and EO<sub>2</sub> pins:

- (1) fr>fOSC/N : Low level
- (2)  $f_r < f_{OSC}/N$  : High level
- (3)  $f_r = f_{OSC}/N$  : Floating

where fOSC represents the VCO oscillation frequency and N the dividing ratio of programmable divider.

#### 2.3 PROGRAMMABLE DIVIDER (P/D)

The programmable divider is a binary-down counter consisting of a swallow counter and a programmable counter. The swallow counter is a 5-bit presettable down counter, and the contents of NRO (4-bits) and N<sub>F</sub> register (1-bit) out of N registers can be preset at the period of reference frequency.

The programmable counter consists of 12 bits into which the contents of NR1 to NR3 out of the N registers are preset and counted down simultaneously with the swallow counter.





### 2.4 PLL REGISTER

To control PLL of  $\mu$ PD17P23 needs the following three information:

(1) Dividing ratio (N)

- (2) Reference frequency (fr)
- (3) Dividing method (direct and pulse swallowing methods)

The PLL register stores the above three information; and it is composed of N register (16 bits) and N<sub>F</sub> register (1 bit), both of which set the dividing ratio, and control word register (4 bits) that sets the reference frequency and the dividing method. These registers correspond to N's words, N<sub>F</sub> bit and control words (CW) of the data memory (RAM) respectively. The contents of above memory are all transferred to PLL register at a time by the PLL instruction.

The N's word is assigned to Addresses 00H, 10H, 20H, and 30H in the RAM, the  $N_F$  bit to the highest bit of a given general register, and CW to any RAM (BANK0 to BANK3) region excepting one word that contains the N's word and  $N_F$  bit.

# NEC ELECTRON DEVICE

)



Fig. 2-2 Operation during PLL Instruction Execution

-

j

In the example shown Fig. 2-2, the control word (CW) is provided on BANK1, and the BANK1 instruction has to be executed before executing the PLL instruction. If the PLL instruction is executed while the control word is provided on BANK0, the content of Address 1DH on BANK0 is transferred to the CW register as the CW data, and the reference frequency, etc. cannot be set correctly.



#### Table 2-1 Control Word Code

Table 2-1 shows control word data codes. Seven reference frequencies can be selected. The highest bit (#3) of the control word selects the frequency dividing method. The direct method is selected when the bit is "0", and the pulse swallowing method is selected when the bit is "1".

μPD17P23

Pin VCOL is selected when the direct method is chosen, and frequencies 0.50 to 30 MHz ( $V_{in} = 0.3 V_{p-p}$ ) can be input to Pin VCOL. At this time, the input frequency can be divided directly by the value of the programmable divider.

Pin VCOH will be selected and frequencies 10 to 150 MHz ( $V_{in} = 0.3 V_{p-p}$ ) can be input to Pin VCOH when the pulse swallow system is chosen. At this time, the frequency input to Pin VCOH is introduced to the programmable counter through the 1/32 and 1/33 two-modulus prescaler.

The high and low limits of the frequency dividing ratios of the direct and pulse swallowing methods are shown in Table 2-2.

The PLL Disable mode can be set up by executing the PLL instruction after setting 07H in the control word (CW). This function is generally used to operate the clock function without executing the CKSTP instruction when Pin CE is set to the low level in case the specification, has a clock function. Low current-consumption operation is possible by operating only the CPU while stopping the PLL operation.

| CW #3 | Frequency<br>Dividing Method | State of Pins VCOL and VCOH                 | Input<br>Voltage          | Input<br>Frequency | Frequency<br>Dividing Ratio              |
|-------|------------------------------|---------------------------------------------|---------------------------|--------------------|------------------------------------------|
| 0     | Direct Method                | Pin VCOL = Active<br>(Pin VCOH = Pull-down) | 0.3 V <sub>p-p</sub> MIN. | 0.50 to 30 MHz     | 16 to (2 <sup>12</sup> -1)<br>(1 step)   |
| 1     | Pulse Swallowing<br>Method   | Pin VCOH = Active<br>(Pin VCOL = Pull-down) | 0.3 V <sub>p-p</sub> MIN. | 10 to 150 MHz      | 1024 to (2 <sup>17</sup> -1)<br>(1 step) |

Table 2-2 Status of pins VCOL and VCOH by Frequency Dividing Method

#### 2.5 PLL INFORMATION SETTING

The PLL information (frequency dividing ratio and dividing method and reference frequency) is set by a program. The dividing value of the programmable divider is set as follows:

1. Direct Method

$$N = \frac{f_{VCOL}}{f_r}$$

f<sub>VCOL</sub> : Input frequency to Pin VCOL

f<sub>r</sub> : Reference frequency

Example: Reception of MW

(Reception frequency: 1422 kHz, reference frequency: 9 kHz, IF frequency: 450 kHz)

$$N = \frac{1422 + 450}{9} = 208$$

= 0D0H ("H" denotes a hexadecimal code.)



In the direct method, the contents of NO and NF are neglected.

2. Pulse Swallowing Method (When VHF instruction is excuted)

$$N = \frac{f_{VCOH}}{f_r}$$

 $f_{VCOH}$ : Input frequency to Pin VCOH

f<sub>r</sub> : Reference frequency

**Example:** Reception of FM (U.S.A. band)

(Reception frequency : 100.0 MHz, reference frequency : 25 kHz, IF frequency : 10.7 MHz)

$$N = \frac{(100.0 + 10.7) \times 10^6}{25 \times 10^3} = 4428$$

= 114CH ("H" denotes a hexadecimal code.)



NEC ELECTRON DEVICE

In this example, the  $N_F$  bit is varied one by one as the lowest bit, and the VCO oscillation frequency varies 25 kHz for each variation this time. Vary one by one beginning with N0 when varying 50 kHz each. Vary two by two to change 100 kHz. Vary four by four to change 200 kHz.

In the foregoing example, the value of N is decided using the N<sub>F</sub> bit as the lowest bit. Programming can be understood easier if setting is made by dividing the bits by four bits each starting with NO. Therefore, calculations shall be made considering the reference frequency to be 50 kHz.

$$N = \frac{(100.0 + 10.7) \times 10^6}{50 \times 10^3} = 2214$$
  
= 8A6H

|          | N | 3 |   |   | N: | 2 |   |   | Ν | 1 |   |   | N | D |   |   | NF       |   | C٧ | v |   |
|----------|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|---|----------|---|----|---|---|
| 0        | 0 | 0 | 0 | 1 | 0  | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |   | 0        | 1 | 1  | 1 | 0 |
| <u> </u> |   | ~ |   | ~ |    |   |   | · |   | ~ |   |   | _ |   |   | I | <u> </u> |   |    |   |   |
|          |   | 0 |   |   | 8  | В |   |   | , | ۵ |   |   | e | 6 |   |   |          |   |    |   |   |

As shown above, the same values as those when the reference frequency is 25 kHz are obtained.

As these two examples show, 17 bits from Bit N<sub>F</sub> will be effective when the pulse swallowing method is selected and 12 bits from Word N1 will become effective when the direct method is selected.

### 3. PORTS

The  $\mu$ PD17P23 provides Ports A (PA<sub>3</sub> to PA<sub>0</sub>) and C (PC<sub>3</sub> to PC<sub>0</sub>) as input and output ports. It also provides Ports B (PB<sub>3</sub> to PB<sub>0</sub>) and D (PD<sub>3</sub> to PD<sub>1</sub>) as output-only ports. An output port Port L (PL<sub>3</sub> to PL<sub>0</sub>), which is also used by the LCD segment, is additionally available.

The following ports are available as internal ports: Port E (PE<sub>3</sub> to PE<sub>0</sub>), Port F (PF<sub>3</sub> to PF<sub>0</sub>), Port G (PG<sub>3</sub> to PG<sub>0</sub>), Port H (PH<sub>3</sub> to PH<sub>0</sub>), Port J (PJ<sub>3</sub> to PJ<sub>0</sub>), Port K (PK<sub>1</sub> and PK<sub>0</sub>), Port N (PN<sub>3</sub> to PN<sub>0</sub>), Port Q (PQ<sub>3</sub> to PQ<sub>0</sub>), Port R (PR<sub>3</sub> to PR<sub>0</sub>), and Port S (PS<sub>3</sub> to PS<sub>0</sub>).

The internal ports can be handled by the same method as that for the external ports except that the internal ports have no external pins. The port operation instructions such as the IN, OUT, SPB, and RPB instructions can be used as they are.

These ports are addressed by direct addressing of two bits of the instruction operand part and by bank designation by BANK F/F0 and BANK F/F1. Table 3-1 shows the relationship between BANK F/F and BANK. Table 3-2 and 3-3 show port addresses and list of ports, respectively.

| BANK | BANK F/F 0 | BANK F/F 1 |  |  |  |  |  |
|------|------------|------------|--|--|--|--|--|
| 0    | 0          | 0          |  |  |  |  |  |
| 1    | 0          | 1          |  |  |  |  |  |
| 2    | 1          | 0          |  |  |  |  |  |
| 3    | 1          | 1          |  |  |  |  |  |

Table 3-1 Bank Designation

Table 3-2 Port Addresses

| Direc | t Add. | BANK   |        |        |        |  |
|-------|--------|--------|--------|--------|--------|--|
| #1    | #0     | 0      | 1      | 2      | 3      |  |
| 0     | 0      | Port A | Port E | Port J | Port N |  |
| 0     | 1      | Port B | Port F | Port K | Port Q |  |
| 1     | 0      | Port C | Port G | Port L | Port R |  |
| 1     | 1      | Port D | Port H |        | Port S |  |

Bank designation is common to port and RAM addressing. Therefore, be sure to set the bank to 0 when accessing the RAM of BANKO after accessing a BANK1 to BANK3 port.

#### Example:

|        | MVI   | 0AH, 1111B | ; | Set "OFH" at Address 0AH of the register.          |
|--------|-------|------------|---|----------------------------------------------------|
|        | MVI   | 0BH, 1101B | ; | Set "0DH" at Address 0BH of the register.          |
| FLOOP: |       |            |   |                                                    |
|        | BANK1 |            |   |                                                    |
|        | OUT   | 3, 0AH     | ; | Output the content of Address 0AH to PH            |
|        | OUT   | 2, 0BH     | ; | Output the content of Address OBH to PG            |
|        | BANK0 |            | ; | Return to BANKO after accessing the internal port. |
|        | CAL   | WT1SEC     | ; | Call the subroutine to wait for one second.        |
|        | SI    | 0BH, 0100B | ; |                                                    |
|        | SIS   | 0AH, 0     | ; |                                                    |
|        | JMP   | FLOOP      |   |                                                    |

In this example, CGP is accessed and output is made in 64 stages for one second each from lower to higher frequencies after frequency-dividing the reference frequency of 18 kHz.

| BANK | Direct<br>Add, | PORT                               | 1/0 | FUNCTION                                                                                                                                     |
|------|----------------|------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1    |                | PA <sub>0</sub> /AMIF              |     | General purpose input/output port or AMIF counter input pin                                                                                  |
|      | 0 -            | PA1/FMIF                           | 1/0 | General purpose input/output port or FMIF counter input pin                                                                                  |
|      |                | PA2/SI                             |     | General purpose input/output port or serial data input pin                                                                                   |
| 0    |                | PA3/SCK                            |     | General purpose input/output port or serial clook pin                                                                                        |
|      | 1              | PB <sub>0</sub> /SO                | 0   | General purpose output port or serial data output pin                                                                                        |
|      |                | PB <sub>1</sub> to PB <sub>3</sub> |     | General purpose output port                                                                                                                  |
|      | 2              | PC0 to PC3                         | 1/0 | General purpose input/output port                                                                                                            |
|      | 3              | PD1 to PD3                         | 0   | General purpose output port                                                                                                                  |
|      | 0              | PE0 to PE3                         | 0   | A/D converter comparison data and serial I/O data latch                                                                                      |
|      | 1              | PF0 to PF3                         |     |                                                                                                                                              |
| 1    | 2              | PG <sub>0</sub> to PG <sub>3</sub> | 0   | CGP control data                                                                                                                             |
|      | 3              | PHO to PH3                         |     |                                                                                                                                              |
|      | 0              | PJO to PJ3                         | 0   | Key source (Pins KS <sub>0</sub> to KS <sub>15</sub> ) control data                                                                          |
| 2    | 1              | PK0 to PK1                         | 0   |                                                                                                                                              |
|      | 2              | PL <sub>0</sub> to PL <sub>3</sub> | 0   | General purpose output port (Jointly used with Pins $LCD_{24}$ to $LCD_{27}$ and the LCD control word has to be set when using it as a port. |
|      | 0              | PN <sub>0</sub> to PN <sub>3</sub> |     | IF counter data (PR2, PR3, and PS0 to PS3 are used jointly with CGP control data)                                                            |
|      | 1              | PQ0 to PQ3                         |     |                                                                                                                                              |
| 3    | 2              | PR <sub>0</sub> to PR <sub>3</sub> | 1   |                                                                                                                                              |
|      | З              | PS <sub>0</sub> to PS <sub>3</sub> |     |                                                                                                                                              |

#### Table 3-3 List of Ports

### 3.1 PORT A

1

Port A (PA<sub>3</sub>, PA<sub>2</sub>, PA<sub>1</sub>, and PA<sub>0</sub>) allows setting of input or output in one-bit units. Input and output can be set by the content of Address 1FH of BANKO in the data memory (RAM) called the PAIO word. To set as an input port, set "0" in the bit of the PAIO word corresponding to the port. Set "1" when setting as an output port.

|                            | #3  | #2              | #1              | #0  |
|----------------------------|-----|-----------------|-----------------|-----|
| PAIO Word<br>(Address 1FH) | PA3 | PA <sub>2</sub> | PA <sub>1</sub> | PAO |





NEC ELECTRON DEVICE

**Example 2:** To set PA<sub>3</sub> as an output port and PA<sub>2</sub>, PA<sub>1</sub> and PA<sub>0</sub> as an input port



As shown above, Port A requires an input or output instruction is executed after setting input or output to the PAIO word. When once set, the input or output mode is maintained unless the content (data at Address 1FH) of the PAIO word changes.

#### Example :

```
BANKO

MVI 1FH, 1111B ; Set all bits of Port A in the output port.

MVI 08H, 1100B ; Set PA<sub>3</sub>, PA<sub>2</sub> = high, PA<sub>1</sub>, PA<sub>0</sub> = low

OUT 0, 08H ; Output PA<sub>3</sub> and PA<sub>2</sub> = high, PA<sub>1</sub> and PA<sub>0</sub> = low
```

But when the power is switched on ( $V_{DD}$  = Low to High), when the CKSTP instruction is executed, and when the CE pin is changed from low to high level.

Port A is automatically switched to input mode. Note that the PAIO word contents and port A input/output status may not be matched at this time, and that port A remains in input status until the PAIO word contents are set.

When output port mode is set by the PAIO word, the output latch circuit contents are passed directly to the port. Note that the output latch circuit contents are undefined when the power is switched on (V<sub>DD</sub> changed from low to high), and are held when the clock is stopped. Therefore, where it is necessary to avoid an undefined output status when output port is first defined by PAIO word, specify output status by the OUT instruction before setting the port status.

If output status is specified by the SPB or RPB instruction, the contents of specified bit to "0" may be changed. Therefore, the output status must be specified by the OUT instruction.

 $PA_0$  and  $PA_1$  of Port A can also be used as input pins of the IF counter by setting  $PA_0$  and  $PA_2$  to the input mode and by selecting an input pin by the IFCW (IF counter control word). For the details, refer to the section describing the IF counter.

The ISB data of IFCW is set to "00" when the port A is used as I/O ports.

PA<sub>3</sub> and PA<sub>2</sub> of Port A can be used as serial I/O operate as the shift clock ( $\overline{SCK}$ ) and serial input (SI) pins, respectively, by the SIO instruction. Set Bits #3 and #2 of the PAIO word to "0", that is, PA<sub>3</sub> and PA<sub>2</sub> of Port A to the input mode, before executing the SIO instruction to use these pins as the  $\overline{SCK}$  and SI pins. (Refer to Chapter 5. SERIAL I/O).

Note: By leaving PA<sub>0</sub> and PA<sub>1</sub> designated with the IF counter when the level of Pin CE is low, the input amplifier is operated by noise, etc. to increase the current consumption. Therefore, PA<sub>0</sub> and PA<sub>1</sub> should be designated with a port when the level of Pin CE is low.

### 3.2 PORT B AND PORT D

Ports B (PB<sub>3</sub> to PB<sub>0</sub>) and D (PD<sub>3</sub> to PD<sub>1</sub>) are output-only ports of the CMOS type. Normally, these ports are accessed by an output instruction (OUT, SPB, or RPB instruction). The data currently being output is read in the designated register when an input instruction (IN instruction) is executed. The output data does not change by executing the IN instruction.

The high level ( $V_{DD}$  potential) is output when "1" is output during the execution of an output instruction. The low level (GND potential) is output when "0" is output.

The Port D consists of three bits,  $PD_3$  to  $PD_1$ . "0" is always assigned to data corresponding to Bit #0 when the IN, TPT, or TPF instruction is executed to the Port D.

The output contents of Ports B and D are not fixed when power is turned on ( $V_{DD}$  = low to high). Therefore, these ports must be initialized by a program when turning on power. The output contents of Ports B and D do not change, and these ports continue to output the data that was output before when the clock is stopped, or when the level of CE pin change from high to low or low to high at the time when  $V_{DD}$  is high level.

Execute the program shown in the example to make the port state constant when the clock is stopping.

#### Example: Port resetting during clock stop

In the  $\mu$ PD17P23, Ports B and D maintain the state immediately before even if the clock stop instruction is executed. Reset the ports before the clock stop instruction as shown below to disable the current flowing from the ports (ports to low) in a clock stop state:

| $\sim$ |              |   |                                                                                                        |
|--------|--------------|---|--------------------------------------------------------------------------------------------------------|
| (1)    | TCET         | ; | Does not skip if the level at Pin CE is lower than 100 $\mu s$ before $(1)$ .                          |
| 2      | TCEF         | ; | Skips if the level at Pin CE is lower than 133.3 $\mu s$ before $\ (2)$ .                              |
| 3      | JMP NOTSTP   | ; | To NOTSTP (does not CKSTP) if the level at Pin CE is decided to be high at $(1)$ or $(2)$ .            |
|        | (BANKO       | ; | Set the bank to 0.                                                                                     |
| 4      | RPB 1,1111B  | ; | Reset Port B entirely.                                                                                 |
|        | (RPB 2,1111B | ; | Reset Port D entirely.                                                                                 |
| (5)    | CKSTP        | ; | Synchronize to 8 Hz and branch to Address 0 if the level of Pin CE is high after $ (\widehat{3}   .  $ |
|        |              |   | (Resetting is applied.)                                                                                |
| 6      | JMP \$-1     | ; | In this case, go round the loop between $$ $$ and $$ $$ $$ until the 8 Hz signal rises. If the         |
|        |              |   | level of Pin CE is still low at $(5)$ , stop the clock.                                                |
|        |              |   |                                                                                                        |

Note: The methods described in (1) and (2) are taken to prevent maloperation as resetting is not possible even when a low level lower than 134 µs is input to Pin CE. A low level or 100 µs (three instruction cycles) or higher will be required to enable a decision as a low level in an instruction (TCET or TCEF). The CKSTP instruction stops the clock if the level of Pin CE is lower than 133.3 µs (four instruction cycles) before this instruction is given.

PB<sub>0</sub> of Port B is also used as a serial data output pin (SO) of serial I/O. As in the  $\mu$ PD1709, the state of PB<sub>0</sub> is "don't care" (can be 0 or 1) with the  $\mu$ PD17P23 when PB<sub>0</sub> is used as Pin SO. ("1" has to be output to PB<sub>0</sub> at this time with the  $\mu$ PD1707,  $\mu$ PD1711, and  $\mu$ PD1712.)

# NEC ELECTRON DEVICE

#### 3.3 PORT C

Port C ( $PC_3$  to  $PC_0$ ) is a CMOS push-pull input/output port. Unlike Port A, designation of input and output per bit is not possible. The port can be used as 4-bit output or 4-bit input. Input and output can be changed freely during program execution. The port becomes an output port when an output instruction (OUT, SPB, or RPB instruction) is executed with Port C. The port becomes an input port when an input instruction (IN instruction) is executed. (Input and output do not change by a port test instruction (TPT or TPF instruction).

Note: Port C of µPD17P23 is different from input/output port of µPD1704 and µPD1710.

Input/output port of  $\mu$ PD1704 and  $\mu$ PD1710 can be set as an input port or an output port at one time only after to reset.

Port C becomes an input port when power is turned on  $(V_{DD}=low \text{ to high})$ , when the clock is stopping, or when the level at Pin CE changes from low to high (when system resetting is applied).

If the SPB or RPB instructions are executed, for the port is switched from input port to output port, contents of the bit (port output) specified by "0" is influenced by input condition of the pin. (for example, "SPB 1010B" is executed and the port becomes output port from input port, outputs of PC<sub>2</sub> and PC<sub>0</sub> are indefinite just then. Outputs of PC<sub>3</sub> and PC<sub>1</sub> become high level naturally.) Therefore, if the port is set to output port from input port, OUT instruction is used.

Example: Port initializing when power is turned on.

| START : |     |                |   |                                                                             |
|---------|-----|----------------|---|-----------------------------------------------------------------------------|
| 000     | MVI | 1FH, 1111B     | ; | Set all the bits of Port A to output port.                                  |
| 001     | MVI | 0AH, 0         | ; | Set port initialize data                                                    |
| 002     | OUT | 0, <b>0</b> AH | ; | Port A ( $PA_3$ to $PA_0$ ) = All Low                                       |
| 003     | OUT | 1, 0AH         | ; | Port B ( $PB_3$ to $PB_0$ ) = All Low                                       |
| 004     | OUT | 2, 0AH         | ; | Port C (PC <sub>3</sub> to PC <sub>0</sub> ) = All Low (Set to output port) |
| 005     | OUT | 3, 0AH         | ; | Port D (PD <sub>3</sub> to PD <sub>1</sub> ) = All Low                      |
| 006     | TTM |                | ; | If the timer F/F is set.                                                    |
| 007     | JMP | BACKUP         | ; | The RAM is not initialized at this time.                                    |
| 800     | MVI | 00H, 0         | ; | RAM initialize                                                              |
| 009     | MVI | 01H, 0         | ; | RAM initialize                                                              |
|         | :   |                |   |                                                                             |
|         |     |                |   |                                                                             |

BACKUP :
#### 3.4 PORT L

Port L is an output port of a 4-bit CMOS type jointly used with the LCD segment output. The  $\mu$ PD17P23 has 24 dedicated pins (LCD<sub>23</sub> to LCD<sub>0</sub>) as LCD segment outputs and four pins (LCD<sub>27</sub>/PL<sub>3</sub> to LCD<sub>24</sub>/PL<sub>0</sub>) jointly used with Port L. A selection is possible whether to use two each of these four pins as a port or as LCD segment output.

Whether or not to use the pins as Port L or as LCD segment output is selected by the LCD control word. The LCD control word consists of F/Fs for four bits. The flip flops are written with the content of the data memory (RAM) designated by the first operand when the content of the second operand of the LCDD instruction is 0FH. Table 3-4 presents the match of each bit between the memory content at that time and LCD control word, as well as the functions of the bits.

All the LCD control words are reset to "0" when power is turned on ( $V_{DD}$  = low to high) or when the clock is stopped. Therefore, Pins LCD<sub>27</sub>/PL<sub>3</sub> to LCD<sub>24</sub>/PL<sub>0</sub> change to LCD segment output and the LCDE also changes to "0" simultaneously, the low level is output to the pins.

Except that the state during resetting is different as mentioned above and that its output can be selected to LCD segment output, Port L operates exactly the same as the output-only ports of Ports B and D.

When Pins  $LCD_{27}/PL_3$  to  $LCD_{24}/PL_0$  are used as LCD segment output pins (when both or either of PLEL and PLEU is "0"), the bits of Port L corresponding to the pins designated as the segment, namely  $LCD_{26}/PL_1$  and  $LCD_{24}/PL_0$ , when PLEL = 0, that is, #1 and #0, and #3 and #2 when PLEU = "0", can be used as data memory.

For example, Port L can be used as a 4-bit memory when PLEL = PLEU = "0", and writing and reading are possible by the OUT and IN instructions.

## 4. CGP

The CGP (clock generator port) is an output port of the CMOS type combining both VDP (variable duty pulse) generation and SG (signal generator) functions and is controlled by Ports G and H, which are internal ports.

Except that Ports G and H are internal ports, all the instructions regarding ports used with other ports can be executed with them. If the IN instruction is executed with Ports G and H, the data currently set in Ports G and H is read in the designated registers.

The CGP has four modes, and these modes are designated by Bits #1 and #0 of Port G called control bits (CBs).



Table 4-1 Control Bit (CB) Codes and Functions

The six bits between Bit #3 of Port H and Bit #2 of Port G are called data bits to set the duty value when the VDP mode is designated or data of divided values when the SG mode is designated. The MSB of data bits corresponds to Bit #3 of Port H and the LSB, to Bit #2 of Port G.

The level of Pin CGP becomes low when power is turned on ( $V_{DD}$  = low to high) or when the clock is stopped. The contents of the data latches of Ports G and H do not change at that time. (However, the contents of the data latches when power is turned on [ $V_{DD}$  = low to high] are not constant.)

Pin CGP becomes active when data is set in Port G and outputs a pulse (or a high/low level). The instruction (SPB 2, 0) that does not set any bit of Port G or one (RPB 2, 0) that does not reset any bit is used to make Pin CGP active leaving the contents of the data latches as they are. Pin CGP does not become active even if the instruction to operate Port H only is executed.

The level of Pin CGP does not become low if the level of Pin CE changes between low and high, and the previous state is maintained as it is. If the level of Pin CGP is desired to be changed to low at the time CE = high to low, the level of Pin CE is tested by the TCET or TCEF instruction. Based on the result of it, Pin CGP should be changed to the PG #2 through mode to execute the instruction to change to the low level. Output of X000B (Don't care what the bit is showed by X.) is required to Port G.

#### 4.1 PG #2 THROUGH MODE

The data of Bit #2 of Port G is output to the CGP pin when CB=00B. When PG #2=1 then the high level is output or the low level if PG #2=0; and it can be used as one-bit output port.



Then the content of bit #3 of Port G is ignored and so is the content of Port H. It is therefore not required to output any data to port H under the PG #2 through-mode. The IF counter has to be used in this mode.

#### 4.2 VDP MODE

The duty pulses as designated by the data, which are set to the data bits ( $PH_3$  to  $PH_0$ ,  $PG_3$  and  $PG_2$ ), are continuously output to the CGP pin when CB = 10B. The frequency of output pulse is 2.69 kHz. The following relation is established between the data set to the data bits and the duty of pulse to be output:

 $Duty = \frac{Time \text{ of high level}}{Period} = \frac{(data bits) + 2}{67}$ 

Hence the duty can be varied into 64 steps from 2/67 to 65/67. The duty can be varied fully into 66 steps, including the low or high output, when the above relation is used together with the afore-mentioned PG #2 throughmode.

Example:



As shown above, the bit #3 of Port H turns to MSB of the data bits and the bit #2 of Port G to LSB.

The pulses from the CGP pin are output at the time when 10B is set to CB, which is two lower-order **b**its of Port G. No pulses are, for instance, output with the data output to Port H when CB=00B, because it only sets the data to the data latch circuit of Port H.

Therefore, data has to be output first to Port H and then to Port G when setting up the VDP mode from a low level state (immediately after turning on power or immediately after releasing clock stop).

Otherwise the output from CGP pin is operated with the previous data to Port H until new data is output to it, and there would be certain period without any required duty level being output. It is however allowed to output data only to Port H or output data from Port H first if the device is operating under the VDP mode and no data to Port G are changed.

# μPD17P23

### Program Example:

| MVI   | 0AH, 1011B | ; | To set Port H data to the register 0AH                  |
|-------|------------|---|---------------------------------------------------------|
| MVI   | 0BH, 0110B | ; | To set Port G data to the register OBH                  |
| BANK1 |            |   |                                                         |
| OUT   | 3,0AH      | ; | To output data to Port H                                |
| OUT   | 2,0BH      | ; | To output data to Port G; pulse of duty 47/67 is output |
| BANKO |            |   |                                                         |
|       |            |   |                                                         |
|       |            |   |                                                         |
| ÷     |            |   |                                                         |

#### 4.3 SG MODE

The CGP pin turns to the SG (signal generator) mode when changing the bit #0 (of Port G) of the control bits (CB) to "1". The SG mode is to output from the CGP pin the frequency pulse (duty=50 %) as designated by the data bits and the frequencies divided into 128 steps can be output under this mode. The following relation is established between the data, which is set to the data bits, and the pulse frequency (four) to be output:

$$f_{OUT} = \frac{f_B}{2 (2 + (DATA BITS))}$$

where  $f_B$  (base frequency) is the reference frequency to be output to the CGP pin, which can be chosen from two kinds, 18 kHz or 180 kHz, depending on the value of CB bit #1 (bit #1 of Port G):



Similar to the VDP mode, the pulses from the CGP pin are output when data is output to Port G. Table 4-2 below shows the relation of frequencies to be output the CGP pin and the data bits:

)

1

|     | DATA BITS       | OUTPUT FI   | REQUENCY     |     | DATA BITS       | OUTPUT F    | REQUENCY     |
|-----|-----------------|-------------|--------------|-----|-----------------|-------------|--------------|
| DEC | BINARY<br>PH PG | mode 0 (Hz) | mode 1 (kHz) | DEC | BINARY<br>PH PG | mode 0 (Hz) | mode 1 (kHz) |
| 0   | 0000000         | 4500.000    | 45.0000      | 32  | 100000          | 264.706     | 2.6471       |
| 1   | 000001          | 3000.000    | 30.0000      | 33  | 100001          | 257.143     | 2.5714       |
| 2   | 000010          | 2250.000    | 22.5000      | 34  | 100010          | 250.000     | 2.5000       |
| 3   | 0 0 0 0 1 1     | 1800.000    | 18.0000      | 35  | 100011          | 243.243     | 2.432        |
| 4   | 0 0 0 1 0 0     | 1500.000    | 15.0000      | 36  | 100100          | 236.842     | 2.368        |
| 5   | 0 0 0 1 0 1     | 1285.710    | 12.8571      | 37  | 100101          | 230.769     | 2.307        |
| 6   | 0 0 0 1 1 0     | 1125.000    | 11.2500      | 38  | 100110          | 225.000     | 2.250        |
| 7   | 000111          | 1000.000    | 10.0000      | 39  | 100111          | 219.512     | 2.195        |
| 8   | 001000          | 900.000     | 9.0000       | 40  | 101000          | 214.286     | 2.142        |
| 9   | 0 0 1 0 0 1     | 818.182     | 8.1818       | 41  | 101001          | 209.302     | 2.093        |
| 10  | 001010          | 750.000     | 7.5000       | 42  | 101010          | 204.545     | 2.045        |
| 11  | 001011          | 692.308     | 6.9231       | 43  | 1010.11         | 200.000     | 2.000        |
| 12  | 0 0 1 1 0 0     | 642.857     | 6.4286       | 44  | 101100          | 195.652     | 1.956        |
| 13  | 0 0 1 1 0 1     | 600.000     | 6.0000       | 45  | 101101          | 191.489     | 1.914        |
| 14  | 001110          | 562.500     | 5.6250       | 46  | 101110          | 187.500     | 1.875        |
| 15  | 001111          | 529.412     | 5.2941       | 47  | 101111          | 183.673     | 1.836        |
| 16  | 010000          | 500.000     | 5.0000       | 48  | 1 1 0 0 0 0     | 180.000     | 1.800        |
| 17  | 010001          | 473.684     | 4.7368       | 49  | 110001          | 176.471     | 1.764        |
| 18  | 0 1 0 0 1 0     | 450.000     | 4.5000       | 50  | 1 1 0 0 1 0     | 173.077     | 1.730        |
| 19  | 0 1 0 0 1 1     | 428.571     | 4.2857       | 51  | 110011          | 169.811     | 1.698        |
| 20  | 0 1 0 1 0 0     | 409.091     | 4.0909       | 52  | 1 1 0 1 0 0     | 166.667     | 1.666        |
| 21  | 0 1 0 1 0 1     | 391.304     | 3.9130       | 53  | 1 1 0 1 0 1     | 163.636     | 1.636        |
| 22  | 010110          | 375.000     | 3.7500       | 54  | 1 1 0 1 1 0     | 160.714     | 1.607        |
| 23  | 010111          | 360.000     | 3.6000       | 55  | 1 1 0 1 1 1     | 157.895     | 1.578        |
| 24  | 0 1 1 0 0 0     | 346.154     | 3.4615       | 56  | 1 1 1 0 0 0     | 155.172     | 1.551        |
| 25  | 011001          | 333.333     | 3.3333       | 57  | 1 1 1 0 0 1     | 152.542     | 1.525        |
| 26  | 0 1 1 0 1 0     | 321.429     | 3.2143       | 58  | 1 1 1 0 1 0     | 150.000     | 1.500        |
| 27  | 011011          | 310.345     | 3.1034       | 59  | 1 1 1 0 1 1     | 147.541     | 1.4754       |
| 28  | 0 1 1 1 0 0     | 300.000     | 3.0000       | 60  | 1 1 1 1 0 0     | 145.161     | 1.4516       |
| 29  | 0 1 1 1 0 1     | 290.323     | 2.9032       | 61  | 1 1 1 1 0 1     | 142.857     | 1.4286       |
| 30  | 0 1 1 1 1 0     | 281.250     | 2.8125       | 62  | 1 1 1 1 1 0     | 140.625     | 1.4063       |
| 31  | 0 1 1 1 1 1     | 272.727     | 2.7273       | 63  | 1 1 1 1 1 1 1   | 138.462     | 1.3846       |

# Table 4-2 Outputs Frequencies in SG mode

## 5. SERIAL I/O

The serial I/O is an 8-bit  $\mu$ COM standard serial I/O that transfers and receives data synchronously with the internal or external clock. The following three pins are provided for the serial I/O:

- SI (concurrent with PA<sub>2</sub>: serial data input pin
- SO (concurrent with PB<sub>0</sub>: serial data output pin
- SCK (concurrent with PA3: shift clock I/O pin (active-low)

All the three pins that are jointly used with other ports ( $PA_3$ ,  $PA_2$  and  $PB_0$ ), cannot be used as the ports ( $PA_3$ ,  $PA_2$  and  $PB_0$ ) at the timing as they are used as the serial I/O.

An 8-bit presettable shift register is used as the data buffer of this serial I/O; its 4 higher-order bits are assigned to Port F of the internal port and 4 lower-order bits to Port E. Hence data are written in or read out of the presettable shift register by the port operation instruction (OUT, SPB, RPB, IN instructions) that access to Port E and F. Four lower-order bits (Port E) of the presettable shift register are also used as the data latch under the A/D conversion so that it is not allowed to perform the serial I/O operation and the A/D conversion simultaneously.

Ports E and F of the presettable shift register are also used as data latches during A/D conversion. Therefore, serial I/O and A/D conversion operations cannot be performed simulaneously.

The serial I/O consists of SMR (shift mode register), PSR (presettable shift register), SCC (shift clock counter) and SCG (shift clock generator), the function of each being described below:

#### 5.1 SMR (SHIFT MODE REGISTER)

SMR is a register consisting of three bits, SMR3, 1 and 0, that determines the mode of serial I/O. As the SIO instruction is executed, the immediate data of its operand is written into SMR, which however does not provide any bit corresponding to the bit #2 of the operand. The bit #2 of immediate data of the operand of the SIO instruction becomes therefore 'don't care'.

As the SIO instruction (SIO b3b2b1b0B) is executed, the following are set to SMR to start the respective mode operations:



#### Table 5-1 SMR Bit Functions

All bits of SMR are reset to "0" when the power is turned on (VDD=low to high) or when the internal clock is stopped by the execution of CKSTP instruction.

#### (1) SMR 0 (SO Enable Bit)

Pin PB<sub>0</sub>/SO will operate as an output pin of serial data, namely, as Pin SO, when "1" is set (SIO XXX1B instruction is executed) in SMR 0.

The data of the presettable shift register (PE, PF) is shifted in sequence beginning with the MSB and is output from Pin PB<sub>0</sub>/SO when the SIO XX11B instruction is executed. The data of Pin PB<sub>0</sub>/SO is output by synchronizing to the falling edge of the clock output from (or input to) PA<sub>3</sub>/SCK at this time. The presettable shift register is shifted by the rising edge of the clock and reads data from Pin PA<sub>2</sub>/SI simultaneously. The content output by PA<sub>2</sub> will be read if Pin PA<sub>2</sub>/SI is operating as Pin PA<sub>2</sub> output at this time.



Fig. 5-1 SO Operation

By setting SMR 0 to "0" after SO operation, the output state of Pin  $PB_0/SO$ , that is, the content of the data latch of Port B that was output to the data latch of PB<sub>0</sub> before the SO mode was set will be output.

#### (2) SMR1 (Shift Enable Bit)

When "1" is set in SMR1, the contents of Pin  $PA_2/SI$  are shifted in sequence from the LSB (Bit #0 of Port E) of the presettable shift register to the MSB (Bit #3 of Port F) and is read by synchronzing to the clock output from (or input to) Pin  $PA_3/\overline{SCK}$ . The read timing is the rising edge of the clock.



Fig. 5-2 SI Operation

# μ**PD17P23**

PA<sub>2</sub> should be set to an input mode state (Bit #2 of the PAIO word set to "0") beforehand when inputting serial data from Pin PA<sub>2</sub>/SI. The output contents of PA<sub>2</sub> are shifted and read in sequence in the presettable shift register (PE, PF) when PA<sub>2</sub> is set to the output mode. In other words, Pin PA<sub>2</sub>/SI functions as PA<sub>2</sub> and all the contents of the presettable shift register will be written "1s" if "1" is output from PA<sub>2</sub> and with "0s" if "0" is output.

Be sure to set SMR1 to "O" during A/D conversion to disable the input of the presettable shift register shift clock.

Pins  $PA_2/SI$  and  $PB_0/SO$  operate simultaneously as Pins SI and SO, respectively, when "1" is set in SMR1 and "1" is set in SMR0 (by executing SIO XX11B).

The data output by Pin SO at this time is output by the falling edge of the clock output from (or input to) Pin  $PA_3/\overline{SCK}$ , and the data input to Pin SI is read by the rising edge of the clock. The serial I/O data is first output from Pin SO and is shifted and simultaneously read by Pin SI.



Fig. 5-3 SIO Operation

As shown in the above example, the presettable shift register (PF and PE) is sequentially shifted for data reading and writing.

Utilizing this example, simultaneous data exchanges will become possible by mutually connecting Pins SI and SO, which the  $\mu$ COM standard has, and Pins SO and SI of  $\mu$ PD17P23.

As an ordinary application example, sending of serial data to external shift registers is possible.

The SIO 1X11B instruction is executed at this time. When this instruction is executed, data of the presettable shift register (PF and PE) is output by Pin PB<sub>0</sub>/SO being sequentially shifted by synchronizing to the clock output by Pin PA<sub>3</sub>/SCK.

The presettable shift register is not shifted if the content of SMR1 is "0". Last data when the SIO instruction was executed prior to it is output by Pin SO. Therefore, SMR1 should always be set to "1" when serial I/O is used.

```
Example:
```

```
S OUT:
```

| ANI   | PAIO, 0111B | ; | Set PAIO #3 to the input mode.     |
|-------|-------------|---|------------------------------------|
| SPB   | PB, 0001B   | ; | "1" is set in PB <sub>0</sub> .    |
| BANK1 |             |   |                                    |
| OUT   | PE, 02H     | ; | Set serial out data.               |
| OUT   | PF, 03H     | ; |                                    |
| SIO   | 1011B       | ; | Output data by the internal clock. |
| TSET  |             | ; | Wait until eight clocks are output |
| JMP   | \$-1        |   |                                    |
| SIO   | 0000B       |   |                                    |
| RT    |             |   |                                    |

#### (3) SMR3 (Internal SCK Enable Bit)

SMR3 is a bit to select whether to use an internal clock or an external clock as a shift clock. An internal clock (15 kHz, duty 50 %) is output by Pin  $PA_3/\overline{SCK}$  by setting "1" in SMR3 and an external clock is input to Pin  $PA_3/\overline{SCK}$  by setting "0".

When using Pin PA<sub>3</sub>/SCK as Pin SCK, that is, when executing the SIO instruction, PA<sub>3</sub> should be set in the input mode (Bit #3 of the PAIO word is set to "0") beforehand. Pin PA<sub>3</sub> should be pulled up at the same time. It should be noted that the device may be destroyed if Pin SCK is used by executing the SIO instruction while PA<sub>3</sub> is in the output mode (Bit #3 of the PAIO word is "1").

An internal clock is immediately generated and is output by Pin  $PA_3/\overline{SCK}$  when "1" is set in SMR3 by the SIO instruction. When "1" is set in SMR1 before or simultaneously with setting of "1" in SMR3, the clock automatically stops after eight clocks are output.

The internal clock to be output synchronizes with the machine cycle. One clock corresponds to the time needed to execute two instructions (one instruction execution time is 33.3  $\mu$ s). When the SIO 1X1XB instruction is executed, the clock stops after 16 instructions after the execution of this instruction.

In the execution of the SIO 1X0XB instruction, the internal clock is output continuously without being stopped.



By setting SMR3 to "0", an external clock can be input to Pin  $PA_3/\overline{SCK}$ . The frequency of the clock that can be input is between DC and 1 MHz. The presettable shift register shifts at this time synchronizing to the external clock to be input. However, in this mode, shift operation cannot be stopped automatically even when eight external clocks are input and shift operation is performed eight cycles. Shifting continues to next clock input. Therefore, the clock has to be stopped after inputting eight clocks each and reinput subsequent to data processing (read or write) of the presettable shift register.

Whether or not eight shift operations are performed after executing the SIO instruction regardless of the mode of the internal/external clock can be tested by the TSET (Test Shift End, then skip if True) or TSEF (Test Shift End, then skip if False) instruction.

During the external clock mode, the test result will be true only when shifting is performed 8 (2n + 1) cycles (n is a positive integer larger than 0). The test result will become false in all other cycle numbers.

The internal clock output is not stopped during output even if the level of Pin CE changes from high to low. The internal clock stops only in the following cases:

# μ**PD17P23**

- (1) When "0" is set in SMR3 (external clock mode). In this case, Pin PA<sub>3</sub>/SCK has a high impedance (input mode) and caution should be exercised.
- (2) If eight shift operations are performed, provided "1" is set in SMR1.
- (3) The CKSTP instruction is executed. At this time, all the bits of SMR are automatically cleared to "0".

#### SMR SUMMARY

| SMRO | PB State before SIO<br>Instruction Execution |                     | State of Pin PB <sub>0</sub> /SO              |
|------|----------------------------------------------|---------------------|-----------------------------------------------|
| 0    | 0                                            | Low level output    | Content of PB $_{\Omega}$ is output as it is. |
| 0    | 1                                            | High level output   |                                               |
| 1    | 0                                            | Low level remains o | utput.                                        |
| 1    | 1                                            | Operates as Pin SO  |                                               |

| SMR1 | Content of PAIO <sub>2</sub> before SIO Instruction Execution | State of Pin PA <sub>2</sub> /SI                                                        |
|------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 0    | 0                                                             | PA2 input port                                                                          |
| 0    | 1                                                             | PA <sub>2</sub> output port                                                             |
| 1    | 0                                                             | Operates as Pin SI (Data to be input in Pin SI is input to presettable shift register.) |
| 1    | 1                                                             | PA2 output port (Data output in PA2 is input to presettable shift register.)            |

| SMR3 | Content of PAIO <sub>3</sub> before<br>SIO Instruction Execution | State of Pin PA3/SCK                                                                                    |
|------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| 0    | 0                                                                | PA3 input port or external clock can be input<br>(External clock can be monitored also by testing PA3.) |
| 0    | 1                                                                | PA3 output port                                                                                         |
| 1    | 0                                                                | Internal clock output<br>(Internal clock can be monitored also by testing PA3.)                         |
| 1    | 1                                                                | Disable (Device may be destroyed.)                                                                      |

Principal Applications

|                                               |                                                                 |              | SMR |   | Content of PB0 | Content of PAIO2 | Content of PAIO3 | Us/ vad vid | S/~Vo vie  |                |
|-----------------------------------------------|-----------------------------------------------------------------|--------------|-----|---|----------------|------------------|------------------|-------------|------------|----------------|
|                                               |                                                                 | 3            | •   | 0 | tion Execution | tion Execution   | tion Execution   |             | 10/2/11/11 | 100/EC - III - |
| SI Orecation                                  | Internal clock output                                           | -            |     | c | >              | c                |                  |             | ī          | SCK Output     |
|                                               | External clock input                                            | 0            | -   | 5 | <              | 0                | þ                | 001         | ō          | SCK Input      |
| CO Operation                                  | Internal clock output                                           | -            |     | - |                | >                | c                | ç           |            | SCK Output     |
|                                               | External clock input                                            | 0            | -   | - | -              | <                | þ                | Ş           |            | SCK Input      |
|                                               | Internal clock output                                           | -            | -   |   |                | c                | c                | į.          | ž          | SCK Output     |
|                                               | External clock input                                            | 0            |     |   |                | 5                | 5                | Do          | ō          | SCK Input      |
| Internal clock only<br>(no shift operation)   | Internal clock only continuously output<br>(no shift operation) | <del>.</del> | 0   | 0 | ×              | ×                | o                | PBO         | PA2        | SCK Output     |
| SIO function is not used.<br>(Used as a port) | not used.                                                       | 0            | 0   | 0 | ×              | ×                | ×                | PBO         | PA2        | PA3            |
| X : Don't care                                |                                                                 |              | Ì   |   |                |                  | 3                |             |            |                |

Don't care

This state is set up when power is turned on (VDD = low to high) and when reoperated after the CKSTP instruction is executed and the operation clock is stopped. .. .. × \*

1

A STREET

)

ļ

# μ**PD17P23**

## 5.2 PSR (PRESETTABLE SHIFT REGISTER)

PSR consists of an 8-bit shift register; its four higher-order bits are assigned to Port F of the internal port and four lower-order bits to Port E. The data setting to or read from PSR is performed with the port operation instruction that accesses to Port E and F. Data are set by the OUT or SPB/RPB instruction, or read by the IN or TPT/TPF instruction.

As the shift clock that shifts PSR, either the internal or external clock can be chosen by SMR3; but the clock that is input to or output from the  $PA2/\overline{SCK}$  pin can shift PSR only when "1" is set to SMR1. If it is set with "0", the input of shift clock into PSR is inhibited.

The PSR is also used as a data latch of the A/D converter. For this reason, "0" should always be set in SMR1 to disable shift operation during A/D conversion.

Shifting takes place from lower bits to higher bits, and shift-out data is output by the falling edge of the shift clock. PSR data is shifted by the rising edge of the shift clock. Shift-in data is read also by the rising edge of the shift clock.



Note: Data can be set in the PSR when SMR1 = 0 or SMR1 = 1 and the level of Pin PA3/SCK is high. In other cases, data cannot be set in the PSR correctly.

#### 5.3 SCC (SHIFT CLOCK COUNTER)

The SCC is a binary counter consisting of four bits, and it counts the shift clocks to be input into PSR when "1" is set to SMR1 or when PSR can be shifted. Then it outputs "1" to the judge input of CPU when the counter counts up 8 (1000B) or it outputs "0" otherwise.

The judge output can be tested either by the TSET (Test Shift End, skip if True) instruction or the TSEF (Test Shift End, skip if False) instruction. The test turns true when the counter counts 8 or it otherwise turns false.

The content of SCC is cleared to "0" under any of the following conditions:

- When the power is turned on (VDD=low to high),
- 2) When the CKSTP instruction is executed and the internal clock stops,
- 3) When the SIO instruction is executed.

While the internal clocks are used as the shift clock, the internal clock is stopped by the afore-mentioned judge output so that only 8 bits of data can be transferred or received. Unless SCC is cleared, the execution of TSET/TSEF instruction results in the True condition. The shift clock input is not inhibited, if the external clocks are used, even if 8 clocks are input. It is therefore necessary to stop the external clocks when 8 clocks are input.

The judge output turns to be True only when  $8 \times (2n+1)$  external clocks were input (n = a positive integer other than 0); otherwise it turns to be False. Hence it is when the content of Bit #3 of SCC changes from "0" to "1" that SCC outputs "1" to the judge input.

#### 5.4 SCG (SHIFT CLOCK GENERATOR)

The SCG is a clock generator that produces the internal clocks of 15 kHz/50 % duty, which are output from the  $PA_3/\overline{SCK}$  pin when "1" is set to SMR3. The clock is synchronized with the machine cycle and each clock is equivalent to the time consumed to execute two instructions (execute time: 33.3  $\mu$ s).

The SCG always output the clocks ranging from the high level to the active low level when "1" is set to SMR3, and it stops the clock generation with the high level output when the True judge output is made by SCC.



If "0" is set to SMR1 (to inhibit the shift) or when the SIO 1X0XB instruction is executed, the output of clocks continues by 8 clocks each without being automatically stopped. The clock output starts from the high level whenever the SIO instruction is executed. If the SIO 1XXXB instruction is executed again after the same instruction was once executed, the duty of clock deviates from 50 %, depending on the timing of execution.



To prevent such a deviation, the  $PA_3/\overline{SCK}$  pin must be turned to  $PA_3$  and tested (by executing the TPT/TPF instruction), and the SIO 1XXXB instruction must be executed by a instruction that falls an even numbered instruction after  $PA_3$  is judged high. In other words it is enough to execute the SIO 1XXXB instruction once again when the clock becomes the high level. Simply speaking, the SIO instruction needs to be executed again at an even execution timing after the 1st execution of the SIO instruction.



The PA<sub>3</sub>/SCK pin is held on a high impedance until after the SIO instruction is executed, for PA<sub>3</sub> is set under the input mode before executing the instruction. Therefore it is required to connect the pull-up resistor to the PA<sub>3</sub>/SCK pin when the serial I/O is used.

#### 5.5 EXTENDED APPLICATION OF SERIAL I/O

#### (1) Transfer of Data over 8 bits with Internal Clock

The continuous transfers of 8-bit or larger data with the internal clocks can be performed by setting the data of 4 bits each to PSR at a given timing during the shift and then executing the SIO instruction again. This action is detailed below with an example of 12-bit data transfer.

An 8-bit data is first set to PSR and the SIO 1X11B instruction is executed. The internal clock (PSR shift clock), which is output from the  $PA_3/\overline{SCK}$  pin, is synchronous with the machine cycle, as mentioned before. The content of PSR is therefore shifted by four bits at the 7th instruction after the execution of SIO instruction. Four remaining bits are set at the 7th instruction to four lower-order bits of PSR, viz., Port E by the OUT instruction, and the SIO 1X11B instruction is executed at the 8th instruction. Thus another 8-bit data can be transferred without suspending the clock output, as the content of SCC is cleared by the execution of SIO instruction.



Fig. 5-4 Example of Sending 12-Bit Data

To similarly transfer the n-bits data ( $8 < n \le 12$ ), the OUT instruction must be executed at the (n-8)x2-1 instruction after the 1st SIO instruction execution, then the same instruction is to be executed again at the next instruction or (n-8)x2 instruction. The transfer of data of 12 or more bits can be likewise achieved by the repeated executions of both the OUT and SIO instructions.

#### (2) Reception of Data over 8 bits with Internal Clock

The afore-mentioned transfer process can be applied to the continuous reception of data more than 8 bits with the internal clock, provided that the execution timing of IN instruction differs from that of the OUT instruction. The following example is the reception of data more than 12 bits.

"0" is set in Bits #3 and #2 of the PAIO word before executing the first SIO 1X1XB instruction. Then the SIO instruction is again executed to clear the SCC content at the 8th instruction after the 1st execution or when a 4-bit serial data has been input to PSR. Then the IN instruction is executed against Port E (four-lower-order bits of PSR) at the next instruction or 9th instruction after the SIO instruction, thereby storing the 4-bit data into RAM. When the contents of both Port E and Port F are then stored when the shift is stopped, the reception of 12-bit serial data can be completed.

)

1

# μPD17P23



Fig. 5-5 Reception of 12-bit Data

To receive the n-bits data ( $8 < n \le 12$ ), the SIO instruction is generally executed at the (n-8)x2 instruction after the 1st SIO instruction execution, and the IN instruction is executed against Port E at the next instruction or (n-8)x2+1. The data more than 12 bits can be similarly received by the repeated executions of both the SIO and IN instructions.

Note: As apparent from the above two examples, it is not allowed to transfer and receive data more than 8 bits simultaneously. While the OUT instruction must be executed in the process of transfer at the (n-8)x2-1 instruction, the IN instruction must be executed in the process of data reception at the (n-8)x2+1 instruction. If data are simultaneously transferred and received, therefore, the 4-bit data initially stored is erased by the execution of OUT instruction. Then the data to be read out by the IN instruction is the data that is set by the OUT instruction rather than the shifted-in data.

#### 6. A/D CONVERTER

The  $\mu$ PD17P23 has an on-chip 6-bit A/D converter of a sequential comparison system by programs.

When it is used for an FM/AM tuner, it can be used as an input pin of signal meter output by the IF filtering stage to measure the field intensity, etc. or to decide the stop level during automatic tuning. The AD pins can also be used as one-bit input ports that can freely set threshold levels by programs.

#### 6.1 OPERATING PRINCIPLES

The μPD17P23 A/D converter consists of a 6-bit D/A converter of a resistance-strings system and a comparator. Data is set in the D/A converter through the lower two bits (PF<sub>1</sub> and PF<sub>0</sub>) of Port F and Port E (PE<sub>3</sub> to PE<sub>0</sub>) which are internal ports. Comparison data is set by executing the output instruction (OUT, SPB, or RPB instruction) to Ports E and F, and comparison data is read by executing the input instruction (IN, TPT, or TPF instruction).

The contents of the higher two bits ( $PF_3$  and  $PF_2$ ) of Port F are neglected.



Fig. 6-1 A/D Converter Configuration

Ports E and F are also used as data latches during serial I/O, and SMR1 should always be set to "0" (shift operation disable mode) during A/D conversion.

The D/A converter generates 64 different voltages (voltage values obtained by dividing the reference voltage  $V_{ref}$  ( $V_{DD}$ )) as comparison voltages based on data values set in Ports E and F. These comparison voltages are input to the comparator together with the analog voltage (input voltage) to be input to Pin A/D for comparison of both. The comparator comparison results can be obtained by executing the TADT (Test A/D comparator, then skip if True) instruction or the TADF (Test A/D comparator, then skip if False) instruction. The relationship between the input and comparison voltages at that time is as follows:

When input voltage > comparison voltage, True

When input voltage  $\leq$  comparison voltage, False

#### 6.2 CONSTRUCTION OF D/A CONVERTER

The D/A converter used in the  $\mu$ PD17P23 serially connects 64 stages of resistors between V<sub>ref</sub> (V<sub>DD</sub>) and GND and selects the voltage at each connecting point. It is a D/A converter of the so-called resistance-string system.

It should be noted that the values of serially-connected resistors differ from one to another and that the resistor closest to GND side has the resistance of 0.5/64 of the entire serial resistance value while the resistance of the resistor closest to the V<sub>ref</sub> side is 1.5/64. Fig. 6-2 shows the construction of the D/A converter.

)

~~~~~

Ì

# μPD17P23



Fig. 6-2 Construction of D/A Converter

The D/A converter of this construction outputs the GND level when the value of 00H is set in the input data (Ports E and F) or outputs the voltage of  $0.5/64 \times V_{ref}$  as a comparison voltage when the value of 01H is set. Similarly, the comparison voltage  $V_{out}$  when the value of n (decimal number) is set can be expressed by the following equation:

$$V_{out} = V_{ref} \times \frac{n - 0.5}{64}$$
 (provided :  $63 \ge n \ge 1$ )

If the following relationship establishes between the input voltage  $V_{in}$  and comparison voltage  $V_n$  to data n set to D/A in an A/D comparator of the sequential comparison system:

$$V_n < V_{in} \leq V_{n+1}$$

n is generally output as A/D conversion data.

| COMPARI | SON DATA (Port F & E) | COMPARISO          | N VOLTAGE              | COMPARI | SON DATA (Port F & E) | COMPARISC          | N VOLTAGE              |  |
|---------|-----------------------|--------------------|------------------------|---------|-----------------------|--------------------|------------------------|--|
| DEC.    | HEX (Note)            | X V <sub>ref</sub> | V <sub>ref</sub> = 5 V | DEC.    | HEX (Note)            | X V <sub>ref</sub> | V <sub>ref</sub> = 5 V |  |
| 0       | 00 H                  | 0                  | 0 V                    | 32      | 20 H                  | 31.5/64            | 2.461 V                |  |
| 1       | 01H                   | 0.5/64             | 0.039                  | 33      | 21 H                  | 32.5/64            | 2.539                  |  |
| 2       | 02 H                  | 1.5′64             | 0.117                  | 34      | 22 H                  | 33.5/64            | 2.617                  |  |
| 3       | 03 H                  | 2.5/64             | 0.195                  | 35      | 23 H                  | 34.5/64            | 2.695                  |  |
| 4       | 04 H                  | 3.5/64             | 0.273                  | 36      | 24 H                  | 35.5/64            | 2.773                  |  |
| 5       | 05 H                  | 4.5/64             | 0.352                  | 37      | 25 H                  | 36.5/64            | 2.852                  |  |
| 6       | 06 H                  | 5.5/64             | 0.430                  | 38      | 26 H                  | 37.5/64            | 2.930                  |  |
| 7       | 07 H                  | 6.5/64             | 0.508                  | 39      | 27 H                  | 38.5/64            | 3.008                  |  |
| 8       | 0 8 H                 | 7.5/64             | 0.586                  | 40      | 28 H                  | 39.5/64            | 3.086                  |  |
| 9       | 09 H                  | 8.5/64             | 0.664                  | 41      | 29 H                  | 40.5/64            | 3.164                  |  |
| 10      | 0 A H                 | 9.5/64             | 0.742                  | 42      | 2 A H                 | 41.5/64            | 3.242                  |  |
| 11      | 0 B H                 | 10.5/64            | 0.820                  | 43      | 2 B H                 | 42.5/64            | 3.320                  |  |
| 12      | 0 C H                 | 11.5/64            | 0.898                  | 44      | 2 C H                 | 43.5/64            | 3.398                  |  |
| 13      | 0 D H                 | 12.5/64            | 0.977                  | 45      | 2 D H                 | 44.5/64            | 3.477                  |  |
| 14      | 0 E H                 | 13.5/64            | 1.055                  | 46      | 2 E H                 | 45.5/64            | 3.555                  |  |
| 15      | 0 F H                 | 14.5 64            | 1.133                  | 47      | 2 F H                 | 46.5/64            | 3.633                  |  |
| 16      | 10 H                  | 15.5 64            | 1.211                  | 48      | 30 H                  | 47.5/64            | 3.711                  |  |
| 17      | 11 H                  | 16.5/64            | 1.289                  | 49      | 31 H                  | 48.5/64            | 3.789                  |  |
| 18      | 12 H                  | 17.5 64            | 1.367                  | 50      | 32 H                  | 49.5/64            | 3.867                  |  |
| 19      | 1 3 H                 | 18.5 64            | 1.445                  | 51      | 33 H                  | 50.5/64            | 3.945                  |  |
| 20      | 14 H                  | 19.5 64            | 1.523                  | 52      | 34 H                  | 51.5/64            | 4.023                  |  |
| 21      | 15 H                  | 20.5 64            | 1.602                  | 53      | 35 H                  | 52.5/64            | 4.102                  |  |
| 22      | 16 H                  | 21.5 64            | 1.680                  | 54      | 36 H                  | 53.5/64            | 4.180                  |  |
| 23      | 17 H                  | 22.5 64            | 1.758                  | 55      | 37 H                  | 54.5/64            | 4.258                  |  |
| 24      | 18 H                  | 23,5 64            | 1.836                  | 56      | 38 H                  | 55.5/64            | 4.336                  |  |
| 25      | 19 H                  | 24.5 64            | 1.914                  | 57      | 39 H                  | 56.5/64            | 4.414                  |  |
| 26      | 1 A H                 | 25.5 64            | 1.992                  | 58      | 3 A H                 | 57.5/64            | 4.492                  |  |
| 27      | 1 B H                 | 26.5 64            | 2.070                  | 59      | 3 B H                 | 58.5/64            | 4.570                  |  |
| 28      | 1 C H                 | 27.5/64            | 2.148                  | 60      | 3 C H                 | 59.5/64            | 4.648                  |  |
| 29      | 1 D H                 | 28.5/64            | 2.227                  | 61      | 3 D H                 | 60.5/64            | 4.727                  |  |
| 30      | 1 E H                 | 29.5.64            | 2.305                  | 62      | 3 E H                 | 61.5/64            | 4.805                  |  |
| 31      | 1 F H                 | 30.5/64            | 2.383                  | 63      | 3 F H                 | 62.5/64            | 4.883                  |  |

### Table 6-1 Comparison Data-Comparison Voltage

Note: The HEX codes shown above denote data of 6 bits in total – lower two bits of Port F and four bits of Port E. The contents of the higher two bits of Port F are neglected.



Don't care

0AH (Comparison data)

Assuming now  $V_{ref}$ =5.0 V and  $V_{ref}$ /64 or 0.0781 V is input into  $V_{in}$ ; then the output voltages (comparison voltages) of D/A converter,  $V_0$ ,  $V_1$  and  $V_2$  when n=0, 1 and 2 are:

$$V_0 = 0 V$$
  
 $V_1 = 0.03906 V$   
 $V_2 = 0.11719 V$ 

so that the comparison data of A/D converter should be n=1. If, therefore, the analog voltage  $V_{in}$  to be input is in the relation of 0.03906 V <  $V_{in} \leq 0.11719$  V, the voltage of 0.0781 V is all input, or 0 V is considered to have been input if  $V_0 < V_{in} \leq V_1$ . In this term the input voltage of  $V_{in} = V_{ref}/64$  (1 LSB) is called the least decomposition voltage.

As apparent from the above, the input of 0.0781 V is considered to be made if the input voltage is held in the relation of 0.03906 V  $< V_{in} \leq 0.11719$  V. There would be the least read error of ±0.03906 V against the actual input voltage. This kind of error is known the quantized error of A/D converter, which is expressed by ±1/2 LSB or by ±1/(64x2) = ± 0.781 % as it is a 4-bit A/D converter. The largest read error is ±1.5 LSB.

The measurable range of input voltage Vin of the A/D converter is:

### $0 V \leq V_{in} \leq V_{63}(V_{ref} \times 62.5/64)$

If V<sub>in</sub> is within the range of  $V_{63} \le V_{ref}$  (VDD), it is considered as an over-range.

The TADT or TADF instruction must be executed for A/D conversion, as mentioned above. When the comparison voltage of  $V_{13}$  is output against the input of analog voltage of  $V_{in} = V_{14}$  ( $V_{ref} \times 13.5/64$ ), the input voltage is larger than the comparison voltage; hence the data True is output to the Judge circuit. Or the data False is output if  $V_{14}$  is output as the input voltage is equal to or smaller than the comparison voltage.

# 6.3 EXAMPLE OF A/D CONVERSION PROGRAM

Binary Search Method





)

)

į

)

# Example of Coding

| START: |          |                          |
|--------|----------|--------------------------|
| MVI    | R0,0000B | ; PE data setting        |
| MVI    | R1,0010B | ; PF data setting        |
| BANK1  |          |                          |
| OUT    | 1,R1     | ; PF←02H                 |
| OUT    | 0,R0     | ; PE←00H                 |
| TADT   |          |                          |
| RPB    | 1,0010B  | ; D/A data MSB #5←1      |
| SPB    | 1,0001B  | ; D/A data #4 <b>←</b> 1 |
| TADT   |          |                          |
| RPB    | 1,0001B  | ; D/D data #4 <b>←</b> 0 |
| SPB    | 0,1000B  | ; D/A data #3←1          |
| TADT   |          |                          |
| RPB    | 0,1000B  | ; D/D data #3 <b>←</b> 0 |
| SPB    | 0,0100B  | ; D/A data #2 <b>←1</b>  |
| TADT   |          |                          |
| RPB    | 0,0100B  | ; D/A data #2 <b>←</b> 0 |
| SPB    | 0,0010B  | ; D/A data #1 <b>←</b> 1 |
| TADT   |          |                          |
| RPB    | 0,0010B  | ; D/A data #1 <b>←</b> 0 |
| SPB    | 0,0001B  | ; D/A data #0←1          |
| TADT   |          |                          |
| RPB    | 0,0001B  | ; D/A data #0←0          |
| IN     | R0,0     | ; R0 (Port E)            |
| IN     | R1,1     | ; R1 (Port F)            |
| BANKO  | ł        |                          |

END:

A/D conversion time  $: 832.5 \,\mu s$ Number of total steps  $: 25 \,steps$ 

#### 7. IF COUNTER

The  $\mu$ PD17P23 has an on-chip IF counter function to measure FM and AM IF frequencies. The IF counter consists of 16 bits and is mainly used to detect the stop signal during auto search tuning. If the desired IF frequency is counted by measuring frequencies input to Pins PA<sub>1</sub>/FMIF and PA<sub>0</sub>/AMIF during auto search tuning, a broadcast station can be considered to exist on the reception frequency at that time. Thus, by using the IF counter function to detect the stop signal, auto search tuning operation can be accomplished with smaller channel spacings such as 25kHz/step in the FM band and 1kHz/step in the AM band.

### 7.1 CONFIGURATION OF IF COUNTER

Fig. 7-1 shows the internal configuration of the IF counter.



Fig. 7-1 Configuration of IF Counter

The IF counter of the  $\mu$ PD17P23 consists of binary counters for 16 bits, and the data contents of it can be read through Ports N, Q, R, and S of BANK3, which is an internal port. The LSB (Bit #0) of the IF counter corresponds to Bit #0 (PN 0) of Port N and the MSB (Bit # 15), to Bit # 3 (PS 3) of Port S, at this time.

Ports N, Q, R, and S are internal ports for reading only, and data cannot be set in the IF counter through these ports.

The higher 6 bits of the IF counter are also used by the counter that comprises the CGP. For this reason, the IF counter operates as a 10-bit counter in the modes other than the PG #2 through mode of CGP. Therefore, be sure to set up the CGP in the PG #2 through mode when operating the IF counter as a 16-bit counter. (The CGP control bits are not fixed during power ON resetting.) The contents of the ports for the higher six bits (PS<sub>3</sub> to PS<sub>0</sub>, PR<sub>3</sub>, and PR<sub>2</sub>) are not fixed when the IF counter is used as a counter for ten bits. The values of these six bits are not affected at all even when they are counted at this time.

One of the four following count times (gate signals) of the IF counter can be selected by the IF counter control word (IFCW): 1 ms, 4 ms, 8 ms, and open ( $\infty$ ). The frequency input to Pin PA<sub>1</sub>/FMIF or Pin PA<sub>0</sub>/AMIF can be measured by deciding the number of pulses input to the IF counter within the above-mentioned times.

The IFCW can also select Pins  $PA_1/FMIF$  or  $PA_0/AMIF$ . If both Pins  $PA_1/FMIF$  and  $PA_0/AMIF$  are selected simultaneously at this time, the OR signal of the signal input to Pins  $PA_1/FMIF$  and  $PA_0/AMIF$  is input to the IF counter. If either pin only is selected, the unselected pin is internally pulled down automatically through a resistor.

The maximum frequency that can be input to Pin PA<sub>1</sub>/FMIF is 20 MHz ( $V_{in} = 0.1 V_{p-p}$ ) and that of Pin PA<sub>0</sub>/AMIF is 5 MHz ( $V_{in} = 0.1 V_{p-p}$ ). The signal input to Pin PA<sub>0</sub>/AMIF is input directly to the IF counter. The signal input to Pin PA<sub>1</sub>/FMIF is input to the IF counter internally through the 1/2 frequency divider. Therefore, the value of the IF counter will be 1/2 to the actual frequency to be input to Pin PA<sub>1</sub>/FMIF if Pin PA<sub>1</sub>/FMIF is selected.

The IF counter is reset during power ON resetting ( $V_{DD}$  = low to high) or when the clock is stopped. In this case also, the higher six bits (PS<sub>3</sub> to PS<sub>0</sub>, PR<sub>3</sub>, and PR<sub>2</sub>) are reset only when the CGP control bit is in the PG #2 through mode. The CGP control bit during power ON resetting is not fixed.

When the IF counter enters a halt state, it maintains the state before the halt state. If the gate is open immediately before halting, the gate is closed after the designated time even during a halt. However, the gate is not opened during a halt if the gate is closed immediately before a halt.

#### 7.2 IF COUNTER CONTROL WORD (IFCW)

The IF counter control word (IFCW) designates the input pin and input gate signal time of the IF counter. The IFCW consists of flip flops (F/Fs) for four bits and is set by the IFCW instruction. The match between IFCW instruction operand bits and IF counter control word and their functions are shown below:

All the bits of the IF counter control word are reset to "0" during power ON resetting ( $V_{DD}$  = low to high) or when the clock is stopped.

| IFCW | ь <u>з</u> | b2                | b1 | b0               | В                                              |
|------|------------|-------------------|----|------------------|------------------------------------------------|
|      |            |                   |    | TB<br>Fime Bits) | Gating Time                                    |
|      |            |                   | 0  | 0                | 1 ms                                           |
|      |            |                   | 0  | 1                | 4 ms                                           |
|      |            |                   | 1  | 0                | 8 ms                                           |
|      |            |                   | 1  | 1                | OPEN ( $\infty$ ) (Gate is closed by program.) |
|      |            | ţ                 |    |                  |                                                |
|      | 1          | SB<br>elect Bits) |    |                  | Input pin to be selected                       |

| 1 | 5B<br>elect Bits) | Input pin to be selected                                                                |
|---|-------------------|-----------------------------------------------------------------------------------------|
| 0 | 0                 | Neither will be selected.                                                               |
| 0 | 1                 | Pin PA <sub>0</sub> /AMIF                                                               |
| 1 | 0                 | Pin PA1/FMIF                                                                            |
| 1 | 1                 | Signals of both PA <sub>0</sub> /AMIF and PA <sub>1</sub> /FMIF are ORed and are input. |

#### 7.3 GATE SIGNAL

The gate signal time of the IF counter is designated by the gating time bit (GTB) of the IF counter control word (IFCW). The basic clock of it is a 1-ms pulse signal which is not synchronous to the instruction. Gate signals of 1, 4, and 8 ms are generated based on this basic clock. For this reason, the IF counter does not start counting until the first basic clock after the execution of the IFC instruction is generated even if counting is commanded to be started by this instruction. However, even when counting is actually not performed, the gate can be judged to be open when the TGC instruction is given, counting is actually performed immediately after counting is commanded to be started by the IFC instruction, and the gate is decided to be open until the gate actually closes. Fig. 7-2 shows an example when a gating time of 1 ms is designated.



#### Fig. 7-2 Gating Time

As the timing chart in Fig. 7-2 shows, the time from the IFC instruction to the start of counting by the IF counter is maximum 1 ms depending on the IFC instruction execution timing when a gating time of 1, 4, or 8 ms is selected.

If "open" (GTB = 11B) is selected as a gating time, the IF counter starts counting even if it is not commanded to start counting by the IFC instruction. The IF counter starts counting immediately after the "IFCW XX11B" instruction (X is "0" or "1") is executed.

In this case, the gate can be closed by the following two methods. The one method is to set data other than "11B" in GTB. The other method is to set "00B" in ISB (input select bits) of the IFCW. Either of these two methods closes the gate simultaneously with resetting of the IFCW by the IFCW instruction. These two methods operate in exactly the same way when Pin PA<sub>0</sub>/AMIF is selected as the input pin. However, they operate differently as follows if Pin PA<sub>1</sub>/FMIF is selected as input.

The 1/2 frequency divider connected to Pin  $PA_1/FMIF$  is not reset when the GTB is set to other than 11B. However, this frequency divider is reset when the ISB is set to 00B.

When the gate is closed by setting the GTB to other than 11B, a counter start should not be commanded by the IFC instruction after GTB = 11B is designated and before changing the GTB to other value. If commanded, the gate is closed in an unfixed time after changing the GTB to a value other than 11B.

When the gate is closed by setting the ISB to 00B, the gate image in the TGC instruction remains open as long as the GTB remains 11B even if the gate closes. It is because merely input is not selected, instead of the gate actually closed in this method.

The IF counter is counted by the rising edge of the signal input to Pin PA<sub>0</sub>/AMIF and by the falling edge of the signal input to Pin PA<sub>1</sub>/FMIF.

## 7.4 ERROR

IF counter errors are gating time errors and counting errors. The gating time error depends on the oscillation frequency of the 4.5 MHz crystal resonator connected externally. This is because the basic pulse signal that decides the gating time is produced by dividing the 4.5 MHz frequency. Therefore, for example, if the oscillation frequency is shifted 20 ppm (90 Hz) to 4.5 MHz, the gating time also shifts 20 ppm (8 x  $10^{-5}$  ns if 4 ms is selected).

Counting errors will be maximum  $_{-0}^{+1}$ . When Pin PA<sub>1</sub>/FMIF is selected, Pin PA<sub>1</sub>/FMIF is regarded equivalently as low if the gate closes with the input signal remaining in a "high" state (or if Pin PA<sub>1</sub>/FMIF becomes non-selective), and is counted larger by 1. When Pin PA<sub>0</sub>/AMIF is selected, the signal of low to high is equivalently input to the counter and is counted one more when the gate opens (or when Pin PA<sub>0</sub>/AMIF is selected during counting) if the level of Pin PA<sub>0</sub>/AMIF is already high.

## 7.5 EXAMPLE OF IF COUNTER DATA CALCULATIONS

(1) When Pin FMIF is selected as IF counter input pin

The frequency input to Pin  $PA_1/FMIF$  is input to the IF counter through the 1/2 frequency divider. For this reason, the data value of the IF counter will be 1/2 of the frequency input to Pin  $PA_1/FMIF$ .

Example: FM IF frequency (f<sub>FMIF</sub>) : 10.7 MHz

Gate signal (T<sub>G</sub>): 4 ms

IF counter value (N)

$$N = \frac{f_{FMIF}}{2} \times T_G = \frac{10.7 \times 10^6}{2} \times 4 \times 10^{-3}$$

= 5398H ("H" denotes a hexadecimal numeral)

|     | Po | rt S  |   |   | Por | rt R   |   |   | Por | t Q |   |   | Por | 't N  |     |
|-----|----|-------|---|---|-----|--------|---|---|-----|-----|---|---|-----|-------|-----|
| MSE | 3  |       |   |   |     |        |   |   |     |     |   |   |     |       | LSB |
| 0   | 1  | 0     | 1 | 0 | 0   | 1      | 1 | 1 | 0   | 0   | 1 | 1 | 0   | 0     | 0   |
| \   |    | <br>5 |   | ~ |     | ~<br>3 |   | · |     | 9   |   | · |     | <br>В |     |

(2) When Pin AMIF is selected as IF counter input pin The frequency input to Pin PA<sub>0</sub>/AMIF is directly input to the IF counter.

Example: AM IF frequency (fAMIF): 450 kHz

Gate signal (T<sub>G</sub>): 4ms

IF counter value (N)

 $N = f_{AMIF} \times T_G = 450 \times 10^3 \times 4 \times 10^{-3}$ 

= 1800

= 708H ("H" denotes hexadecimal numeral)



## 8. LCD DRIVER

 $\mu$ PD17P23 contains in it an LCD driver (frame frequency: 100 Hz) of 1/2 duty and 1/2 bias drive (voltage equalization system type). Fig. 8-1 is a timing chart which illustrates the principle of the LCD driver. As can be seen from Fig. 8-1, two COM signals deviating from each other in phase by 1/4 output three potentials: 0 V (GND), 5 V (V<sub>DD</sub>) and 2.5 V (1/2 V<sub>DD</sub>) intermediate between them. In other words, the COM signals output a potential of ±1/2 V<sub>DD</sub> on both side of 1/2 V<sub>DD</sub>. The above display system is, therefore, referred to as 1/2 bias drive system.

In this system, two segments (A and B) are driven by an output of one segment, and a segment whose potential  $(V_{DD})$  is most different from that of the com signal lights up. Four clock timings (a) to (d) are outputted as a segment output according to combinations of ON and OFF of two connected segments A and B. A segment to be lighted at this time repeats ON and OFF at 5 ms intervals. In other words, the segment is kept lighted on at a frequency of 100 Hz and duty factor of 1/2.

LCD<sub>0</sub>/KS<sub>0</sub> to LCD<sub>15</sub>/KS<sub>15</sub> pins of  $\mu$ PD17P23 can be used as key source of key matrix also.

These pins are output the segment signal or the key source signal by controlling time.

The following shows normal drive waveform in Fig. 8-1, and waveform when using as key source signal in Fig. 8-2.

Also, LCD<sub>24</sub>/PL<sub>0</sub> to LCD<sub>27</sub>/PL<sub>3</sub> pins can be used as standard output port (Port L) when not used as segment pin. (See 3.4 PORT L) And, LCD display possible in executing HALT instruction.

#### 8.1 DIGIT

LCD matrix is divided into fifteen groups called digit.

56-segment for display is divided into 15-digit (Dig-0 to Dig - E), it is controlled by LCDD instruction. (See Fig. 8-3) When even digits (Dig-0, Dig-2, Dig-4, Dig-6, Dig-8, Dig-A, Dig-C and Dig-E), data stored by LCDD instruction

are unconditionally input to the segment PLA, and the output is displayed. (Segment PLA is user programmable.) When odd digits (Dig-1, Dig-3, Dig-5, Dig-7, Dig-9, Dig-B and Dig-D), data stored in the data memory (RAM) is displayed directly.

Table 8-1 shows relations between bits of RAM data to be output in an odd digit at this time and segments arranged in odd digits.

And, there is a dot which belongs to two kinds of digits. For instance, the dot of intersecting point of  $COM_2$  and  $LCD_{19}$  is belonged to the digit of Dig-1 and Dig-E. The content of display can be changed by controlling either digit.

ì

# μ**PD17P23**



Fig. 8-1 LCD Drive Waveform ..... when the Key source is not jointly used. (KLE = 0)



Fig. 8-2 LCD Drive Waveform .... when the Key source is jointly used (KLE = 1)

Ì

į

# μ**PD17P23**



63

Table 8-1 Bits Corresponding to Odd Digit (Which Does not Pass Through PLA)



 $\mu$ PD17P23 is able to make the LCD panel display data by executing an LCDD instruction. This instruction is described as the follows.



"M" represents any address in a data memory (RAM), and "D" represents the number of digits of display.

"D" takes fifteen (15) values 00H to 0EH of Digit-0 to Digit-E which are mentioned before and a special value 0FH called LCD control word.

Examples of operations when executing an LCDD instruction in even and odd digits are described in the following.

}

# μPD17P23





The data "5" stored in the address 24H of the data memory (RAM) is led to the PLA, and data stored in the PLA is output to the digit of Dig-6.

The PLA pattern of 24H of RAM is selectable the pattern 0 or the pattern 1.

Therefore, in case "SPLSEL 3" is described in assembler, the pattern corresponding input data "5" of the pattern 0 is output. (The output data is 1101101B in examples of table 10-1) In case "SPLSEL 2" is selected, the pattern corresponding input data "5" of the pattern 1 is output. (The output data is 1100000B in examples of table 10-2.)







}

}

(2) In case of odd digit (Dig-1, Dig-3, Dig-5, Dig-7, Dig-9, Dig-B and Dig-D)



The data "5" stored in the address 24H of the data memory is output directly to a digit of Dig-9.

Four segments  $b_A$ ,  $f_A$ ,  $g_A$  and  $e_A$  are arranged in the digit of Dig-9, and when "5" = 0101B is output, the segments  $b_A$  and  $g_A$  is put off, and the segments  $f_A$  and  $e_A$  lights up. (See Table 8-1 "Bits Corresponding to Odd Digit (Which Does not Pass Through PLA)).

When "4" = 0100B is output to the digit of Dig-9, only the segment  $f_A$  lights up. Also, four segments  $b_A$ ,  $f_A$ ,  $g_A$ ,  $e_A$  are belonged to the digit of Dig-A, data of the digit of Dig-A is displayed through the PLA.

However, when the LCDD instruction is executed for Dig-A, not only four segments  $(b_A, f_A, g_A, e_A)$  are changed but also the segments  $d_A$  and  $c_A$  are changed.

#### 8.2 LCD CONTROL WORD

The LCD control word is a 4-bit register which resides in digit 0FH of the LCD Controller/Driver. The contents of this register can be manipulated by LCDD M, 0FH instruction. M is an address that points to a RAM location containing the new data to be written. The contents of LCD control word will remain unchanged until the device is reset during power on clear or when clock stop instruction, CKSTP, is executed.

Upon the occurrence of either of above two events, the LCD control word will be cleared to 0.

#### LCDD M, OFH Data bit # of memory CONTENT DURING FUNCTION designated by M NAME RESETTING #3 #2 #1 #0 PLEL To two pins (LCD<sub>25</sub>/PL<sub>1</sub> and LCD<sub>24</sub>/PL<sub>0</sub>): Port L 0 LCD segment signal is output 0: Enable Lower two bits of Port L are output 1: Lower F/F / To two pins (LCD<sub>27</sub>/PL<sub>3</sub> and LCD<sub>26</sub>/PL<sub>2</sub>): PLEU 0 Port L 0: LCD segment signal is output. Enable 1: Higher two bits of Port L are output. Upper F/F KLE Data input from Pins K3 to K0 is. 0 0: Directly read without being fed to the key latch. (Key Latch \ Enable F/F Read through the key latch. 1: Setting of LCD display mode 0: LCD OFF mode COM<sub>1</sub> pin, COM<sub>2</sub> pin and all the pins LCDE 0 designed by LCD segment becomes low level / LCD 1: LCD ON mode Enable F/F (normal LCD operation)

## Table 8-2 Configuration of LCD Control Word

Note: "During resetting" mentioned above means when the system is reset or the clock stop instruction, CKSTP is executed.

#### (1) PLEL (Enable Port L lower nibble), PLEU (Enable Port L upper nibble)

A selection is possible whether to use two each of four pins (LCD<sub>27</sub>/PL<sub>3</sub> to LCD<sub>24</sub>/PL<sub>0</sub> pins) as port or as LCD segment output.

Bit 0 and Bit 1 of the LCD control word determines the function of  $LCD_{24}/PL_0$  to  $LCD_{27}/PL_3$ . If the corresponding bit is set to 0 then the port will operate as LCD segment drivers. If set to 1 then it will operate as Port L. (See 3.4 PORT L)

#### (2) KLE (Enable key latch)

The source signal for key matrix can be supplied by the LCD segment signals,  $LCD_{15}/KS_{15}$  to  $LCD_0/KS_0$ . The 16 key source signals are multiplexed with the 16 LCD driver segment signals.

Since the key source signals are not synchronized with program execution, the valid key matrix data can not be read directly. In order to store the key input data while the key source signals are active a four bit key input latch is integrated.

Maximum of 16 x 4 key matrix can be realized by using the multiplexed key source signals and key input latch while driving the LCD segments. The input data to  $K_3$  to  $K_0$  are latched, in synchronous to the key source signal. The data in the latch can be read by executing KIN or KI.

The KLE bit, when set to 1 will enable the key input data to be latched and when set to 0 the key input data is not latched. Therefore if  $LCD_{15}/KS_{15}$  to  $LCD_0/KS_0$  are used for key source signals, KLE must be set to 1 in order to read valid key data. If regular I/O port is used for key source signals, then KLE must be set to 0. (See Fig. 8-2 in 8. LCD DRIVER about output wave form. And see 9. THE WAY OF CONSISTING KEY MATRIX.)

#### (3) LCDE (Enable LCD)

The LCDE controls the operation of LCD driver. When LCDE is set to 0 the output latch is disabled and display is blanked (display OFF mode). If the LCDE is set to 1 the output latch is enabled (display ON mode).

See Fig. 8-4.



Fig. 8-4 Conception of LCD Driver

During the display OFF mode (LCDE = 0), all segment pins specifying for LCD display (LCD pins) and common outputs (COM<sub>1</sub>, COM<sub>2</sub> pins) are set to low level (0 V). Pins specifying for LCD display means that pins are specified to use as LCD segment pin by PLEL and PLEU. If  $PL_3/LCD_{27}$  to  $PL_0/LCD_{24}$  operate as Port L, then LCDE will not affect the output status of  $PL_3$  to  $PL_0$ .

During the display ON mode (LCDE=1), the data in segment latch is output in biplex form. The contents of LCD control word are cleared to 0 when the device is reset by power on clear or clock is stopped by CKSTP instruction. Therefore the display will be turned off if either of above 2 events take place. This prevents invalid data to be displayed after power on clear or when clock is stopped. Prior to setting the LCDE to 1, the segment output latch can be updated with valid data.

In addition, if LCDE=0, the key source signal will be disabled. Therefore if key source signal is necessary while the display is blanked, the segment output latch must all be cleared by LCDD instruction while keeping LCDE = 1.

### 9. KEY MATRIX CONFIGURATION

Two methods can be used to implement a key matrix with  $\mu$ PD17P23. The first method is to use regular I/O ports for key source signals and K<sub>3</sub> to K<sub>0</sub> as key return inputs. The second method is to use LCD<sub>15</sub>/KS<sub>15</sub> to LCD<sub>0</sub>/KS<sub>0</sub> of the key source signals and K<sub>3</sub> to K<sub>0</sub> as key return inputs. The first method requires KLE = 0 and second method requires KLE and LCDE to be set to 1.

#### 9.1 GENERAL PURPOSE I/O FOR KEY SOURCE SIGNAL

This method requires the setting of KLE = 0. The key input data can be read by executing KIN or KI instruction. The advantage of using the method over the second method is the short time required to read the key input data. Since the KLE is set to 0 upon power on clear or execution of CKSTP, this will be the default mode.

#### 9.2 MULTIPLEXED KEY SOURCE SIGNAL AND LCD SEGMENT OUTPUT

The use of  $LCD_{15}/KS_{15}$  to  $LCD_0/KS_0$  as key source signal requires setting of KLE to 1. In addition the LCDE must be set to 1 so that  $LCD_{15}/KS_{15}$  to  $LCD_0/KS_0$  will output multiplexed key source signal and LCD segment output. The input key data is latched when the key source signal is active. The key source signal is output every 10 msec for the duration of 333  $\mu$ sec. The key source signal that is selected by the Port J, address 0 of BANK2, and Port K, address 1 of BANK2. The data in Port J and Port K are decoded by internal decoder and output to  $LCD_{15}/KS_{15}$  to  $LCD_0/KS_0$ . The set up time for key source is 333  $\mu$ sec. Fig. 9-1 illustrates the internal key source hardware.

In order to insure proper LCD voltages at all time a diode must be placed in case multiple keys from different key source signals are pressed. By same reasoning, pull down resister must not be used.

The pull down resisters are internally provided for KLE = 0 and if KLE = 1 the pull down resisters are active only when key data are latched.

If transister switch is used, care must be taken so that  $I_{OH}$  does not degrade the  $V_{OH}$  to cause degration of LCD display.



Fig. 9-1 Concept of key input operations using LCD pins for key source
## NEC ELECTRON DEVICE

### 9.3 KEY SOURCE DECODER

If LCD<sub>15</sub>/KS<sub>15</sub> to LCD<sub>0</sub>/KS<sub>0</sub> are used for key source signals, KLE = 1 and LCDE = 1, then data is output every 10 msec for 333  $\mu$ sec. The time that it will take to determine one of n source signal from the key matrix is 10 x n msec. Therefore if there was 8 key source signals it will take 80 msec.

In order to minimize this time a binary search using the key source decoder can be used.

The key source decoder is 6 bits wide for input and 16 bits wide for output, where upper 2 bits reside in lower 2 bits of Port K ( $PK_1$  and  $PK_0$ ) and lower 4 bits reside in Port J ( $PJ_3$  to  $PJ_0$ ). The key source decoder is illustrated in table 9-1.

Port K and Port J are internal ports and they differ from other ports only by the fact that there is no external outputs. The contents of Port K and Port J remain valid after the clock is stopped, executing CKSTP instruction. The data in Port K and Port J can be input and tested by IN, TPT, and TPF instructions. Since only the lower 2 bits of Port K are used, upper 2 bits, when read, will be 0.

The data specified by Port K determines the "PHASE" or the level of binary search and Port J determines the "KEY SOURCE BIT" or which source bits are active.

|   | EC | ODE | IN | PUT | - |          |         | co     |          |          |    |                |        |     |      |     |          |          |          |   |   |
|---|----|-----|----|-----|---|----------|---------|--------|----------|----------|----|----------------|--------|-----|------|-----|----------|----------|----------|---|---|
| P | к  |     | P  | IJ  |   |          | SE      | GMI    | ENT      | LI       | NE | KE,            | Y SI   | GN. | AL . | sou | RC       | ELI      | NE)      |   |   |
| 1 | 0  | 3   | 2  | 1   | 0 | 15       | 14      | 13     | 12       | 11       | 10 | 9              | 8      | 7   | 6    | 5   | 4        | 3        | 2        | 1 | 0 |
|   |    | 0   | 0  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
| 1 | 1  | 1   | 0  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 1   |    |     | ļ |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 0  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
| 1 | 0  | 0   | 1  | 0   | 0 | :        |         |        |          |          |    |                |        |     |      | 100 |          |          |          |   |   |
|   | U  | 1   | 0  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 1   | 1  | 0   | 0 | 83492    |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 0  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 0  | 1   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 1  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
| 0 | 1  | 0   | 1  | 1   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
| ľ | 1  | 1   | 0  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
| ŀ |    | 1   | 0  | 1   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 1   | 1  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 1   | 1  | 1   | 0 |          |         |        |          |          |    |                |        |     | ,    |     |          |          |          |   | 1 |
| [ |    | 0   | 0  | 0   | 0 | ļ        |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 0  | 0   | 1 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 0  | 1   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 0  | 1   | 1 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 1  | 0   | 0 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 1  | 0   | 1 |          |         |        |          | <u> </u> |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 0   | 1  | 1   | 0 |          |         |        |          |          |    |                |        |     |      | ļ   | <b> </b> |          | <b> </b> |   |   |
| 0 | 0  | 0   | 1  | 1   | 1 | <u> </u> |         |        |          |          |    |                | 200000 |     |      |     |          |          |          |   |   |
| ľ | Ť  | 1   | 0  | 0   | 0 |          |         |        |          |          |    | and the second |        |     |      |     |          | <u> </u> |          |   |   |
|   |    | 1   | 0  | 0   | 1 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 1   | 0  | 1   | 0 |          |         |        |          | -        |    |                |        |     |      | ļ   |          |          |          | ļ |   |
|   |    | 1   | 0  | 1   | 1 |          |         |        | ALL DECK |          | ļ  |                |        |     |      |     |          | ļ        |          |   |   |
|   |    | 1   | 1  | 0   | 0 | ļ        |         | attern |          | <u> </u> | ļ  |                |        |     |      |     |          |          |          |   |   |
|   |    | 1   | 1  | 0   | 1 | <br>     | 1.1.000 |        |          |          |    |                |        |     |      |     |          |          |          |   |   |
|   |    | 1   | 1  | 1   | 0 | 10000    |         |        |          |          |    |                |        |     |      | L   |          |          |          |   |   |
| L |    | 1   | 1  | 1   | 1 |          |         |        |          |          |    |                |        |     |      |     |          |          |          |   |   |

### Table 9-1 Key Source Decode

Note 1: The shading indicates that the key source signal is output to the pertinent pin.

Note 2: If other than the data listed in this table is input to Port K or Port L, all pins can't be selected (key source signals are not output.)

### 9.4 KEY LATCH F/F

The key source signals output by multiplexed  $LCD_{15}/KS_{15}$  to  $LCD_0/KS_0$  are asynchronous to the execution of instructions. In order to determine if the key source signals have been output and valid key data are latched, key latch F/F is provided.

When data is written in Port K or Port J or if TKLT or TKLF instructions are executed, the key latch F/F is reset. The latch F/F is set when key source signal is output for 333  $\mu$ sec and key data are latched.

Key latch F/F status can be determined by executing either TKLT or TKLF instructions.

The key latch F/F is active only if KLE is set to 1 and it is inactive if KLE is set to 0. The key latch F/F is set to 0 during power on clear and when CKSTP is executed.

### 9.5 SAMPLE PROGRAM OF USING KEY SOURCE SIGNAL

A program which demonstrates the use of binary search when LCD<sub>15</sub>/KS<sub>15</sub> to LCD<sub>8</sub>/KS<sub>8</sub> are used for key source signals.

This routine takes approximately 50 msec to determine which one of 32 keys were pressed. Since the key source signals are active every 10 msec, key chattering routine is not necessary if key chattering time of 10 msec or less is acceptable.

### Key Search Program Example (Binary Search Method)



)

ì

)

# μ**PD17P23**

# CODING EXAMPLE

| KEYSCAN:  |       |           |    |                                                                         |
|-----------|-------|-----------|----|-------------------------------------------------------------------------|
| NET JUAN. | MVI   | RK, 3     | ;  | RK = PHASE data                                                         |
|           | MVI   | RJ, 0     |    |                                                                         |
|           | MV1   | RS, 0000B | ;  | RS = Key source bit                                                     |
| KSOUT1:   |       |           |    |                                                                         |
|           | BANK2 |           |    |                                                                         |
|           | OUT   | PJ, RJ    | ;  | Key source specification                                                |
|           | OUT   | PK, RK    |    |                                                                         |
|           | BANKO |           |    |                                                                         |
| WAIT:     |       |           |    |                                                                         |
|           | TKLT  |           | ;  | Remain in the wait state until the key data is input to the key latch.  |
|           | JMP   | WAIT      |    |                                                                         |
|           | KIN   | KDATA     | ;  | KDATA ← Key Latch Data                                                  |
|           | JMP   | RSHIFT    | ;  | If key input, to RSHIFT                                                 |
|           | SNEI  | RK, 3     | ;  | If PHASE is "3", continuing the loop until key input                    |
|           | JMP   | WAIT      |    |                                                                         |
|           | SU    | RJ, RS    | ;  | Reset the key source bit                                                |
| RSHIFT:   |       |           |    |                                                                         |
|           | MVI   | RC, 3     | ;  | Shift RS left 4 bits                                                    |
| SFTLOOP:  |       |           |    |                                                                         |
|           | ADN   | RS, RS    |    |                                                                         |
|           | ORI   | RS, 1     |    |                                                                         |
|           | SIS   | RC, 1     |    |                                                                         |
|           | JMP   | SFTLOOP   |    |                                                                         |
|           | AD    | RJ, RS    | ;  | OR bits shifted to key source bit                                       |
|           | SIS   | RK, 1     | ;  | If phase 0 has not been completed, update phase and repeat from KSOUT1. |
|           | JMP   | KSOUT1    |    |                                                                         |
|           | SU    | RJ, RS    |    |                                                                         |
|           | BANK2 |           | ;  | Confirm that the key of the key source determined in phase 0 has been   |
|           | RPB   | PK, OFH   |    | actually on.                                                            |
|           | OUT   | PJ, RJ    |    |                                                                         |
|           | BANKO |           |    |                                                                         |
| WAIT1 :   |       |           |    |                                                                         |
|           | TKLT  |           | ;  | Remain in the wait state until the key data is input to the key latch   |
|           | JMP   | WAIT1     |    |                                                                         |
|           | KIN   | KDATA     |    |                                                                         |
|           | JMP   | SCNEND    | ;  | If KDATA is not 0. Over key searching.                                  |
|           |       |           |    | Segment number in which there is pushed key is input to KDATA.          |
|           | JMP   | KEYSCAN   | 1; | If KDATA is ZERO, noise is assumed and the operation is carried out     |
|           |       |           |    | again from the start point.                                             |

# 10. PLA (PROGRAMMABLE LOGIC ARRAY)

 $\mu$ PD17P23 contains in it a segment PLA based on a user's program. Display patterns of the LCD panel are usually programmed in the segment PLA, and a total of 32 types (16 types x 2) of patterns can be generated. The segment PLA is selected only when an even digit is designated by an instruction LCDD as mentioned in the above section (refer to Section 8 "LCD DRIVER").

#### **10.1 COMPOSITION OF SEGMENT PLA**

The segment PLA is composed of a 5-bit segment latch circuit and, a PLA to which an output of the segment latch circuit is input, and which outputs seven bits corresponding to display patterns of seven segments.



To LCD driver circuit



# NEC ELECTRON DEVICE

}

-

# μPD17P23

Data stored in a data memory (RAM) addressed by the first operand part of an instruction LCDD are latched in the lower four bits (SG0 to SG3) of the segment latch circuit. When, for instance, an instruction LCDD is executed with contents of RAM shown below, data stored in the address 05H of the BANK1 of the data memory (RAM), that is, "6" is latched.



# μ**PD17P23**

Contents of the bit #3 or #2 of a column address of RAM designated by an instruction LCDD are latched in the most significant bit SG4 of the segment latch circuit. In such cases, it is necessary to designate that data of which one of the bits #3 and #2 should be latched, when giving an order for a mask. (See 10.3 the EXAMPLES OF PLA PROGRAM.)

When the bit #3 is designated, "0" and "1" are latched in SG4 respectively when RAM of the column addresses 00H to 07H and that of the column addresses 08H to 0FH are designated by an instruction LCDD. When the bit #2 is designated, "0" and "1" are latched in SG4 respectively when RAM of the column addresses 00H to 03H and 08H to 0BH and that of the column addresses 04H to 07H and 0CH to 0FH are designated.

# μPD17P23

32 types of patterns of the segment PLA may be divided into two patterns groups each comprising 16 types of patterns according to data to be latched in SG4. Therefore, even though data to be stored in RAM are the same, two different types of display patterns can be generated, if column addresses designated by an instruction LCDD are different.

16 types of patterns to be generated when data latched in SG4 is "0" are referred to as "pattern group 0", and those to be generated when data latched in SG4 is "1" are referred to "pattern group 1", respectively.



### Column Address

Fig. 10-2 Example of Dividing Patterns into Groups when SG4 is set to bit #3



#### Column Address

Fig. 10-3 Example of Dividing Patterns into Groups when SG4 is Set to bit #2

How to divide these pattern groups is determined with due regard to the efficiency of the RAM or program in preparing a program. It is achieved by an SPLSEL pseudo-instruction to designate an input of SG4 to the bit #3 or #2, and "SPLSEL 3" or "SPLSEL 2" is entered (see 10.3 the EXAMPLE OF PLA PROGRAM).

1

)

ł

# 10.2 PATTERN EXAMPLE OF SEGMENT PLA

Examples of pattern of the pattern group 0 and 1 are given in the following Tables 10-1 and 10-2, respectively.

| S              | EGME | NT PLA | A INPU | T  |   | SE | GMEN | T PLA | OUTPL | JT |   | OUTPUT PATTERN      |
|----------------|------|--------|--------|----|---|----|------|-------|-------|----|---|---------------------|
| Add. of<br>RAM | #3   | #2     | #1     | #0 | g | f  | е    | d     | с     | b  | а | OUTPUT PATTERN      |
|                | 0    | 0      | 0      | 0  | 0 | 1  | 1    | 1     | 1     | 1  | 1 |                     |
|                | 0    | 0      | 0      | 1  | 0 | 0  | 0    | 0     | 1     | 1  | 0 | d<br>Q              |
|                | 0    | 0      | 1      | 0  | 1 | 0  | 1    | 1     | 0     | 1  | 1 |                     |
|                | 0    | 0      | 1      | 1  | 1 | 0  | 0    | 1     | 1     | 1  | 1 | 1                   |
|                | 0    | 1      | 0      | 0  | 1 | 1  | 0    | 0     | 1     | 1  | 0 | 1_1                 |
|                | 0    | 1      | 0      | 1  | 1 | 1  | 0    | 1     | 1     | 0  | 1 | Ĩ                   |
|                | 0    | 1      | 1      | 0  | 1 | 1  | 1    | 1     | 1     | 0  | 1 |                     |
| 0              | 0    | 1      | 1      | 1  | 0 | 1  | 0    | 0     | 1     | 1  | 1 | Π                   |
| 0              | 1    | 0      | 0      | 0  | 1 | 1  | 1    | 1     | 1     | 1  | 1 |                     |
|                | 1    | 0      | 0      | 1  | 1 | 1  | 0    | 1     | 1     | 1  | 1 |                     |
|                | 1    | 0      | 1      | 0  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | BLANK (display OFF) |
|                | 1    | 0      | 1      | 1  | 1 | 1  | 1    | 1     | 0     | 0  | 1 |                     |
|                | 1    | 1      | 0      | 0  | 0 | 1  | 1    | 1     | 0     | 0  | 1 |                     |
|                | 1    | 1      | 0      | 1  | 1 | 1  | 1    | 0     | 1     | 1  | 0 | )_1<br>p_(          |
|                | 1    | 1      | 1      | 0  | 1 | 1  | 1    | 0     | 0     | 1  | 1 |                     |
|                | 1    | 1      | 1      | 1  | 1 | 0  | 0    | 0     | ()    | 0  | 0 | -                   |

Table 10-1 Example of Patterns of Pattern Group 0

| SI             | EGME | NT PLA | NPU | Т  |   | SE | GMEN | T PLA | OUTPL | JT |   |                     |  |
|----------------|------|--------|-----|----|---|----|------|-------|-------|----|---|---------------------|--|
| Add, of<br>RAM | #3   | #2     | # 1 | #0 | g | f  | е    | d     | С     | b  | а | OUTPUT PATTERN      |  |
|                | 0    | 0      | 0   | 0  | 1 | 0  | 1    | 0     | 0     | 1  | 0 |                     |  |
|                | 0    | 0      | 0   | 1  | 0 | 0  | 1    | 1     | 0     | 0  | 0 | FM, MHz             |  |
|                | 0    | 0      | 1   | 0  | 0 | 1  | 1    | 1     | 0     | 0  | 0 | MF, MHz, VF         |  |
|                | 0    | 0      | 1   | 1  | 1 | 1  | 1    | 1     | 0     | 0  | 0 | FM, MHz, VF, SK     |  |
|                | 0    | 1      | 0   | 0  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |
|                | 0    | 1      | 0   | 1  | 1 | 1  | 0    | 0     | 0     | 0  | 0 | )_,                 |  |
|                | 0    | 1      | 1   | 0  | 0 | 0  | 0    | 0     | 1     | 0  | 1 | MW, KHz             |  |
|                | 0    | 1      | 1   | 1  | 0 | 0  | 0    | 0     | 1     | 1  | 0 | LW, KHz             |  |
| 1              | 1    | 0      | 0   | 0  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |
|                | 1    | 0      | 0   | 1  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |
|                | 1    | 0      | 1   | 0  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | BLANK (display OFF) |  |
|                | 1    | 0      | 1   | I  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |
|                | 1    | 1      | 0   | 0  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |
|                | 1    | 1      | 0   | 1  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |
|                | 1    | 1      | 1   | 0  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |
|                | 1    | 1      | 1   | l  | 0 | 0  | 0    | 0     | 0     | 0  | 0 | NO USE              |  |

# Table 10-2 Example of Patterns of Pattern Group 1

# μPD17P23

#### **10.3 EXAMPLE OF PLA PROGRAM**

Definition of PLA is always necessary for every type of  $\mu$ PD1700 series. When giving an order for a tape, a tape whose PLA part is not defined is unacceptable. Definition of PLA is described at the end of a source program of assembler, and consists of the items shown below. These items must be all described, and even one item should not be omitted.



(1) PLA Pseudo-instruction

A PLA pseudo-instruction is a description which represents the end of a program description part and, at the same time, the beginning of a PLA definition part.

(2) SPLSEL (Segment PLA Select) Pseudo-instruction

An SPLSEL pseudo-instruction is a description which selects the division of RAM addresses where segment patterns groups 0 and 1 are generated. SPLSEL pseudo-instructions may be classified into the following two types:

SPLSEL 3, SPLSEL 2

(3) DSP (Define Segment PLA) Pseudo-instruction

This pseudo-instruction defines 32 types of patterns of the segment PLA. In this case, it is necessary to define patterns in order beginning with 16 types of the pattern group 0. An example of description is shown below. The first bit corresponds to the segment g, and the following bits correspond to f, e, d, c, b and a, respectively.

| DSP | 111 | 1001B |
|-----|-----|-------|
|     | 1   | 1     |
|     | g   | а     |

#### (4) END

This description represents the end of a PLA definition part and, at the same time, the end of a source program. No assembly is made when this description is not made.

Note 1: With respect to types with a DIGIT PLA (μPD1701, μPD1703, μPD1704, μPD1705, μPD1707, μPD1710, μPD1711 and μPD1712) among the μPD1700 series, definition of the DIGIT PLA is also necessary. Definition of the DIGIT PLA is made by a DDP (Define Digit PLA) pseudo-instruction.

In the same way, with respect to type with a Digit pin (µPD1701, µPD1703, µPD1704, µPD1705, µPD1707, µPD1709, µPD1710, µPD1711, µPD1712), definition of the MTDIG is also necessary.

Note 2: When defining a PLA, it is necessary to enter "PLA" at first and "END" lastly, but "SPLSEL", "DSP", "DDP" and "MTDIG" between "PLA" and "END" may be freely entered regardless of order.

)

# 11. µPD17P23 INSTRUCTION

# 11.1 INSTRUCTION SET

| $\left  \right $ |       |       | b15 | b14 | C                                                   | 0                      |           | 0 1    |   | 1                                            | 0                | • • • • • • • • • • • • • • • • |      | 11 |   |
|------------------|-------|-------|-----|-----|-----------------------------------------------------|------------------------|-----------|--------|---|----------------------------------------------|------------------|---------------------------------|------|----|---|
| b <sub>13</sub>  | 612 I | b11 b | 10  |     |                                                     | 0                      |           | 1      |   |                                              | 2                |                                 |      | 3  |   |
| 0                | 0     | 0     | 0   | 0   | SIO<br>IFCW<br>IFC<br>NOP                           | s<br>w<br>t            | KIN<br>KI | M<br>M |   |                                              |                  |                                 | ST   | M, | r |
| 0                | 0     | 0     | 1   | 1   | SPB<br>SSS<br>BANK1<br>BANK2<br>BANK3<br>EI<br>STC  | P. N<br>Ni             | ORI       | М,     | I |                                              |                  |                                 | MVRS | M, | r |
| 0                | 0     | 1     | 0   | 2   | JMP                                                 | ADDR<br>(page 1)       | MVI       | М,     | I | OUT                                          | P,               | r                               | IN   | г, | Р |
| 0                | 0     | 1     | 1   | 3   | RPB<br>RS<br>BANK0<br>DI<br>RSC                     | P, N<br>N <sub>1</sub> | ANI       | М,     | I | CKSTP<br>HALT                                | h                |                                 | MVRD | г, | М |
| 0                | 1     | 0     | 0   | 4   | RT                                                  |                        | AI        | М,     | I | MVSR                                         | М <sub>1</sub> , | M <sub>2</sub>                  | AD   | r, | М |
| 0                | 1     | 0     | 1   | 5   | RTS                                                 |                        | SI        | М,     | 1 | EXL                                          | r,               | М                               | SU   | r, | М |
| 0                | 1     | 1     | 0   | 6   | JMP                                                 | ADDR<br>(page 0)       | AIC       | М,     | I | LD                                           | r,               | М                               | AC   | r, | М |
| 0                | 1     | 1     | 1   | 7   | CAL                                                 | ADDR<br>(page 0)       | SIB       | М,     | I | LCDD                                         | М,               | D                               | SB   | г, | М |
| 1                | 0     | 0     | 0   | 8   | SBK0<br>TPF<br>TSEF<br>TITF<br>TITF<br>TB0F<br>TB1F | P, N<br>N <sub>2</sub> | AIN       | М,     | I | TKLT<br>TKLF<br>TSET<br>TSEF<br>TADT<br>TADF |                  |                                 | ADN  | r, | М |
| 1                | 0     | 0     | 1   | 9   | TPT<br>TST<br>TCET<br>TITT<br>TB0T<br>TB1T          | P, N<br>N <sub>2</sub> | SIN       | М,     | I | TTM<br>TIP<br>TGC                            |                  |                                 | SUN  | г, | М |
| 1                | 0     | 1     | 0   | A   | TMF                                                 | M, N                   | AICN      | М,     | I | TUL                                          |                  |                                 | ACN  | r, | М |
| 1                | 0     | 1     | 1   | В   | ТМТ                                                 | M, N                   | SIBN      | Μ,     | I | PLL                                          | М,               | r                               | SBN  | Г, | М |
| 1                | 1     | 0     | 0   | с   | SLTI                                                | M, I                   | AIS       | М,     | I | SLT                                          | r,               | М                               | ADS  | r, | М |
| 1                | 1     | 0     | 1   | D   | SGEI                                                | M, I                   | SIS       | М,     | I | SGE                                          | r,               | М                               | SUS  | r, | М |
| 1                | 1     | 1     | 0   | Е   | SEQI                                                | M, I                   | AICS      | М,     | I | SEQ                                          | r,               | М                               | ACS  | г, | М |
| 1                | 1     | 1     | 1   | F   | SNEI                                                | M, I                   | SIBS      | М,     | I | SNE                                          | r,               | М                               | SBS  | r, | М |

# μPD17P23

#### **11.2 INSTRUCTIONS**

ì

-

 $NOTE: D_{H}: Data memory address high (row address) (2 bits)$ 

- $D_L$ : Data memory address low (column address)(4 bits)
  - Rn: Register number (4 bits)
  - I : Immediate data (4 bits)
  - N : Bit position (4 bits)
- ADDR: Program memory address (10 bits)
  - : All "1"
  - r : General register
  - One of addresses 00-0FH of BANK0
  - M : Data memory address One of 00-3FH of BANKO and 00-3FH of BANK1  $P : Port 0 \le P \le 3$

- $N_1$ : Bit position of status word 1  $0\!\leq\!N_1\!\leq\!7$
- $N_2$ : Bit position of status word 2  $0\!\leq\!N_2\!\leq\!7$ (
- ) : Contents of register or memory с
  - : Carry
  - : Borrow

b

w

ŧ

- s : Data to S.M.R.  $0 \le s \le 0FH$ 
  - : Data to IF Control Word 0≤w≤0FH
  - : Trigger conditions  $0 \le t \le 3$
- ( )n : Contents of bit N in memory or register
- : Halt release conditions  $0 \le h \le 7$ h

|             |          | Op  | erand |                                                                             | Machine code                                                     |                |                  |                |    |  |
|-------------|----------|-----|-------|-----------------------------------------------------------------------------|------------------------------------------------------------------|----------------|------------------|----------------|----|--|
|             | Mnemonic | 1ST | 2ND   | Function                                                                    | Operation                                                        | Operation code |                  | -              |    |  |
|             | A D      | r   | м     | Add memory to register                                                      | r←(r) + (M)                                                      | 110100         | D <sub>H</sub>   | $D_L$          | Rn |  |
|             | ADS      | r   | м     | Add memory to register, then skip if carry                                  | r←(r) + (M)<br>skip if carry                                     | 111100         | D <sub>н</sub>   | DL             | Rn |  |
|             | ADN      | г   | м     | Add memory to register, then skip if not carry                              | $r \leftarrow (r) + (M)$<br>skip if not carry                    | 111000         | D <sub>H</sub>   | $D_L$          | Rn |  |
|             | AC       | r   | М     | Add memory to register with carry                                           | $\mathbf{r} \leftarrow (\mathbf{r}) + (\mathbf{M}) + \mathbf{c}$ | 110110         | Ð <sub>H</sub>   | $D_{L}$        | Rn |  |
|             | ACS      | r   | м     | Add memory to register with carry, then skip if carry                       | $r \leftarrow (r) + (M) + c$<br>skip if carry                    | 111110         | D <sub>H</sub>   | D <sub>L</sub> | Rn |  |
| tion        | ACN      | r   | м     | Add memory to register with carry, then skip if not carry                   | $r \leftarrow (r) + (M) + c$<br>skip if not carry                | 111010         | DH               | DL             | Rn |  |
| Addition    | AI       | М   | I     | Add immediate data to memory                                                | M←(M) +I                                                         | 010100         | Du               | DL             | I  |  |
|             | AIS      | М   | I     | Add immediate data to memory, then skip if carry                            | M←(M) + I<br>skip if carry                                       | 011100         | DH               | DL             | I  |  |
|             | AIN      | М   | 1     | Add immediate data to memory, then skip<br>if not carry                     | $M \leftarrow (M) + 1$<br>skip if not carry                      | 011000         | D <sub>H</sub>   | D <sub>L</sub> | I  |  |
|             | AIC      | М   | I     | Add immediate data to memory with carry                                     | $M \leftarrow (M) + I + c$                                       | 010110         | D <sub>H</sub>   | DL             | I  |  |
|             | AICS     | М   | I     | Add immediate data to memory with carry,<br>then skip if carry              | $M \leftarrow (M) + I + c$<br>skip if carry                      | 011110         | D <sub>H</sub>   | DL             | I  |  |
|             | AICN     | м   | 1     | Add immediate data to memory with carry,<br>then skip if not carry          | $M \leftarrow (M) + 1 + c$<br>skip if not carry                  | 011010         | D <sub>H</sub>   | D <sub>L</sub> | I  |  |
|             | su       | г   | м     | Subtract memory from register                                               | $\mathbf{r} \leftarrow (\mathbf{r}) - (\mathbf{M})$              | 110101         | DH               | D <sub>L</sub> | Rn |  |
|             | sus      | r   | М     | Subtract memory from register, then skip<br>if borrow                       | r←(τ)−(M)<br>skip if borrow                                      | 111101         | $D_{\mathrm{H}}$ | D <sub>L</sub> | Rn |  |
|             | SUN      | r   | м     | Subtract memory from register, then skip<br>if not borrow                   | r←(r)−(M)<br>skip if not borrow                                  | 111001         | D <sub>H</sub>   | D <sub>L</sub> | Rn |  |
|             | SB       | r   | м     | Subtract memory from register with borrow                                   | $\mathbf{r} \leftarrow (\mathbf{r}) - (\mathbf{M}) - \mathbf{b}$ | 110111         | D <sub>H</sub>   | D <sub>L</sub> | Rn |  |
|             | SBS      | г   | м     | Subtract memory from register with<br>borrow, then skip if borrow           | r←(r)−(M)−b<br>skip if borrow                                    | 111111         | D <sub>H</sub>   | D <sub>L</sub> | Rn |  |
| letion      | SBN      | г   | м     | Subtract memory from register with<br>borrow, then skip if not borrow       | r⊷(r)−(M)−b<br>skip if not borrow                                | 111011         | D <sub>H</sub>   | D <sub>L</sub> | Rn |  |
| Subtraction | SI       | м   | I     | Subtract immediate data from memory                                         | M←(M) - I                                                        | 010101         | D <sub>H</sub>   | DL             | I  |  |
|             | SIS      | м   | 1     | Subtract immediate data from memory,<br>then skip if borrow                 | M←(M)−1<br>skip if borrow                                        | 011101         | D <sub>H</sub>   | DL             | I  |  |
|             | SIN      | м   | I     | Subtract immediate data from memory,<br>then skip if not borrow             | M←(M)−I<br>skip if not borrow                                    | 011001         | D <sub>H</sub>   | DL             | I  |  |
|             | SIB      | м   | 1     | Subtract immediate data from memory with borrow                             | $M \leftarrow (M) - I - b$                                       | 010111         | D <sub>H</sub>   | DL             | I  |  |
|             | SIBS     | м   | I     | Subtract immediate data from memory with<br>borrow, then skip if borrow     | M←(M)−1−b<br>skip if borrow                                      | 011111         | D <sub>H</sub>   | DL             | I  |  |
|             | SIBN     | м   | I     | Subtract immediate data from memory with<br>borrow, then skip if not borrow | $M \leftarrow (M) - I - b$<br>skip if not borrow                 | 011011         | DH               | DL             | I  |  |

)

ì

|                      |          | Oper | rand           |                                                                                    |                                                                                 |                | Machin         | e code         |                 |
|----------------------|----------|------|----------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------|----------------|----------------|-----------------|
|                      | Mnemonic | 1ST  | 2ND            | Function                                                                           | Operation                                                                       | Operation code |                |                |                 |
|                      | SEQ      | г    | М              | Skip if register equals memory                                                     | r – M<br>skip if zero                                                           | 101110         | D <sub>H</sub> | DL             | Rn              |
|                      | SNE      | r    | М              | Skip if register not equals memory                                                 | r—M<br>skip if not zero                                                         | 101111         | D <sub>H</sub> | DL             | Rn              |
| _                    | SGE      | r    | М              | Skip if register is greater than or equal to memory                                | r−M<br>skip if not borrow (r)≧(M)                                               | 101101         | D <sub>H</sub> | DL             | Rn              |
| rison                | SLT      | Ŧ    | М              | Skip if register is less than memory                                               | r—M<br>skip if borrow (r)<(M)                                                   | 101100         | D <sub>H</sub> | DL             | Rn              |
| Comparison           | SEQI     | м    | I              | Skip if memory equals immediate data                                               | M—I<br>skip if zero                                                             | 001110         | D <sub>H</sub> | DL             | I               |
|                      | SNEI     | М    | I              | Skip if memory not equals immediate data                                           | M–I<br>skip if not zero                                                         | 001111         | D <sub>H</sub> | DL             | I               |
|                      | SGEI     | м    | I              | Skip if memory is greater than or equal to immediate data                          | M−I<br>skip if not borrow (M)≧I                                                 | 001101         | D <sub>H</sub> | DL             | I               |
|                      | SLTI     | м    | I              | Skip if memory is less than immediate data                                         | M−I<br>skip if borrow (M)<1                                                     | 001100         | Dн             | DL             | I               |
| _                    | ANI      | м    | I              | Logic AND of memory and immediate data                                             | $M \leftarrow (M) \land I$                                                      | 010011         | D <sub>H</sub> | D <sub>L</sub> | Ī               |
| Logical<br>operation | ORI      | м    | I              | Logic OR of memory and immediate data                                              | $M \leftarrow (M) \lor I$                                                       | 010001         | D <sub>H</sub> | DL             | Ι               |
| ្រទ័                 | EXL      | r    | м              | Exclusive OR Logic of memory and register                                          | r•–(r)⊕(M)                                                                      | 100101         | Ďн             | DL             | Rn              |
|                      | LD       | г    | м              | Load memory to register                                                            | r ← (M)                                                                         | 100110         | DH             | DL             | Rn              |
|                      | ST       | м    | г              | Store register to memory                                                           | M⊷ (r)                                                                          | 110000         | D <sub>H</sub> | DL             | Rn              |
|                      | MVRD     | r    | м              | Move memory to destination memory<br>referring to register in the same row         | (D <sub>H</sub> , Rn)←(M)                                                       | 110011         | D <sub>H</sub> | DL             | Rn              |
| Transfer             | MVRS     | м    | r              | Move source memory referring to register<br>to memory in the same row              | M⊷(D <sub>H</sub> , Rn)                                                         | 110001         | DH             | DL             | Rn              |
| ٦<br>۲               | MVSR     | Mı   | M <sub>2</sub> | Move memory to memory in the same row                                              | $(D_{H}, D_{L1}) \leftarrow (D_{H}, D_{L2})$                                    | 100100         | D <sub>H</sub> | $D_{L1}$       | D <sub>L2</sub> |
|                      | MVI      | М    | I              | Move immediate data to memory                                                      | M← I                                                                            | 010010         | D <sub>H</sub> | DL             | I               |
|                      | PLL      | м    | г              | Load NO~N3, NF & memory to PLL<br>registers                                        | PLLR←(N0~N3), N <sub>F</sub> & (M)                                              | 101011         | D <sub>H</sub> | D <sub>L</sub> | Rn              |
| test                 | тмт      | м    | N              | Test memory bits, then skip if all bits<br>specified are true                      | if M(N) = all "1", then skip                                                    | 001011         | D <sub>H</sub> | D <sub>L</sub> | N               |
| Bit t                | TMF      | м    | N              | Test memory bits, then skip if all bits<br>specified are false                     | if M(N) = all "0", then skip                                                    | 001010         | D <sub>H</sub> | D <sub>L</sub> | N               |
| յսար                 | JMP      | AI   | DR             | Jump to the address specified in page 0<br>Jump to the address specified in page 1 | PC←ADDR, PAGE←0<br>PC←ADDR, PAGE←1                                              | 000110         | -              | ADDR(10        | bits)           |
|                      | CAL      | AI   | DR             | Call subroutine in page 0                                                          | Stack←((PC)+1, PAGE), PC←ADDR                                                   | 000111         |                | ADDR (10       | bits)           |
| broutine             | RT       |      | -              | Return to main routine                                                             | PC←(stack)                                                                      | 000100         | _              |                |                 |
| Sub                  | RTS      |      |                | Return to main routine, then skip<br>unconditionally                               | PC⊷(stack), and skip                                                            | 000101         | -              | _              | -               |
| upt                  | EI       |      |                | Enable interrupt                                                                   | INTE F'F←1                                                                      | 000001         |                | 0001           |                 |
| Interrupt            | DI       | -    |                | Disable interrupt                                                                  | INTE F F←0                                                                      | 000011         |                | 0001           |                 |
| F                    | ттм      | 1    |                | Test and reset timer F F, then skip if<br>it has not been set                      | if Timer $F/F=1$ , then Timer $F/F\leftarrow 0$<br>if Timer $F/F=0$ , then skip | 101001         | -              | _              |                 |
| est                  | TUL      | -    |                | Test and reset unlock F F, then skip if<br>it has not been set                     | if UL F/F=1, then UL F/F $\leftarrow$ 0<br>if UL F/F=0, then skip               | 101010         | -              |                |                 |
| F/F test             | TKLT     | -    |                | Test then reset Key Latch F F,<br>then skip if true                                | if KL $F/F=1$ ,<br>then skip and KL $F/F \leftarrow 0$                          | 101000         | -              | 0001           | 0000            |
|                      | TKLF     |      | 1              | Test then reset Key Latch F F.<br>then skip if false                               | if KL F/F=1, then KL F/F $\leftarrow$ 0<br>if KL F/F=0, then skip               | 101000         | 0 1            | 0001           | 0000            |
| Test                 | TIP      | +    | -              | Test interval pulse, then skip if low                                              | if IPG=0, then skip                                                             | 101001         | -              | 0000           | 0000            |
|                      | IFCW     | w    | 1              | Set immediate data to IFCW                                                         | IFCW←w                                                                          | 000000         | 1 0            | 0000           | W               |
| counter              | IFC      | t    |                | Trigger and/or reset IF counter                                                    | Trigger←t <sub>1</sub> , Reset←t <sub>0</sub>                                   | 000000         | 0 1            | 0000           | 00 t            |
| E                    |          |      |                | Test IF counter gate, skip if close                                                | if IFC gate=close, then skip                                                    | 101001         | 0.0            | _              |                 |
| 1                    | 1        |      |                |                                                                                    | <u> </u>                                                                        |                |                | . <u>}</u>     | l               |

)

)

1

-

|                               | Mnemonic | Opera          |     | Function                                                                                    | Operation                                             | Machine code<br>Operation code |                |                |                |  |  |
|-------------------------------|----------|----------------|-----|---------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|----------------|----------------|----------------|--|--|
|                               | SS       | 1ST<br>N1      | 2ND | Set status word 1                                                                           | (STATUS WORD 1) <sub>N</sub> +−1                      | 0 0 0 0 0 0 1                  |                | Nı             |                |  |  |
| -                             | RS       | N              |     | Reset statuś word 1                                                                         | (STATUS WORD 1) <sub>N</sub> ⊷0                       | 000011                         |                | Nı             | _              |  |  |
| ŀ                             | TST      | N <sub>2</sub> |     | Test status word 2 true                                                                     | if (STATUS WORD 2) <sub>N</sub> = all 1.<br>then skip | 001001                         |                | N <sub>2</sub> |                |  |  |
| Ī                             | TSF      | N <sub>2</sub> |     | Test status word 2 false                                                                    | if (STATUS WORD 2) <sub>N</sub> = all 0,<br>then skip | 001000                         |                | N <sub>2</sub> | _              |  |  |
|                               | STC      |                |     | Set carry F/F                                                                               | carry F/F←1                                           | 000001                         |                | 0010           |                |  |  |
| ľ                             | RSC      |                |     | Reset carry F/F                                                                             | carry F/F←0                                           | 000011                         |                | 0010           |                |  |  |
|                               | BANK0    |                |     | Select BANK0                                                                                | BANK F/F0←0, BANK F F1←0                              | 000011                         | -              | 1100           |                |  |  |
| l test                        | BANK1    |                |     | Select BANK1                                                                                | BANK F/F0←1, BANK F F1←0                              | 000001                         |                | 0100           |                |  |  |
| rmina                         | BANK2    | •••••          |     | Select BANK2                                                                                | BANK F/F0←0. BANK F F1←1                              | 000001                         |                | 1000           | -              |  |  |
| nd te                         | BANK3    |                |     | Select BANK3                                                                                | BANK F/F0←1, BANK F F1←1                              | 000001                         |                | 1100           | _              |  |  |
| Status word and terminal test | TITT     |                |     | Test INT, skip if true                                                                      | if $\overline{INT} = 0$ , then skip                   | 001001                         |                | 0001           |                |  |  |
| atus v                        | TITF     |                |     | Test INT, skip if false                                                                     | if $\overline{INT} = 1$ , then skip                   | 001000                         |                | 0001           |                |  |  |
| St:                           | TCET     |                |     | Test CE, skip if true                                                                       | if CE=1, then skip                                    | 001001                         |                | 0010           |                |  |  |
|                               | TCEF     |                |     | Test CE, skip if false                                                                      | if CE=0, then skip                                    | 001000                         |                | 0010           |                |  |  |
|                               | SBK0     |                |     | Skip if BANK0                                                                               | if BANK F/F0=BANK F F1=0.<br>then skip                | 001000                         |                | 1100           |                |  |  |
|                               | ТВОТ     |                |     | Test BANK F/F0, skip if true                                                                | if BANK F/F0=1, then skip                             | 001001                         |                | 0100           |                |  |  |
|                               | TBOF     |                |     | Test BANK F/F0, skip if false                                                               | if BANK F/F0=0, then skip                             | 001000                         |                | 0100           |                |  |  |
|                               | ТВ1Т     |                |     | Test BANK F/F1, skip if true                                                                | if BANK F/F1=1, then skip                             | 001001                         |                | 1000           | _              |  |  |
|                               | TBIF     |                |     | Test BANK F/F1, skip if false                                                               | if BANK F/F1=0, then skip                             | 001000                         |                | 1000           | _              |  |  |
|                               | LCDD     | м              | D   | Output segment pattern to LCD digit "D" based<br>on memory, or output to LCD digit directly | LCD(D)←SEG PLA←(M), or<br>LCD(D)←(M)                  | 100111                         | D <sub>H</sub> | D              | D <sub>L</sub> |  |  |
|                               | кі       | м              |     | Input key data to memory                                                                    | M←K <sub>0~3</sub>                                    | 010000                         | D <sub>H</sub> | DL             | 0000           |  |  |
|                               | KIN      | М              |     | Input key data to memory, then skip if data                                                 | $M \leftarrow K_{0\sim 3}$ , skip if(M)=0             | 010000                         | D <sub>H</sub> | DL             |                |  |  |
| ut                            | IN       | г              | Р   | are zero<br>Input data on port to register                                                  | r←(Port (P))                                          | 110010                         | Р              |                | Rn             |  |  |
| Input / output                | OUT      | Р              | r   | Output contents of register to port                                                         | (Port (P))←(r)                                        | 100010                         | Р              |                | Rn             |  |  |
| Input                         | SPB      | Р              | N   | Set port bits                                                                               | (Port (P)) <sub>N</sub> -1                            | 000001                         | Р              | 0000           | N              |  |  |
|                               | RPB      | Р              | N   | Reset port bits                                                                             | (Port (P)) <sub>N</sub> ←0                            | 000011                         | Р              | 0000           | N              |  |  |
|                               | ТРТ      | Р              | N   | Test port bits, then skip if all bits                                                       | if (Port (P)) $_{N}$ = all Is, then skip              | 001001                         | Р              | 0000           | N              |  |  |
|                               | TPF      | Р              | N   | specified are true<br>Test port bits, then skip if all bits<br>specified are false          | if (Port (P)) <sub>N</sub> = all Os, then skip        | 001000                         | Р              | 0000           | N              |  |  |
| 0                             | SIO      | 5              |     | Serial input/output                                                                         | SMR (3,1,0)←s (3,1,0)                                 | 000000                         | 00             | 0001           | 5              |  |  |
| Serial 1/0                    | TSET     |                |     | Test shift end. then skip if true                                                           | if SCC = $8/(2n+1)$ , then skip $(n \ge 0)$           | 101000                         | 10             | 0001           |                |  |  |
| Ser                           | TSEF     |                |     | Test shift end, then skip if false                                                          | if SCC $\neq 8/(2n+1)$ , then skip $(n \ge 0)$        | 101000                         | 0 0            | 0001           |                |  |  |
| Q/D                           | TADT     |                |     | Test A-D comparator, then skip if true                                                      | if Vin > Vcomp. then skip                             | 101000                         | 0.0            | 0000           |                |  |  |
| Test A/D                      | TADF     |                |     | Test A-D comparator, then skip if false                                                     | if Vin ≤ Vcomp, then skip                             | 101000                         | 10             | 0000           | <i></i>        |  |  |
| r                             | CKSTP    |                |     | Clock stop by CE                                                                            | stop clock if CE=0                                    | 100011                         |                | 1110           | 1110           |  |  |
| Others                        | HALT     | h              |     | Halt the CPU, Restart by condition h                                                        | Halt                                                  | 100011                         | 0.0            |                | h 1            |  |  |
| ö                             | NOP      |                |     | No operation                                                                                |                                                       | 000000                         |                |                |                |  |  |

Note : Signals marked by an asterisk are reformed.

## **12. INPUT/OUTPUT CIRCUITS**

The followings are input/output circuits of each pin of  $\mu$ PD17P23 (There are some omissions in it).

(1) LCD $_0/KS_0$  to LCD $_{27}/PL_3$ , CGP, PB $_0/SO$  to PB $_3$ , PD $_1$  to PD $_3$ , EO $_1$  and EO $_2$ 



(2) PA<sub>0</sub>/AMIF, PA<sub>1</sub>/FMIF, PA<sub>2</sub>/SI, PA<sub>3</sub>/SCK and PC<sub>0</sub> to PC<sub>3</sub>
 (See Fig. 7-1 about PA<sub>0</sub>/AMIF and PA<sub>1</sub>/FMIF)



(3) COM<sub>1</sub> and COM<sub>2</sub>





NEC ELECTRON DEVICE

(4)  $K_0$  to  $K_3$ 

1

)

-



(5) VCOH and VCOL



(6) CE and INT



# **13. ELECTRICAL CHARACTERISTICS**

### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage            | V <sub>DD</sub>       | -0.3 to +6.0                  | V  |
|---------------------------|-----------------------|-------------------------------|----|
| Input Voltage             | $\nabla_{\mathbf{I}}$ | -0.3 to +V <sub>DD</sub> +0.3 | V  |
| Output Voltage            | Vo                    | -0.3 to +V <sub>DD</sub> +0.3 | V  |
| Output Absorption Current | I <sub>O</sub>        | 10                            | mΑ |
| Storage Tmeperature       | ⊤ <sub>stg</sub>      | -55 to +125                   | °C |
| Operating Temperature     | Т <sub>а</sub>        | -40 to +85                    | °C |

### RECOMMENDED OPERATING CONDITIONS

| CHARACTERISTIC             | SYMBOL              | MIN. | TYP. | MAX. | UNIT             | CONDITION                     |
|----------------------------|---------------------|------|------|------|------------------|-------------------------------|
| Supply Voltage             | VDD1                | 4,5  | 5    | 5.5  | v                | CPU and PLL operation         |
| Supply Voltage             | VDD2                | 3,5  | 5    | 5.5  | V                | CPU operation                 |
| Data Retention Voltage     | VDR                 | 2.5  |      | 5.5  | v                | Crystal oscillation stopped   |
| Supply Voltage Rising Time | . T <sub>rise</sub> |      |      | 500  | ms               | V <sub>DD</sub> = Low to High |
| Input Oscillation Voltage  | Vin1                | 0.3  |      | VDD  | V <sub>p-p</sub> | VCOL, VCOH                    |
| Input Oscillation Voltage  | Vin2                | 0.1  |      | VDD  | V <sub>p-p</sub> | AMIF, FMIF                    |
| Operating Temperature      | Та                  | 40   |      | 85   | °C               |                               |

| CHARACTERISTIC                  | SYMBOL           | MIN.                | TYP.             | MAX.                 | UNIT | CONDITION                                                                                                                      |  |
|---------------------------------|------------------|---------------------|------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------|--|
| High Level Input Voltage        | VIH1             | 0.7 VDD             |                  |                      | V    | PORTS A, C                                                                                                                     |  |
| High Level Input Voltage        | ViH2             | 0.8 V <sub>DD</sub> |                  |                      | v    | CE, INT                                                                                                                        |  |
| High Level Input Voltage        | ⊻інз             | 0.6 V <sub>DD</sub> |                  |                      | v    | К3 to К0                                                                                                                       |  |
| Low Level Input Voltage         | VIL1             |                     |                  | 0.2 V <sub>DD</sub>  | V    | PORT A, PORT C, CE, INT                                                                                                        |  |
| Low Level Input Voltage         | VIL2             |                     |                  | 0.15 V <sub>DD</sub> | V    | Кз to К0                                                                                                                       |  |
| High Level Output Current       | <sup>I</sup> OH1 | 0.4                 |                  |                      | mA   | PORTS A, B, C, D VOH=VDD-0.4V                                                                                                  |  |
| High Level Output Current       | іон2             | -0.5                |                  |                      | mA   | EO <sub>1</sub> , EO <sub>2</sub> , CGP, LCD <sub>27</sub> /PL <sub>3</sub><br>to LCD <sub>24</sub> /PL <sub>0</sub> VOH=VDD1V |  |
| High Level Output Current       | <sup>I</sup> ОНЗ | -200                | 300              |                      | μA   | LCD0 to LCD23 VOH=VDD-1V                                                                                                       |  |
| Low Level Output Current        | <sup>I</sup> OL1 | 0.6                 |                  |                      | mA   | PORTS A, B, C, D, CGP, LCD <sub>27</sub> /PL <sub>3</sub> to LCD <sub>24</sub> /PL <sub>0</sub> VOL=0.4 V                      |  |
| Low Level Output Current        | IOL2             | 0.5                 |                  |                      | mA   | EO1, EO2 VOL=1 V                                                                                                               |  |
| Low Level Output Current        | IOL3             | 200                 | 300              |                      | μA   | LCD <sub>0</sub> to LCD <sub>23</sub> V <sub>OL</sub> =1 V                                                                     |  |
| High Level Input Current        | ПН1              | 15                  | 90               | 150                  | μA   | K3 to K0 VI=VDD=4.5 V                                                                                                          |  |
| High Level Input Current        | <sup>1</sup> IH2 | 100                 |                  |                      | μA   | VCOH, VCOL, XI VI=VDD=4.5 V                                                                                                    |  |
| Output Voltage                  | ∨сом1            | 4.8                 | 5.0              |                      | V    | COM <sub>1</sub> , COM <sub>2</sub> V <sub>DD</sub> =5V, Output Open                                                           |  |
| Output Voltage                  | Vсом2            | 2.3                 | 2.5              | 2.7                  | V    | COM <sub>1</sub> , COM <sub>2</sub> V <sub>DD</sub> =5V, Output Open                                                           |  |
| Output Voltage                  | ∨сомз            | 0                   | 0.2              |                      | v    | COM <sub>1</sub> , COM <sub>2</sub> VDD=5V, Output Open                                                                        |  |
| Output OFF Leak Current         | ۱L               |                     | 10 <sup>-3</sup> | 1                    | μA   | EO <sub>1</sub> , EO <sub>2</sub> V <sub>O</sub> =V <sub>DD</sub> , T <sub>a</sub> =25° C                                      |  |
| A/D Converter Resolution        |                  |                     |                  | 6                    | bit  |                                                                                                                                |  |
| A/D Converter Absolute Accuracy |                  |                     | 1                | 1.5                  | LSB  | T <sub>opt</sub> =10 to +50°C                                                                                                  |  |
| A/D Input Resister              | RI               | 1                   |                  |                      | MΩ   |                                                                                                                                |  |
| PLL Operation Supply Current    | <sup>I</sup> DD1 |                     | 20               |                      | mA   | CPU and PLL operation (fin=150 MHz)<br>input to VCOH VDD=5V, Ta=25°C                                                           |  |
| CPU Operation Supply Current    | IDD2             |                     | 1.5              |                      | mA   | CPU operation VDD=5V, Ta=25 °C                                                                                                 |  |
| Data Retention Current          | <sup>I</sup> DR  |                     | 3                | 10                   | μA   | Crystal oscillation stopped, Ta=25 °C                                                                                          |  |

# AC CHARACTERISTICS (T<sub>a</sub> = -40 to +85 $^{\circ}$ C, V<sub>DD</sub> = 4.5 to 5.5 V)

| CHARACTERISTIC      | SYMBOL | MIN. | TYP. | MAX. | UNIT | CONDITION                         |                                       |
|---------------------|--------|------|------|------|------|-----------------------------------|---------------------------------------|
| Operating Frequency | fin1   | 15   |      | 150* | MHz  | VCOH (sine wave)                  | V <sub>in</sub> =0.3 V <sub>p-p</sub> |
| Operating Frequency | fin2   | 0.5  |      | 30   | MHz  | VCOL (sine wave)                  | V <sub>in</sub> =0.3 V <sub>p•p</sub> |
| Operating Frequency | fin3   | 3    |      | 20   | MHz  | PA <sub>1</sub> /FMIF (sine wave) | V <sub>in</sub> =0.1 V <sub>p-p</sub> |
| Operating Frequency | fin4   | 0.3  |      | 5    | MHz  | PA0/AMIF (sine wave)              | V <sub>in</sub> =0.1 V <sub>p-p</sub> |

Note \*: Operating frequency (fin1) is 200 MHz MAX. for  $\mu PD1723.$ 

S64GF-100-3B8,3BE

# **14. PACKAGE DIMENSIONS**

64 PIN PLASTIC QFP (14×20)



#### NOTE

Each lead centerline is located within 0.20 mm (0.008 inch) of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS           | INCHES                  |  |  |
|------|-----------------------|-------------------------|--|--|
| А    | 23.2 <sup>±0.4</sup>  | 0.913 - 8.817           |  |  |
| В    | 20 <sup>±0.2</sup>    | 0.787-0.009             |  |  |
| С    | 14 <sup>±0.2</sup>    | 0.551 -0.008            |  |  |
| D    | 17.2 <sup>+0.4</sup>  | 0.677 <sup>+0.016</sup> |  |  |
| F    | 1.0                   | 0.039                   |  |  |
| G    | 1.0                   | 0.039                   |  |  |
| н    | 0.40 <sup>±0.10</sup> | 0.016 <sup>+0.004</sup> |  |  |
| I    | 0.20                  | 0.008                   |  |  |
| J    | 1.0 (T.P.)            | 0.039 (T.P.)            |  |  |
| к    | 1.6 <sup>+0.2</sup>   | 0.063 <sup>±0.008</sup> |  |  |
| L    | 0.8 <sup>+0.2</sup>   | 0.031 +0.009            |  |  |
| м    | 0.15 0.15             | 0.006 +0:004            |  |  |
| N    | 0.15                  | 0.006                   |  |  |
| Р    | 2.7                   | 0.106                   |  |  |
| Q    | 0,1 <sup>+0,1</sup>   | 0.004 <sup>+0.004</sup> |  |  |
| R    | 0.1 <sup>+0.1</sup>   | 0.004 <sup>±0.004</sup> |  |  |
| S    | 3.0 MAX.              | 0.119 MAX.              |  |  |

### **15. SUPPORT TOOLS**

The following support tools are available for developing systems using the  $\mu$ PD17P23

| Hard                                               |                                              | IT-1700                                                                                                                                                                              | <ul> <li>This is an evaluation board usable in common in the μPD1700 series.</li> <li>In case of μPD17P23, EVAKIT-1700 must be used with option I/O board (EV-1714) to develop systems.</li> <li>It is operated on PROM base and possible that immediately adding and revising the program through the console.</li> </ul> |                       |               |  |  |
|----------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|--|--|
| ware                                               | SE-1700                                      |                                                                                                                                                                                      | This is a simulation board in which the program developed by EVAKIT-1700 is loaded and provided in a system instead of the $\mu$ PD17P23 to evaluate the system.<br>In case of $\mu$ PD17P23, SE-1700 must be used with option I/O board (EV-1714) to evaluate systems.                                                    |                       |               |  |  |
|                                                    | EV-17                                        | 14                                                                                                                                                                                   | This is an option I/O board connecting to EVAKIT-1700 or SE-<br>1700 for developing and evaluating the program of $\mu$ PD17P23.<br>EV-1714 can be used for developing the program of $\mu$ PD1714,<br>$\mu$ PD1719, $\mu$ PD1722 or $\mu$ PD1723 also.                                                                    |                       |               |  |  |
|                                                    | µPD1700<br>series<br>Assembler               | Absolute<br>Assembler                                                                                                                                                                | Host machine                                                                                                                                                                                                                                                                                                               | OS                    | Order name    |  |  |
| Soft                                               |                                              |                                                                                                                                                                                      | PDA-880                                                                                                                                                                                                                                                                                                                    | CP/M-80 <sup>TM</sup> | μS281AS1700   |  |  |
| ware                                               |                                              |                                                                                                                                                                                      | PDA-800 + PDA-800FDD                                                                                                                                                                                                                                                                                                       |                       |               |  |  |
|                                                    |                                              |                                                                                                                                                                                      | MD-080 series                                                                                                                                                                                                                                                                                                              |                       |               |  |  |
|                                                    |                                              |                                                                                                                                                                                      | MD-086 series                                                                                                                                                                                                                                                                                                              | MP/M-86 <sup>TM</sup> | μ\$171A\$1700 |  |  |
| AF-9703<br>(Ando electric Co., Ltd.<br>EPROM make) |                                              | This is EPROM programmer. In case of using for μPD17P23,<br>AF-9703 must be used with the adaptor AF-9776.<br>(Please use EPROM programmer which its version number is 5<br>or over) |                                                                                                                                                                                                                                                                                                                            |                       |               |  |  |
| programmer                                         | AF-9776<br>(Ando electric Co., Ltd.<br>make) |                                                                                                                                                                                      | This adaptor is used with AF-9703.<br>This adaptor can be used when writing to $\mu$ PD17P08,<br>$\mu$ PD17P13 or $\mu$ PD17P19 too.                                                                                                                                                                                       |                       |               |  |  |

#### Notes to use of the support tool

" $\mu$ PD17P19" must be specified as the product type when assembling the program of  $\mu$ PD17P23, or when using EVAKIT-1700.

Remarks: 1. Please inquire of the Ando electric Co., Ltd. about the EPROM programmer.

- 2. The software is supplied on 8-inch double-sided double-density floppy disk.
- 3. Assembler operation is guaranteed when operating in an NEC host machine (PDA or MD Series) by an OS also supplied by NEC (see above table).
- 4. The PDA-80, PDA-800, and PDA-880 models have been discontinued, and apart from PDA-880 (using CP/M as OS) the machine-based software has become maintenance products. For this reason, these machine-based software versions are not being upgraded.
- 5. To convert the PDA-880, and PDA-800 + PDA-800FDD OS to CP/M-80, contact NEC or an NEC agency.
- 6. EVAKIT is a trademark of the NEC corporation.
- 7. CP/M-80<sup>TM</sup> and MP/M-086<sup>TM</sup> are the trademark of the Digital Research Corp., Ltd.

.

)

)

IC--2429 April 1989 P Printed in Japan