# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.

"Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.

- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### DATA SHEET



# **IPOLAR ANALOG + DIGITAL INTEGRATED CIRCUIT**



 $\mu$ PB1007K

# REFERENCE FREQUENCY 16.368 MHz, 2nd IF FREQUENCY 4.092 MHz RF/IF FREQUENCY DOWN-CONVERTER + PLL FREQUENCY SYNTHESIZER IC FOR GPS RECEIVER

#### **DESCRIPTION**

The  $\mu$ PB1007K is a silicon monolithic integrated circuit for GPS receiver. This IC is designed as double conversion RF block integrated Pre-Amplifier + RF/IF down-converter + PLL frequency synthesizer on 1 chip.

This IC is lower current than the  $\mu$ PB1005K and packaged in a 36-pin QFN package.

This IC is manufactured using our 30 GHz fmax UHS0 (Ultra High Speed Process) silicon bipolar process.

#### **FEATURES**

Double conversion : fREFin = 16.368 MHz, f1stlFin = 61.380 MHz, f2ndlFin = 4.092 MHz

Integrated RF block : Pre-Amplifier + RF/IF frequency down-converter + PLL frequency synthesizer

Needless to input counter data : fixed division internal prescaler
 VCO side division : ÷200 (÷25, ÷8 serial prescaler)

• Reference division : ÷2

• Supply voltage : Vcc = 2.7 to 3.3 V

Low current consumption : Icc = 25.0 mA TYP. @ Vcc = 3.0 V

Gain adjustable externally : Gain control voltage pin (control voltage up vs. gain down)

• On-chip pre-amplifier :  $G_P = 15.5 \text{ dB TYP.} @ f = 1.57542 \text{ GHz}$ 

NF = 3.2 dB TYP. @ f = 1.57542 GHz

• Power-save function : Power-save dark current  $lcc(PD) = 5 \mu A MAX$ .

• High-density surface mountable : 36-pin plastic QFN

#### **APPLICATIONS**

• Consumer use GPS receiver of reference frequency 16.368 MHz, 2nd IF frequency 4.092 MHz (for general use)

#### ORDERING INFORMATION

| Part Number | Package            | Supplying Form                             |
|-------------|--------------------|--------------------------------------------|
| μPB1007K-E1 | 36-pin plastic QFN | • 12 mm wide embossed taping               |
|             |                    | Pin 1 indicates pull-out direction of tape |
|             |                    | Qty 2.5 kpcs/reel                          |

Remark To order evaluation samples, contact your nearby sales office.

Part number for sample order:  $\mu$ PB1007K

#### Caution Electro-static sensitive devices

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local NEC Compound Semiconductor Devices representative for availability and additional information.



#### PRODUCT LINE-UP (TA = +25°C, Vcc = 3.0 V)

| Type                                        | Part Number | Functions<br>(Frequency unit: MHz)                                                                           | Vcc<br>(V) | Icc<br>(mA) | CG<br>(dB)    | Package                                 | Status     |
|---------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------|------------|-------------|---------------|-----------------------------------------|------------|
| Clock<br>Frequency<br>Specific<br>1 chip IC |             | Pre-amplifier + RF/IF<br>down-converter + PLL<br>synthesizer<br>REF = 16.368<br>1stIF = 61.380/2ndIF = 4.092 | 2.7 to 3.3 | 25.0        | 100 to<br>120 | 36-pin plastic QFN                      | New Device |
|                                             |             | RF/IF down-converter<br>+ PLL synthesizer<br>REF = 16.368<br>1stIF = 61.380/2ndIF = 4.092                    | 2.7 to 3.3 | 45.0        | 76 to 96      | 30-pin plastic SSOP  36-pin plastic QFN | Available  |

**Remark** Typical performance. Please refer to ELECTRICAL CHARACTERISTICS in detail. To know the associated products, please refer to their latest data sheets.

### SYSTEM APPLICATION EXAMPLE

GPS receiver RF block diagram



Caution This diagram schematically shows only the  $\mu$ PB1007K's internal functions on the system. This diagram does not present the actual application circuits.



#### PIN CONNECTION AND INTERNAL BLOCK DIAGRAM

#### **Top View** Vcc (2nd IF-AMP) - NCC (REF Block) GND (2nd IF-AMP) **2ndIFbypass** GND (REF Block) $2ndlF_{out}$ 2ndIFin2 20 SndlFin1 19 REF<sub>in</sub>1 21 IF-MIXout 28 18 REFin2 (IF-MIX) 29 17 REFout1 (IF-MIX) 30 16 Power Down2 IF-MIX<sub>in</sub> 31 15 Power Down1 ÷2 GND (IF-MIX) 32 14 REFout2 ÷25 RF-MIX<sub>out</sub> 33 13 LO<sub>out</sub> PD 12 (PLL Block) (RF-MIX) 34 11 GND (PLL Block) Pre-AMPin 35 Reg GND (Pre-AMP) 36 10 CPout СР 8 5 Vcc © (PLL Block) 1stLO-OSC1 Pre-AMPout T 3 RF-MIXin GND (RF-MIX) 1stLO-OSC2 V<sub>cc</sub> (1stLO-OSC) VCC (Vreg) GND (Vreg)





### PIN EXPLANATION

| Pin<br>No. | Pin Name              | Applied<br>Voltage<br>(V) | Pin<br>Voltage<br>(V)        | Function and Application                                                                                                            | Internal Equivalent Circuit |
|------------|-----------------------|---------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 1          | Pre-AMPout            | _                         | voltage<br>as same<br>as Vcc | Output pin of Pre-amplifier. Output biasing and matching required as it is a open collector output.                                 | 2                           |
| 2          | Vcc(Vreg)             | 2.7 to 3.3                | -                            | Supply voltage pin of voltage regulator. This pin should be externally equipped with bypass capacitor to minimize ground impedance. | Regulator 35                |
| 3          | GND(Vreg)             | 0                         | -                            | Ground pin of voltage regulator.                                                                                                    | (33)                        |
| 35         | Pre-AMPin             | -                         | 0.79                         | Input pin of Pre-amplifier.  LC matching circuit must be connected to this pin.                                                     | 36                          |
| 36         | GND(Pre-AMP)          | 0                         | -                            | Ground pin of Pre-amplifier.                                                                                                        |                             |
| 4          | RF-MIXin              | _                         | 1.00                         | Input pin of RF mixer. 1 575.42 MHz band pass filter can be inserted between pin 1 and 4.                                           | 1stLO-                      |
| 5          | GND(RF-MIX)           | 0                         | -                            | Ground pin of RF mixer.                                                                                                             | OSC 33                      |
| 33         | RF-MIX <sub>out</sub> |                           | 1.30                         | Output pin of RF mixer. 1st IF filter must be inserted between pin 31 and 33.                                                       | 4                           |
| 34         | Vcc(RF-MIX)           | 2.7 to 3.3                | -                            | Supply voltage pin of RF mixer. This pin should be externally equipped with bypass capacitor to minimize ground impedance.          | 5                           |
| 6          | 1stLO-OSC1            | -                         | 1.80                         | Pin 6 and 7 are each base pin of differential amplifier for 1st LO oscillator. These pins should be                                 | 8 RF-MIX or Prescaler       |
| 7          | 1stLO-OSC2            | _                         | 1.80                         | equipped with LC and varactor to oscillate on 1 636.80 MHz as VCO.                                                                  | input                       |
| 8          | Vcc(1stLO-OSC)        | 2.7 to 3.3                | _                            | Supply voltage pin of differential amplifier for 1st LO oscillator circuit.                                                         | 6 7                         |



| Pin<br>No. | Pin Name             | Applied<br>Voltage<br>(V) | Pin<br>Voltage<br>(V)                       | Function and Application                                                                                                                                                                                      | Internal Equivalent Circuit |
|------------|----------------------|---------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 9          | Vcc(PLL Block)       | 2.7 to 3.3                | 1                                           | Supply voltage pin of PLL block. This pin should be externally equipped with bypass capacitor to minimize ground impedance.                                                                                   | 9                           |
| 10         | CPout                | -                         | Output in accordance with phase difference. | Output pin of charge-pump. This pin should be equipped with external RC in order to adjust dumping factor and cut-off frequency. This tuning voltage output must be connected to varactor diode of 1stLO-OSC. | PD CP 10                    |
| 11         | GND(PLL Block)       | 0                         | -                                           | Ground pin of PLL block.                                                                                                                                                                                      | (21)———(11)                 |
| 12         | Vcc(PLL Block)       | 2.7 to 3.3                | -                                           | Supply voltage pin of PLL block. This pin should be externally equipped with bypass capacitor to minimize ground impedance.                                                                                   |                             |
| 13         | LOout                | -                         | 1.85                                        | Monitor pin of 1/200 prescaler output.                                                                                                                                                                        | IF-MIX PD PD                |
| 14         | REF <sub>out</sub> 2 | -                         | 1.68                                        | Monitor pin of 1/2 prescaler output.                                                                                                                                                                          | 1st 14                      |
| 15         | Power Down1          | 0 or Vcc                  | -                                           | Stand-by mode control pin of Preamplifier block, 1stLO-OSC block, charge pump prescaler block, LO output amplifier, RF mixer, IF mixer, 2ndIF amplifier.  Low OFF  High ON                                    | CO- ÷25 ÷8 ÷8 ;2 Ref.       |

| Pin<br>No. | Pin Name              | Applied<br>Voltage<br>(V) | Pin<br>Voltage<br>(V) | Function and Application                                                                                                                                                           | Internal Equivalent Circuit |
|------------|-----------------------|---------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 16         | Power Down2           | 0 or Vcc                  | -                     | Stand-by mode control pin of reference block.  Low OFF  High ON                                                                                                                    |                             |
| 17         | REFout1               | -                         | ı                     | Output pin of reference frequency. The frequency from pin 19 can be taken out as 3 VP-P swing.                                                                                     | 20                          |
| 18         | REF <sub>in</sub> 2   | -                         | 2.45                  | Input pin of reference frequency. This pin should be grounded through capacitor.                                                                                                   | 19 17                       |
| 19         | REF <sub>in</sub> 1   | _                         | 2.45                  | Input pin of reference frequency. This pin can use as an input pin of reference frequency buffer. This pin should be equipped with external 16.368 MHz oscillator (example: TCXO). | Prescaler (21)              |
| 20         | Vcc(REF Block)        | 2.7 to 3.3                | ŀ                     | Supply voltage pin of reference block. This pin should be externally equipped with bypass capacitor to minimize ground impedance.                                                  |                             |
| 21         | GND(REF Block)        | 0                         | -                     | Ground pin of reference block.                                                                                                                                                     |                             |
| 22         | 2ndIF <sub>out</sub>  | _                         | 1.80                  | Output pin of 2nd IF amplifier. This pin output 4.092 MHz. This pin should be equipped with external buffer amplifier to adjust level to next stage on user's system.              |                             |
| 23         | Vcc(2nd IF-AMP)       | 2.7 to 3.3                | -                     | Supply voltage pin of 2nd IF amplifier. This pin should be externally equipped with bypass capacitor to minimize ground impedance.                                                 | 23 22 22 22                 |
| 24         | 2ndlFbypass           | _                         | 2.10                  | Bypass pin of 2nd IF amplifier. This pin should be grounded through capacitor.                                                                                                     | 26                          |
| 25         | 2ndlFin2              | -                         | 2.10                  | Pin of 2nd IF amplifier input 2. This pin should be grounded through capacitor.                                                                                                    | 27                          |
| 26         | 2ndIF <sub>in</sub> 1 | -                         | 2.10                  | Pin of 2nd IF amplifier input 1. 2nd IF filter can be inserted between 26 and 28.                                                                                                  |                             |
| 27         | GND(2nd IF-AMP)       | 0                         | _                     | Ground pin of 2nd IF amplifier.                                                                                                                                                    |                             |



| Pin<br>No. | Pin Name                 | Applied<br>Voltage<br>(V) | Pin<br>Voltage<br>(V) | Function and Application                                                                                                       | Internal Equivalent Circuit |
|------------|--------------------------|---------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 28         | IF-MIX <sub>out</sub>    |                           | 1.0                   | Output pin of IF mixer. IF mixer output signal goes through gain control amplifier before this emitter follower output port.   | (30)                        |
| 29         | Vcc(IF-MIX)              | 2.7 to 3.3                | -                     | Supply voltage pin of IF mixer. This pin should be externally equipped with bypass capacitor to minimize ground impedance.     | 31                          |
| 30         | V <sub>GC</sub> (IF-MIX) | 0 to 3.3                  | -                     | Gain control voltage pin of IF mixer output amplifier. This voltage performs forward control (V <sub>GC</sub> up → Gain down). | 2ndLO (28)                  |
| 31         | IF-MIX <sub>in</sub>     | _                         | 1.97                  | Input pin of IF mixer.                                                                                                         |                             |
| 32         | GND(IF-MIX)              | 0                         | -                     | Ground pin of IF mixer.                                                                                                        |                             |

Caution Ground pattern on the board must be formed as wide as possible to minimize ground impedance.



#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                     | Symbol   | Test Conditions                    | Ratings     | Unit |
|-------------------------------|----------|------------------------------------|-------------|------|
| Supply Voltage                | Vcc      | TA = +25°C                         | 3.6         | V    |
| Total Circuit Current         | ICCTotal | T <sub>A</sub> = +25°C             | 100         | mA   |
| Power Dissipation             | P□       | T <sub>A</sub> = +85°C <b>Note</b> | 360         | mW   |
| Operating Ambient Temperature | TA       |                                    | -40 to +85  | °C   |
| Storage Temperature           | Tstg     |                                    | −55 to +150 | °C   |

**Note** Mounted on double-sided copper-clad  $50 \times 50 \times 1.6$  mm epoxy glass PWB

### RECOMMENDED OPERATING RANGE

| Parameter                        | Symbol               | MIN. | TYP.     | MAX. | Unit |
|----------------------------------|----------------------|------|----------|------|------|
| Supply Voltage                   | Vcc                  | 2.7  | 3.0      | 3.3  | V    |
| Operating Ambient Temperature    | TA                   | -40  | +25      | +85  | °C   |
| RF Input Frequency               | <b>f</b> RFin        | -    | 1 575.42 | -    | MHz  |
| 1st LO Oscillating Frequency     | f <sub>1stLOin</sub> | -    | 1 636.80 | -    | MHz  |
| 1st IF Input Frequency           | f <sub>1stlFin</sub> | -    | 61.380   | -    | MHz  |
| 2nd LO Input Frequency           | f <sub>2ndLOin</sub> | -    | 65.472   | -    | MHz  |
| 2nd IF Input Frequency           | f <sub>2ndlFin</sub> | -    | 4.092    | -    | MHz  |
| Reference Input/Output Frequency | freFin<br>freFout    | -    | 16.368   | -    | MHz  |
| LO Output Frequency              | fLOout               | _    | 8.184    | _    | MHz  |



## ELECTRICAL CHARACTERISTICS (TA = +25°C, Vcc = 3.0 V)

| Parameter                                                                      | Symbol               | Test Conditions                                                                                   | MIN.        | TYP.  | MAX. | Unit              |
|--------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------|-------------|-------|------|-------------------|
| Total Circuit Current                                                          | CCTotal              | All block operating @ PLL lock                                                                    | 19.0        | 25.0  | 35.0 | mA                |
| Power-save Dark Current                                                        | Icc(PD)              | Pin 15 = Pin 16 = 0 V                                                                             | -           | _     | 5    | μΑ                |
| Reference Block Circuit Current                                                | IccREF               | Pin 15 = 0 V, Pin 16 = 3 V                                                                        | -           | 3     | 4    | mA                |
| Pre-amplifier Block ( $f_{RFin}$ = 1 575.42 MHz, $Z_S$ = $Z_L$ = 50 $\Omega$ ) |                      |                                                                                                   |             |       |      |                   |
| Circuit Current 1                                                              | Icc1                 | No Signals                                                                                        | 1.65        | 2.50  | 3.50 | mA                |
| Power Gain                                                                     | G₽                   | Input/Output matching, P <sub>RFin</sub> = -40 dBm                                                | 12.5        | 15.5  | 18.5 | dB                |
| Noise Figure                                                                   | NF                   | Input/Output matching                                                                             | -           | 3.2   | 4.0  | dB                |
| RF Down-converter Block (frein = 1                                             | 575.42 MH            | $z$ , $f_{1stLOin} = 1 636.80 MHz$ , $P_{LOin} = -10 dBm$ ,                                       | Zs = ZL = : | 50 Ω) |      |                   |
| Circuit Current 2                                                              | Icc2                 | No Signals                                                                                        | 5.2         | 7.0   | 9.9  | mA                |
| RF Conversion Gain                                                             | CGrf                 | P <sub>RFin</sub> = -40 dBm                                                                       | 15.5        | 18.5  | 21.5 | dB                |
| RF-SSB Noise Figure                                                            | NF <sub>RF</sub>     |                                                                                                   | -           | 10.5  | 13.5 | dB                |
| RF Saturated Output Power                                                      | Po(sat)RF            | P <sub>RFin</sub> = -10 dBm                                                                       | -4          | -1    | -    | dBm               |
| IF Down-converter Block (f1stlFin = 6                                          | 1.38 MHz,            | $f_{\text{2ndLOin}} = 65.472 \text{ MHz}, \text{ Zs} = 50 \Omega, \text{ ZL} = 2 \text{ k}\Omega$ |             |       |      |                   |
| Circuit Current 3                                                              | Icc3                 | No Signals                                                                                        | 2.7         | 3.5   | 5.0  | mA                |
| IF Conversion Voltage Gain                                                     | CG <sub>(GV)IF</sub> | at Maximum Gain, P₁stlFin = −50 dBm                                                               | 40          | 43    | 46   | dB                |
| IF-SSB Noise Figure                                                            | NFıF                 | at Maximum Gain                                                                                   | -           | 11.5  | 14.5 | dB                |
| 2nd IF Saturated Output Power                                                  | Po(sat)2ndIF         | at Maximum Gain, P₁stlFin = −20 dBm                                                               | -9.0        | -6.0  | -    | dBm               |
| Gain Control Voltage                                                           | Vgc                  | Voltage at Maximum Gain CG <sub>IF</sub>                                                          | 1           | -     | 1.0  | V                 |
| Gain Control Range                                                             | Dgc                  | P <sub>1stlFin</sub> = -50 dBm                                                                    | 20          |       | -    | dB                |
| 2nd IF Amplifier (f2ndIFin = 4.092 MH                                          | z, Zs = 50 g         | $\Omega$ , $Z_L = 2 k\Omega$ )                                                                    |             |       |      |                   |
| Circuit Current 4                                                              | Icc4                 | No Signals                                                                                        | 0.8         | 1.0   | 1.6  | mA                |
| Voltage Gain                                                                   | G∨                   | P <sub>2ndlFin</sub> = -60 dBm                                                                    | 40          | 43    | 46   | dB                |
| 2nd IF Saturated Output Power                                                  | Po(sat)2ndIF         | $P_{2ndIFin} = -30 \text{ dBm}$                                                                   | -14.0       | -11.0 | -    | dBm               |
| PLL Synthesizer Block                                                          |                      |                                                                                                   |             |       |      |                   |
| Circuit Current 5                                                              | Icc5                 | PLL All Block Operating                                                                           | 8.7         | 11.0  | 14.4 | mA                |
| Loop Filter Output (High)                                                      | VoH                  |                                                                                                   | 2.8         | -     | -    | V                 |
| Loop Filter Output (Low)                                                       | VoL                  |                                                                                                   | ı           | -     | 0.4  | V                 |
| Reference Minimum Input Level                                                  | VREFin               | $Z_L = 100 \text{ k}\Omega//0.6 \text{ pF}$<br>Impedance of measurement equipment                 | 200         | -     | -    | mV <sub>P-P</sub> |
| Reference Output Swing                                                         | VREFout              | $Z_L = 100 \text{ k}\Omega//0.6 \text{ pF}$<br>Impedance of measurement equipment                 | 2.9         | 3.0   | -    | V <sub>P-P</sub>  |



## STANDARD CHARACTERISTICS (Ta = +25°C, Vcc = 3.0 V)

| Parameter                             | Symbol               | Test Conditions                                                                                           | Reference  | Unit   |  |  |  |
|---------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------|------------|--------|--|--|--|
| Pre-amplifier Block (fRFin = 1 575.42 | 2 MHz, Zs =          | $Z_L = 50 \Omega$ )                                                                                       |            |        |  |  |  |
| Input 1dB Compression Level           | Pin(1dB)             | Input/Output matching                                                                                     | -20        | dBm    |  |  |  |
| RF Down-converter Block (P1stLOin =   | = −10 dBm,           | $Zs = ZL = 50 \Omega$ )                                                                                   |            |        |  |  |  |
| LO Leakage to IF Pin                  | LOif                 | f <sub>1stLOin</sub> = 1 636.80 MHz                                                                       | -37        | dBm    |  |  |  |
| LO Leakage to RF Pin                  | LOrf                 | f1stLOin = 1 636.80 MHz                                                                                   | -36        | dBm    |  |  |  |
| Input 3rd Order Intercept Point       | IIP <sub>3(RF)</sub> | $f_{RFin}1 = 1 600 \text{ MHz}, f_{RFin}2 = 1 605 \text{ MHz},$<br>$f_{1stLOin} = 1 660 \text{ MHz}$      | <b>–15</b> | dBm    |  |  |  |
| IF Down-converter Block (1st LO or    | scillating, Z        | $s = 50 \Omega$ , $ZL = 2 k\Omega$ )                                                                      |            |        |  |  |  |
| LO Leakage to 1st IF Pin              | LO <sub>1stif</sub>  | f <sub>2ndLOin</sub> = 65.472 MHz                                                                         | -90        | dBm    |  |  |  |
| LO Leakage to 2nd IF Pin              | LO <sub>2ndif</sub>  | f <sub>2ndLOin</sub> = 65.472 MHz                                                                         | -63        | dBm    |  |  |  |
| Input 3rd Order Intercept Point       | IIP <sub>3(IF)</sub> | $f_{1stIFin}1 = 61.38 \text{ MHz}, f_{1stIFin}2 = 61.48 \text{ MHz}, \\ f_{2ndLOin} = 65.472 \text{ MHz}$ | -27.5      | dBm    |  |  |  |
| PLL Synthesizer Block                 |                      |                                                                                                           |            |        |  |  |  |
| Phase Comparing Frequency             | f <sub>PD</sub>      | PLL loop                                                                                                  | 8.184      | MHz    |  |  |  |
| VCO Block                             |                      |                                                                                                           |            |        |  |  |  |
| Phase Noise                           | C/N                  | PLL Loop, ∆1 kHz of VCO wave                                                                              | 83         | dBc/Hz |  |  |  |



### **★** TYPICAL CHARACTERISTICS (Unless otherwise specified, T<sub>A</sub> = +25°C, Vcc = 3.0 V)

#### - IC TOTAL -





#### — PRE-AMPLIFIER BLOCK —

#### CIRCUIT CURRENT vs. SUPPLY VOLTAGE



#### **OUTPUT POWER vs. INPUT POWER**



#### **OUTPUT POWER vs. INPUT POWER**





#### - RF DOWN-CONVERTER BLOCK -

#### CIRCUIT CURRENT vs. SUPPLY VOLTAGE



# 1stIF OUTPUT POWER vs. RF INPUT POWER



RF Input Power PRFin (dBm)

# 1stIF OUTPUT POWER vs. 1stLO INPUT POWER



# 1stIF OUTPUT POWER vs. RF INPUT POWER



RF Input Power PRFin (dBm)

# RF CONVERSION GAIN vs. RF INPUT FREQUENCY



The impact requestey them (OT)

ωl

10



#### RF CONVERSION GAIN vs. 1stIF OUTPUT FREQUENCY 30 RF Conversion Gain CGRF (dB) 25 Vcc = 3.3 V20 15 Vcc = 2.7 V Vcc = 3.0 V\_ 10 frefin = 1 575.42 MHz $P_{RFin} = -40 dBm$ 5 $P_{1stLOin} = -10 dBm$ $f_{LOin} = f_{RFin} + f_{1stlFout}$ Upper local

#### 1stIF OUTPUT POWER OF EACH TONE vs. RF INPUT POWER OF EACH TONE



### — IF DOWN-CONVERTER BLOCK —

#### CIRCUIT CURRENT vs. SUPPLY VOLTAGE

50

1stIF Output Frequency f1stIFout (MHz)

100

300









13



# IF CONVERSION VOLTAGE GAIN vs.1stIF INPUT FREQUENCY



1stIF Input Frequency f1stIFin (MHz)

# IF CONVERSION VOLTAGE GAIN vs. 2ndIF OUTPUT FREQUENCY



2ndIF Output Frequency f2ndIFout (MHz)

# IF CONVERSION VOLTAGE GAIN vs. GAIN CONTROL VOLTAGE



# IF CONVERSION VOLTAGE GAIN vs.1stIF INPUT FREQUENCY



1stIF Input Frequency f1stIFin (MHz)

# IF CONVERSION VOLTAGE GAIN vs. 2ndIF OUTPUT FREQUENCY



2ndIF Output Frequency f2ndIFout (MHz)

# IF CONVERSION VOLTAGE GAIN vs. GAIN CONTROL VOLTAGE



Gain Control Voltage Vgc (V)



#### 2ndIF OUTPUT POWER OF EACH TONE vs. 1stlF INPUT POWER OF EACH TONE



### — IF AMPLIFIER BLOCK —

#### CIRCUIT CURRENT vs. SUPPLY VOLTAGE



#### 2ndIF OUTPUT POWER vs. 2ndIF INPUT POWER



### 2ndIF OUTPUT POWER vs. 2ndIF INPUT POWER



2ndIF Input Power P2ndIFin (dBm)





# VOLTAGE GAIN vs. 2ndIF INPUT FREQUENCY 50 Gv (dB) 45 Voltage Gain 40 35 $P_{2ndlFin} = -60 dBm$ $R_L = 2 k\Omega$ 30**∟** 0.1 10 100

#### VOLTAGE GAIN vs. 2ndIF INPUT FREQUENCY



2ndIF Input Frequency f2ndIFin (MHz)

### — PLL SYNTHESIZER BLOCK —

#### CIRCUIT CURRENT vs. SUPPLY VOLTAGE

2ndIF Input Frequency f2ndIFin (MHz)



— REFERENCE BLOCK —

### REFERENCE OUTPUT SWING vs. REFERENCE INPUT FREQUENCY



REFERENCE OUTPUT SWING vs. REFERENCE INPUT FREQUENCY



Reference Input Frequency fREFin (MHz)



# REFERENCE OUTPUT SWING vs. REFERENCE INPUT POWER



**Remark** The graphs indicate nominal characteristics.

# REFERENCE OUTPUT SWING vs. REFERENCE INPUT POWER



Reference Input Power PREFin (dBm)



## ★ MEASUREMENT CIRCUIT MEASUREMENT CIRCUIT 1 (Pre-Amplifier Block)



### MEASUREMENT CIRCUIT 2 (Pre-Amplifier Block: NF)





#### **MEASUREMENT CIRCUIT 3 (RF-MIX Block)**



#### MEASUREMENT CIRCUIT 4 (RF-MIX Block: NF)





#### **MEASUREMENT CIRCUIT 5 (IF Down-Converter Block)**



#### MEASUREMENT CIRCUIT 6 (IF Down-Converter Block: NF)





#### **MEASUREMENT CIRCUIT 7 (IF Amplifier Block)**



#### **MEASUREMENT CIRCUIT 8 (IF Amplifier Block: NF)**





#### MEASUREMENT CIRCUIT 9 (IF Amplifier Block: Output Swing)



#### **MEASUREMENT CIRCUIT 10 (1/2 Prescaler)**





#### **MEASUREMENT CIRCUIT 11 (1/200 Prescaler)**



#### **MEASUREMENT CIRCUIT 12 (REF Output)**





### **★ PACKAGE DIMENSIONS**

### 36-PIN PLASTIC QFN (UNIT: mm)











#### NOTES ON CORRECT USE

- (1) Observe precautions for handling because of electro-static sensitive devices.
- (2) Form a ground pattern as widely as possible to minimize ground impedance (to prevent abnormal oscillation).
- (3) Keep the wiring length of the ground pins as short as possible.
- (4) Connect a bypass capacitor (example: 1 000 pF) to the Vcc pin.
- (5) High-frequency signal I/O pins must be coupled with the external circuit using a coupling capacitor.

#### **★ RECOMMENDED SOLDERING CONDITIONS**

This product should be soldered and mounted under the following recommended conditions. For soldering methods and conditions other than those recommended below, contact your nearby sales office.

| Soldering Method | Soldering Conditions                                                                                                                                                                                                              |                                                                                                                           | Condition Symbol |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|
| Infrared Reflow  | Peak temperature (package surface temperature) Time at peak temperature Time at temperature of 220°C or higher Preheating time at 120 to 180°C Maximum number of reflow processes Maximum chlorine content of rosin flux (% mass) | : 260°C or below<br>: 10 seconds or less<br>: 60 seconds or less<br>: 120±30 seconds<br>: 3 times<br>: 0.2%(Wt.) or below | IR260            |
| VPS              | Peak temperature (package surface temperature) Time at temperature of 200°C or higher Preheating time at 120 to 150°C Maximum number of reflow processes Maximum chlorine content of rosin flux (% mass)                          | : 215°C or below<br>: 25 to 40 seconds<br>: 30 to 60 seconds<br>: 3 times<br>: 0.2%(Wt.) or below                         | VP215            |
| Wave Soldering   | Peak temperature (molten solder temperature) Time at peak temperature Preheating temperature (package surface temperature) Maximum number of flow processes Maximum chlorine content of rosin flux (% mass)                       | : 260°C or below<br>: 10 seconds or less<br>: 120°C or below<br>: 1 time<br>: 0.2%(Wt.) or below                          | WS260            |
| Partial Heating  | Peak temperature (pin temperature) Soldering time (per side of device) Maximum chlorine content of rosin flux (% mass)                                                                                                            | : 350°C or below<br>: 3 seconds or less<br>: 0.2%(Wt.) or below                                                           | HS350            |

Caution Do not use different soldering methods together (except for partial heating).



- The information in this document is current as of February, 2002. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of
  third parties by or arising from the use of NEC semiconductor products listed in this document or any other
  liability arising from the use of such products. No license, express, implied or otherwise, is granted under any
  patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation, NEC Compound Semiconductor Devices, Ltd. and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).

M8E 00.4-0110



#### ▶Business issue

#### NEC Compound Semiconductor Devices, Ltd.

5th Sales Group, Sales Division TEL: +81-3-3798-6372 FAX: +81-3-3798-6783 E-mail: salesinfo@csd-nec.com

#### **NEC Compound Semiconductor Devices Hong Kong Limited**

 Hong Kong Head Office
 TEL: +852-3107-7303
 FAX: +852-3107-7309

 Taipei Branch Office
 TEL: +886-2-8712-0478
 FAX: +886-2-2545-3859

 Korea Branch Office
 TEL: +82-2-528-0301
 FAX: +82-2-528-0302

NEC Electron Devices European Operations http://www.nec.de/

TEL: +49-211-6503-101 FAX: +49-211-6503-487

#### California Eastern Laboratories, Inc. http://www.cel.com/

TEL: +1-408-988-3500 FAX: +1-408-988-0279

#### ▶Technical issue

NEC Compound Semiconductor Devices, Ltd. http://www.csd-nec.com/

Sales Engineering Group, Sales Division

E-mail: techinfo@csd-nec.com FAX: +81-44-435-1918