

# R1LV0208BSA

# 2Mb Advanced LPSRAM (256k word x 8bit)

R10DS0050EJ0100 Rev.1.00 2011.03.30

## **Description**

The R1LV0208BSA is a family of low voltage 2-Mbit static RAMs organized as 262,144-word by 8-bit, fabricated by Renesas's high-performance 0.15um CMOS and TFT technologies. The R1LV0208BSA has realized higher density, higher performance and low power consumption. The R1LV0208BSA is suitable for memory applications where a simple interfacing, battery operating and battery backup are the important design objectives. The R1LV0208BSA has been packaged in 32-pin sTSOP.

#### **Features**

- Single 2.7~3.6V power supply
- Small stand-by current: 1µA (3.0V, typical)
- No clocks, No refresh
- All inputs and outputs are TTL compatible.
- Easy memory expansion by CS1# and CS2
- Common Data I/O
- Three-state outputs: OR-tie Capability
- OE# prevents data contention on the I/O bus

## **Ordering Information**

| Orderable Part Name | Access time | Temperature<br>Range | Package                            | Shipping<br>Container | Quantity               |  |
|---------------------|-------------|----------------------|------------------------------------|-----------------------|------------------------|--|
| R1LV0208BSA-5SR#B0  | 55 ns       | 0 ~ +70°C            |                                    |                       |                        |  |
| R1LV0208BSA-5SI#B0  | 55118       | -40 ~ +85°C          |                                    | Trov                  | Max. 234pcs/Tray       |  |
| R1LV0208BSA-7SR#B0  | 70 ns       | 0 ~ +70°C            | 8mm×13.4mm 32-pin<br>plastic sTSOP | Tray                  | Max. 1872pcs/Inner Box |  |
| R1LV0208BSA-7SI#B0  | 70118       | -40 ~ +85°C          | (normal-bend type)                 |                       |                        |  |
| R1LV0208BSA-5SR#S0  | 55 ns       | 0 ~ +70°C            | DTO A GOODLYD. A                   |                       |                        |  |
| R1LV0208BSA-5SI#S0  | 55118       | -40 ~ +85°C          | PTSA0032KB-A<br>(32P3K-B)          | Embossed              | 1000nos/Rool           |  |
| R1LV0208BSA-7SR#S0  | 70 ns       | 0 ~ +70°C            | (52: 51( 5)                        | tape                  | 1000pcs/Reel           |  |
| R1LV0208BSA-7SI#S0  | 70115       | -40 ~ +85°C          |                                    |                       |                        |  |

### Pin Arrangement



## **Pin Description**

| Pin name   | Function          |
|------------|-------------------|
| Vcc        | Power supply      |
| Vss        | Ground            |
| A0 to A17  | Address input     |
| DQ0 to DQ7 | Data input/output |
| CS1#       | Chip select 1     |
| CS2        | Chip select 2     |
| WE#        | Write enable      |
| OE#        | Output enable     |

## **Block Diagram**



## **Operation Table**

| CS1# | CS2 | WE# | OE# | DQ0~7  | Operation      |
|------|-----|-----|-----|--------|----------------|
| Х    | L   | Х   | Х   | High-Z | Stand-by       |
| Н    | Х   | Х   | Х   | High-Z | Stand-by       |
| L    | Н   | L   | Х   | Din    | Write          |
| L    | Н   | Н   | L   | Dout   | Read           |
| L    | Н   | Н   | Н   | High-Z | Output disable |

Note 1. H: V<sub>IH</sub> L:V<sub>IL</sub> X: V<sub>IH</sub> or V<sub>IL</sub>

### **Absolute Maximum**

| Parameter                                   | Symbol             | Va                    | unit       |      |
|---------------------------------------------|--------------------|-----------------------|------------|------|
| Power supply voltage relative to Vss        | Vcc                | -0.5 to +4.6          |            | V    |
| Terminal voltage on any pin relative to Vss | V <sub>T</sub>     | -0.5 <sup>*1</sup> to | V          |      |
| Power dissipation                           | P <sub>T</sub>     | 0.7                   |            | W    |
| Operation temperature                       | Topr <sup>*3</sup> | R Ver.                | 0 to +70   | - °C |
| Operation temperature                       | ТОРГ               | I Ver.                | -40 to +85 |      |
| Storage temperature range                   | Tstg               | -65 to 150            |            | °C   |
| Storage temperature range under him         | Tbias*3            | R Ver.                | 0 to +70   | - °C |
| Storage temperature range under bias        | iblas              | I Ver.                | -40 to +85 | ] (  |

Note 1. -3.0V for pulse  $\leq 30$ ns (full width at half maximum)

- 2. Maximum voltage is +4.6V.
- 3. Ambient temperature range depends on R/I-version. Please see table on page 1.

## **DC Operating Conditions**

| Parameter                 |        | Symbol          | Min. | Тур. | Max.    | Unit | Note |
|---------------------------|--------|-----------------|------|------|---------|------|------|
| Supply voltage            |        | Vcc             | 2.7  | 3.0  | 3.6     | V    |      |
|                           |        | Vss             | 0    | 0    | 0       | V    |      |
| Input high voltage        |        | V <sub>IH</sub> | 2.0  | -    | Vcc+0.3 | V    |      |
| Input low voltage         |        | $V_{IL}$        | -0.3 | -    | 0.6     | V    | 1    |
| Ambient temperature range | R Ver. | Та              | 0    | -    | +70     | °C   | 2    |
| Ambient temperature range | I Ver. | Ta              | -40  | -    | +85     | °C   | 2    |

Note 1. -3.0V for pulse  $\leq 30$ ns (full width at half maximum)

## **DC Characteristics**

| Parameter                 | Symbol           | Min.         | Тур.            | Max. | Unit   | Test conditions                                                     |                                                                    |  |  |
|---------------------------|------------------|--------------|-----------------|------|--------|---------------------------------------------------------------------|--------------------------------------------------------------------|--|--|
| Input leakage current     | I <sub>LI</sub>  | -            | -               | 1    | μА     | Vin = Vss to Vcc                                                    |                                                                    |  |  |
| Output leakage current    | I <sub>LO</sub>  | -            | -               | 1    | μА     |                                                                     | or CS2 =V <sub>IL</sub> or OE# =V <sub>IH</sub> ,                  |  |  |
|                           | 1                |              |                 |      |        | VI/O =Vss                                                           |                                                                    |  |  |
| Average operating current | I <sub>CC1</sub> | _            | 15              | 25   | mA     | -                                                                   | duty =100%, II/O = 0mA                                             |  |  |
|                           |                  |              |                 |      |        |                                                                     | , CS2 =V <sub>IH</sub> , Others = V <sub>IH</sub> /V <sub>IL</sub> |  |  |
|                           |                  |              |                 | _    |        |                                                                     | s, duty =100%, II/O = 0mA                                          |  |  |
|                           | I <sub>CC2</sub> | -            | 2               | 5    | mA     |                                                                     | 2V, CS2 ≥ Vcc-0.2V,                                                |  |  |
|                           |                  |              |                 |      |        |                                                                     | 0.2V, V <sub>IL</sub> ≤ 0.2V                                       |  |  |
| Standby current           | $I_{SB}$         | _            | _               | 0.33 | mA     |                                                                     | :V <sub>IH</sub> , Others =V <sub>IH</sub> /V <sub>IL</sub> or     |  |  |
|                           | 128              |              |                 | 0.00 | 1117 ( | (2) CS2 =V <sub>IL</sub> , Others =V <sub>IH</sub> /V <sub>IL</sub> |                                                                    |  |  |
| Standby current           |                  | -            | 1 <sup>*1</sup> | 2    | μА     | ~+25°C                                                              | Vin = Vss to Vcc                                                   |  |  |
|                           |                  | -            | -               | 3    | μА     | ~+40°C                                                              | (1) CS2 ≤ 0.2V or                                                  |  |  |
|                           | I <sub>SB1</sub> | -            | -               | 8    | μА     | ~+70°C                                                              | (2) CS1# ≥ Vcc-0.2V,<br>CS2 ≥ Vcc-0.2V                             |  |  |
|                           |                  | -            | -               | 10   | μА     | ~+85°C                                                              |                                                                    |  |  |
| Output high voltage       | V <sub>OH</sub>  | 2.4          | -               | -    | V      | I <sub>OH</sub> = -0.5mA                                            |                                                                    |  |  |
|                           | $V_{\text{OH2}}$ | Vcc<br>- 0.5 | -               | -    | V      | I <sub>OH</sub> = -0.05                                             | mA                                                                 |  |  |
| Output low voltage        | V <sub>OL</sub>  | -            | -               | 0.4  | V      | I <sub>OL</sub> = 2mA                                               |                                                                    |  |  |

Note 1. Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 25°C), and not 100% tested.

<sup>2.</sup> Ambient temperature range depends on R/I-version. Please see table on page 1.

## Capacitance

$$(Vcc = 2.7V \sim 3.6V, f = 1MHz, Ta = 0 \sim +70^{\circ}C / -40 \sim +85^{\circ}C^{*2})$$

| Parameter                  | Symbol           | Min. | Тур. | Max. | Unit | Test conditions | Note |
|----------------------------|------------------|------|------|------|------|-----------------|------|
| Input capacitance          | C in             | -    | -    | 8    | pF   | Vin =0V         | 1    |
| Input / output capacitance | C <sub>I/O</sub> | -    | -    | 10   | pF   | VI/O =0V        | 1    |

Note 1. This parameter is sampled and not 100% tested.

2. Ambient temperature range depends on R/I-version. Please see table on page 1.

### **AC Characteristics**

Test Conditions (Vcc = 2.7V ~ 3.6V, Ta =  $0 \sim +70^{\circ}\text{C} / -40 \sim +85^{\circ}\text{C}^{*1}$ )

- Input pulse levels: VIL = 0.4V, VIH = 2.2V
- Input rise and fall time: 5ns
- Input and output timing reference level: 1.5V
- Output load: See figures (Including scope and jig)



Note 1. Ambient temperature range depends on R/I-version. Please see table on page 1.

## **Read Cycle**

| Parameter                          | Symbol            | R1LV020 | 8BSA-5S* | R1LV020 | 8BSA-7S* | Unit  | Note  |
|------------------------------------|-------------------|---------|----------|---------|----------|-------|-------|
| Faranietei                         | Symbol            | Min.    | Max.     | Min.    | Max.     | Offic | NOLE  |
| Read cycle time                    | t <sub>RC</sub>   | 55      | -        | 70      | i        | ns    |       |
| Address access time                | t <sub>AA</sub>   | -       | 55       | -       | 70       | ns    |       |
| Chip select access time            | t <sub>ACS1</sub> | -       | 55       | -       | 70       | ns    |       |
| Chip select access time            | t <sub>ACS2</sub> | -       | 55       | -       | 70       | ns    |       |
| Output enable to output valid      | t <sub>OE</sub>   | -       | 30       | -       | 35       | ns    |       |
| Output hold from address change    | tон               | 10      | -        | 10      | ı        | ns    |       |
| Chin coloct to output in low 7     | t <sub>CLZ1</sub> | 10      | -        | 10      | ı        | ns    | 2,3   |
| Chip select to output in low-Z     | t <sub>CLZ2</sub> | 10      | -        | 10      | ı        | ns    | 2,3   |
| Output enable to output in low-Z   | t <sub>OLZ</sub>  | 5       | -        | 5       | ı        | ns    | 2,3   |
| Chip deselect to output in high-Z  | t <sub>CHZ1</sub> | 0       | 20       | 0       | 25       | ns    | 1,2,3 |
| Chip deselect to output in high-z  | t <sub>CHZ2</sub> | 0       | 20       | 0       | 25       | ns    | 1,2,3 |
| Output disable to output in high-Z | tonz              | 0       | 20       | 0       | 25       | ns    | 1,2,3 |

### **Write Cycle**

| Parameter                           | Symbol                                          | R1LV020 | 8BSA-5S* | R1LV020 | 8BSA-7S* | Unit  | Note |
|-------------------------------------|-------------------------------------------------|---------|----------|---------|----------|-------|------|
| Faranietei                          | Symbol                                          | Min.    | Max.     | Min.    | Max.     | Offic | Note |
| Write cycle time                    | twc                                             | 55      | -        | 70      | -        | ns    |      |
| Address valid to end of write       | t <sub>AW</sub>                                 | 50      | -        | 55      | -        | ns    |      |
| Chip select to end of write         | t <sub>CW</sub>                                 | 50      | -        | 55      | -        | ns    | 5    |
| Write pulse width                   | t <sub>WP</sub>                                 | 45      | -        | 50      | -        | ns    | 4    |
| Address setup time                  | t <sub>AS</sub>                                 | 0       | -        | 0       | -        | ns    | 6    |
| Write recovery time                 | t <sub>WR</sub>                                 | 0       | -        | 0       | -        | ns    | 7    |
| Data to write time overlap          | t <sub>DW</sub>                                 | 25      | -        | 30      | -        | ns    |      |
| Data hold from write time           | t <sub>DH</sub>                                 | 0       | -        | 0       | -        | ns    |      |
| Output enable from end of write tow |                                                 | 5       | -        | 5       | -        | ns    | 2    |
| Output disable to output in high-Z  | ut disable to output in high-Z t <sub>OHZ</sub> |         | 20       | 0       | 25       | ns    | 1,2  |
| Write to output in high-Z           |                                                 |         | 20       | 0       | 25       | ns    | 1,2  |

#### Note

- 1. t<sub>CHZ</sub>, t<sub>OHZ</sub> and t<sub>WHZ</sub> are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels.
- 2. This parameter is sampled and not 100% tested.
- 3. At any given temperature and voltage condition,  $t_{HZ}$  max is less than  $t_{LZ}$  min both for a given device and from device to device.
- 4. A write occurs during the overlap of a low CS1#, a high CS2, a low WE#.
  - A write begins at the latest transition among CS1# going low, CS2 going high and WE# going low.
  - A write ends at the earliest transition among CS1# going high, CS2 going low and WE# going high.  $t_{WP}$  is measured from the beginning of write to the end of write.
- 5. t<sub>CW</sub> is measured from the later of CS1# going low or CS2 going high to end of write.
- 6. t<sub>AS</sub> is measured the address valid to the beginning of write.
- 7. t<sub>WR</sub> is measured from the earliest of CS1# or WE# going high or CS2 going low to the end of write cycle.
- 8. Don't apply inverted phase signal externally when DQ pin is output mode.

## **Timing Waveforms**

## **Read Cycle**



# Write Cycle (1) (WE# CLOCK)



## Write Cycle (2) (CS1#, CS2 CLOCK)



### **Low Vcc Data Retention Characteristics**

| Parameter                            | Symbol           | Min. | Тур.            | Max. | Unit |                                                                              | Test conditions*2                      |
|--------------------------------------|------------------|------|-----------------|------|------|------------------------------------------------------------------------------|----------------------------------------|
| V <sub>CC</sub> for data retention   | $V_{DR}$         | 2.0  | -               | 3.6  | ٧    | Vin ≥ 0V<br>(1) 0V ≤ CS2 ≤ 0.2V or<br>(2) CS1# ≥ Vcc-0.2V,<br>CS2 ≥ Vcc-0.2V |                                        |
|                                      |                  | -    | 1 <sup>*1</sup> | 2    | μΑ   | ~+25°C                                                                       | Vcc=3.0V, Vin ≥ 0V                     |
| Data retention current               | Iccdr            | -    | -               | 3    | μΑ   | ~+40°C                                                                       | (1) 0V ≤ CS2 ≤ 0.2V or                 |
| Data retention current               |                  | -    | ı               | 8    | μΑ   | ~+70°C                                                                       | (2) CS1# ≥ Vcc-0.2V,<br>CS2 ≥ Vcc-0.2V |
|                                      |                  | -    | -               | 10   | μΑ   | ~+85°C                                                                       |                                        |
| Chip deselect to data retention time | t <sub>CDR</sub> | 0    | -               | -    | ns   | ns See retention waveform.                                                   |                                        |
| Operation recovery time              | t <sub>R</sub>   | 5    | _               | -    | ms   |                                                                              |                                        |

Note 1. Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 25°C), and not 100% tested.

CS2 controls address buffer, WE# buffer, CS1# buffer, OE# buffer and Din buffer. If CS2 controls data retention mode, Vin levels (address, WE#, CS1#, OE#, DQ) can be in the high impedance state.
 If CS1# controls data retention mode, CS2 must be CS2 ≥ Vcc-0.2V or 0V ≤ CS2 ≤ 0.2V. The other input levels (address, WE#, OE#, DQ) can be in the high impedance state.

## **Low Vcc Data Retention Timing Waveforms**



| Revision History | R1LV0208BSA Data Sheet |
|------------------|------------------------|
|------------------|------------------------|

|      |            |      | Description          |  |  |  |  |  |  |
|------|------------|------|----------------------|--|--|--|--|--|--|
| Rev. | Date       | Page | Summary              |  |  |  |  |  |  |
| 1.00 | 2011.03.30 | -    | First Edition issued |  |  |  |  |  |  |

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical "Specific": implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

enesas Electronics America Inc. 80 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. dl: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-2035-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: +86-21-5877-1818, Fax: +86-21-5887-7589

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852-2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiv Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-558-3737, Fax: 482-2-558-5141

© 2011 Renesas Electronics Corporation. All rights reserved.