# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>) Send any inquiries to <a href="http://www.renesas.com/inquiry">http://www.renesas.com/inquiry</a>. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # M65665DSP ### PICTURE-IN-PICTURE SIGNAL PROCESSING REJ03F0012-0100Z Rev.2.00 Sep.04.2003 ### **Description** The M65665DSP is a PIP (Picture in Picture) signal processing LSI, whose sub-picture input is composite signal or component signals (Y/C or Y/U/V) for NTSC, PAL-M, PAL-N. The built-in field memory (168k-bit RAM), V-chip data slicer and analog circuitries lead the high quality PIP system low cost and small size. #### **Features** - Internal V-chip data slicer (for sub-picture) - Vertical filter for sub-picture (Y signal) - Base band com filter (2 Line) - Single sub-picture (selectable picture size : 1/9, 1/16) - Sub-picture processing specification (1/9, 1/16 size): Quantization bits Y, B-Y, R-Y: 7 bits Horizontal sampling 229 pixels (Y), 57 pixels (B-Y, R-Y) Vertical lines 69/52 lines - Frame (sub-picture) on/off - Built-in analog circuits: Two 8-bit A/D converters (for sub-picture signal) Three 8-bit D/A converters (for Y, U and V of sub-picture) Auto Slicer(Sync Sep.), Sync-tip-clamp, VCXO, OSD switch, etc.. • I<sup>2</sup>C BUS control (parallel/serial control) : PIP on/off, Frame on/off (programmable luma level), Sub-picture size (1/9, 1/16), PIP position (free position), Picture freeze, Y delay adjustment, Chroma level, Tint, Black level, Contrast ...etc.. #### Application NTSC, PAL-M, PAL-N color TV ### **Recommended Operating Conditions** Supply voltage range ----- 3.2 to 3.5 V Recommended supply voltage ----- 3.3 V ## **Pin Configuration (Top View)** #### **Block Diagram** ## **Absolute Maximum Ratings** (Vss=0 V) | | | Limits | | | | |-------------------------------------|--------|--------|----------|------|------------| | Parameter | Symbol | Min. | Max. | Unit | Conditions | | Supply voltage (3.3V) | VDD3 | -0.3 | 4.2 | V | | | Input voltage (except for 5V input) | VI3 | -0.3 | VDD3+0.3 | V | | | Input voltage (5V) | VI5 | -0.3 | 5.25 | V | | | Output voltage | VO | -0.3 | VDD3+0.3 | V | | | Output current (*1) | IO | IOH=-4 | IOL=4 | mA | | | Operating temperature | Topr | -10 | 70 | deg. | | | Storage temperature | Tstg | -50 | 125 | deg. | | Note: 1. Output current per output terminal. But Pd limits all current. # **Recommended Operating Conditions** (Ta = 25 °C, unless otherwise noted) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |-------------------------------------|-----------------|----------|-------|----------|------|-------------------------------| | Supply voltage | VDD3 | 3.2 | 3.3 | 3.5 | V | | | Operating frequency | fopr | | 14.32 | _ | MHz | | | " 'H Input voltage (CMOS interface) | VIH | VDD3×0.7 | _ | VDD3 | V | | | " "L Input voltage (CMOS interface) | VIL | 0 | _ | VDD3×0.3 | V | | | Output current (output buffer) | Ю | _ | _ | 2 | mA | | | Output load capacitance | C <sub>oL</sub> | _ | _ | 20 | pF | Include pin capacitance (7pF) | Operating current 3.3V supply IDD ### **DC** Characteristics (Ta = 25 deg. unless otherwise noted) (VSS=0V) | | | | Limits | | | | | |---------------------------------------------|------------|--------|--------------|------|------|------|-------------------| | Parameter | | Symbol | Min. | Тур. | Max. | Unit | Conditions | | Input voltage<br>(3.3V CMOS interface) | L | VIL | 0 | _ | 0.81 | V | VDD=2.7V | | | Н | VIH | 2.52 | _ | 3.6 | V | VDD=3.6V | | Input current (3.3V CMOS interface) | L | IIL3 | -10 | _ | 10 | μΑ | VDD=3.6V,VI=0V | | | Н | IIH3 | -10 | _ | 10 | μΑ | VDD=3.6V,VI=3.6V | | Input voltage schmitt (5.0V CMOS interface) | _ | VT- | 8.0 | _ | 1.65 | V | VDD=3.3V | | | + | VT+ | 1.4 | _ | 2.7 | V | | | | Hysteresis | VH | 0.3 | _ | 1.2 | V | | | Input current (5.0V CMOS interface) | L | IIL5 | -100 | _ | 10 | μΑ | VDD=3.6V,VI=0V | | | Н | IIH5 | -10 | _ | 10 | μΑ | VDD=3.6V,VI=3.6V | | CMOS output voltage | L | VOL | _ | _ | 0.05 | V | VDD=3.3V, IO =1μA | | | Н | VOH | 3.25 | _ | | V | | | CMOS output current | L | IOL | 2 | - \ | | mA | VDD=3.3V,VOL=0.4V | | | Н | IOH | _ | - 6 | -2 | mA | VDD=3.3V,VOL=2.6V | | Output leakage current | L | IOZL | -10 | - | 10 | μΑ | VDD=3.6V,VO=0V | | | Н | IOZH | -10 | A | 10 | μΑ | VDD=3.6V,VO=3.6V | | Input pin capacitance | | CI | - • | 7 | 15 | pF | f=1MHz,VDD=0V | | Output pin capacitance | | СО | -4 | 7 | 15 | pF | _ | | Bi-directional pin capacitance | | CIO | <del>-</del> | 7 | 15 | pF | _ | 140 mΑ ## M65665DSP # **Pin Description** | Pin No. | Name | I/O | Function | Remarks | |---------|--------------|--------------------------|--------------------------------------------|----------------| | 1 | SWM | CMOS output | PIP switch output | | | 2 | OSD_SEL | CMOS input | Output OSD select | | | 3 | SDATA | CMOS input/output (5V)*1 | IIC SDA input/output | | | 4 | SCLK | CMOS input (5V)*1 | IIC SCL input | | | 5 | DVdd | Digital Vdd | VDD for digital part | | | 6 | DVss | Digital Vss | VSS for digital part | | | 7 | BGPS | CMOS output | Test output | | | 8 | SCK | CMOS input | Test input | connect to GND | | 9 | BGPM | CMOS output | Test output | | | 10 | FSC | CMOS input | Test input | connect to GND | | 11 | TEST5 | CMOS input | Test input | connect to GND | | 12 | TESTEN | CMOS input | Test input | connect to GND | | 13 | SWMG | CMOS input | PIP switch output enable | connect to VDD | | 14 | RESET | CMOS input | Power on reset input | | | 15 | CSYNCS | CMOS input | Sub picture external c-sync input | | | 16 | AVdd(ADC) | Analog Vdd | Vdd for internal ADC | | | 17 | VIN(ADC) | Analog | Sub picture V input of ADC | | | 18 | UIN(ADC) | Analog | Sub picture U input of ADC | | | 19 | VRB | Analog | Low level reference voltage output of ADC | | | 20 | YIN(ADC) | Analog | Sub picture Y input of ADC | | | 21 | VRT | Analog | High level reference voltage output of ADC | | | 22 | CIN(ADC) | Analog | Sub picture C input of ADC | | | 23 | AVss(ADC) | Analog Vss | VSS for internal ADC | | | 24 | CVBSIN(ADC) | Analog | Sub picture CVBS input of ADC | | | 25 | AVdd(VCXO) | Analog Vdd | Vdd for VCXO | | | 26 | FILTER | Analog | VCXO filter voltage connection | | | 27 | BIAS | Analog | VCXO bias voltage connection | | | 28 | X'tal(NTSC) | Analog | X'tal of NTSC connection | | | 29 | X'tal(PAL-M) | Analog | X'tal of PAL-M connection | | | 30 | X'tal(PAL-N) | Analog | X'tal of PAL-N connection | | | 31 | AVss(VCXO) | Analog Vss | Vss for VCXO | | | 32 | HD | CMOS input (5V)*1 | Main picture HD input | | | 33 | VD | CMOS input (5V)*1 | Main picture VD input | | | 34 | Vdd(DAC) | Analog Vdd | Vdd for DAC | | | 35 | OSD_BIN | Analog | OSD input of B | | | 36 | V(B)OUT | Analog | Sub picture V or B output | | | 37 | VZ | Analog | Voltage reference output of DAC | | | 38 | OSD_GIN | Analog | OSD input of G | | | 39 | U(B)OUT | Analog | Sub picture U or G output | | | 40 | AVss(DAC) | Analog Vss | Vss for DAC | | | 41 | OSD_RIN | Analog | OSD input of R | | | 42 | Y(R)OUT | Analog | Sub picture Y or R output | | | | | | | | Note: 1. (5V) means 5V I/F tolerant ### **Basic Application Example 1** When using any or all of the information contained in this diagrams, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. ### **Basic Application Example 2** When using any or all of the information contained in this diagrams, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. ### **TV System Block Diagram** ## I<sup>2</sup>C Register Information When using any or all of the information contained in this table, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. | • | | · · | | | , | | 1 | |---------|-------|-----------------|----------------|----------------|---------|----------|-----------------------------------------------------------------------------------------------------------------| | | | | | | 1/9 Ref | . Value | - | | Address | Bit | Symbol | Read/<br>Write | Reset<br>Value | NTSC | Trinorma | Remarks | | 00h | <7> | DISP | W/R | 0 | 1h | 1h | Sub picture display : [0] off , [1] on | | 0011 | <6> | SIZE_V | W/R | 0 | 0 | 0 | Sub picture vertical size : [0] 1/9 , [1] 1/16 | | | <5> | SIZE_H | W/R | 0 | 0 | 0 | Sub picture horizontal size : [0] 1/9 , [1] 1/16 | | | <4> | WEN | W/R | 0 | 1h | 1h | Sub picture : [0] Still , [1] Moving | | | <3> | BGC | W/R | 0 | 0 | 0 | Back ground display : [0] off , [1] on | | | <2> | BGCS | W/R | 0 | 0 | 0 | Sub picture mute : [0] off , [1] on | | | <1> | FREE_RUN | W/R | 0 | 0 | 0 | VCXO oscilation : [0] Lock , [1] Free run | | | <0> | XTALVLATCH | W/R | 0 | 0 | 1h | X'tal change V-Latch Enable : [0] disable , [1] enable | | 01h | <7:0> | VXA<7:0> | W/R | 0 | 20h | 20h | Sub picture vertical position | | 02h | <7:0> | HXA<7:0> | W/R | 0 | 20h | 20h | Sub picture horizontal position | | 03h | <7> | DECODE | W/R | 0 | 0 | 0 | Sub picture color decoder reset : [1] reset | | | <6:0> | CONTRAST<6:0> | W/R | 0 | 32h | 32h | Sub picture Y or R DAC output amplitude control | | 04h | <7> | KILLER | W/R | 0 | 0 | 0 | Sub picture color killer : [0] enable , [1] disable | | | <6:0> | U_DAC<6:0> | W/R | 0 | 32h | 32h | Sub picture U or G DAC output amplitude control | | 05h | <7> | GRC | W/R | 0 | 1h | 1h | Frame display : [0] off , [1] on | | | <6> | YUVN_RGB_SEL | W/R | 0 | 0 | 0 | PIP output mode selection : [0] YUV , [1] RGB | | | <5:0> | TINT<5:0> | W/R | 0 | 0 | 0 | Sub picture TINT control | | 06h | <7:6> | EXT_SC_SEL<1:0> | W/R | 0 | 1h | 1h | Sub picture c-sync sep. selection : [0] int. digital , [1] int. auto slice , [2] ext.(18 pin) , [3] int. analog | | | <5:4> | DCONT<1:0> | W/R | 0 | 0 | 0 | Sub picture int. c-sync sep. threshhold setting. | | | <3:0> | HT<3:0> | W/R | 0 | Ah | Ah | Sub picture display timing adjust | | 07h | <7:6> | INPUT_SEL<1:0> | W/R | 0 | 2h | 2h | Sub picture input selection : [0] YC , [1] N.A. , [2] CVBS , [3] YUV | | | <5:0> | BG_START<5:0> | W/R | 0 | 0Fh | 0Fh | Sub picture Burst Gate Pulse position setting | | 08h | <7:4> | ADJ<3:0> | W/R | 0 | 4h | 4h | Main/Sub switch delay control | | | <3:0> | YDL<3:0> | W/R | 0 | Ah | Ah | Sub picture Y/C delay adjust | | 09h | <7:5> | BGBY<2:0> | W/R | 0 | 0 | 0 | Back ground U level setting | | | <4:0> | Y_OFFSET<4:0> | W/R | 0 | 0Fh | 0Fh | Sub picture Y bright control | | 0Ah | <7> | VCHIP ONLY | W/R | 0 | 1h | 1h | V-chip decode mode : [0] off , [1] on | | | <6:4> | BGRY<2:0> | W/R | 0 | 0 | 0 | Back ground V level setting | | | <3:0> | BGY<3:0> | W/R | 0 | 6h | 6h | Back ground Y level setting | | 0Bh | <7:4> | PEDESTV<3:0> | W/R | 0 | 0 | 0 | Sub picture V pedestal level (2's comp) | | | <3:0> | PEDESTU<3:0> | W/R | 0 | 0 | 0 | Sub picture U pedestal level (2's comp) | RENESAS | | | | | | 1/9 Ref. Value | | | |---------|-------|------------------|----------------|----------------|----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------| | Address | Bit | Symbol | Read/<br>Write | Reset<br>Value | NTSC | Trinorma | Remarks | | 0Ch | <7> | UV_FILTER_OFF | W/R | 0 | 1h | 1h | Sub picture U,V output filter [0] on , [1] off | | | <6> | SET_ACC | W/R | 0 | 0 | 1h | Address 0Dh,0Eh setting mode : [0] fixed value, [1] released to MCU | | | <5:4> | SYSTEM_MODE<1:0> | W/R | 0 | 0 | 3h | System: [0]NTSC,[1]PAL-M,[2]PAL-N, [3]N.A. when AUTO_ENABLE=0b [0]NTSC,[1]NTSC/PAL-M,[2]NTSC/PAL- N,[3]NTSC/PAL-M/PAL-N when AUTO ENABLE=1h | | | <3> | SET_SIZE | W/R | 0 | 0 | 0 | Address 11h<6:0>,12h-14h setting mode : [0] fixed value, [1] released to MCU | | | <2> | SET_VCHIP | W/R | 0 | 0 | 0 | Address 15h-17h setting mode : [0] fixed value, [1] released to MCU | | | <1:0> | SYNC_DELAY<1:0> | W/R | 0 | 0 | 0 | Sub picture sync. delay control | | 0Dh | <7:4> | YUV_COL<3:0> | W/R | 0 | 0 | 0 | Sub picture color control parameter when YUV input | | - | <3> | C_GAIN_SEL | W/R | 0 | 0 | 0 | Sub p <mark>ict</mark> ure c <mark>hr</mark> oma : [0] X1 , [1] X2 | | | <2> | WDOF_KILLER_ON | W/R | 0 | 0 | 1h | Sub picture killer on when burst PLL is unlock: [0] off, [1] on | | | <1> | SET_YUV | W/R | 0 | 0 | 0 | For test: 0 set only | | | <0> | CVF | W/R | 0 | 0 | 0 | Internal chroma comb filter : [0] on , [1] off | | 0Eh | <7> | BITSEL | W/R | 0 | 0 | 0 | Sub picture Y clamp time constant : [0] X2 , [1] X1 | | | <6> | AFCBITSEL | W/R | 0 | 0 | 0 | Sub picture AFC time constant : [0] X2 , [1] X1 | | | <5:0> | ACC_LEVEL<5:0> | W/R | 0 | 15h | 15h | Sub picture color decoder amplitude | | 0Fh | <7> | AUTO_ENABLE | W/R | 0 | 0 | 1h | System automatic judgment : [0] off , [1] on | | | <6> | V50POSIEN | W/R | 0 | 0 | 0 | PIP V-position mode : [0] VXA , [1] (VXA)X1.2 when VD is 50Hz | | | <5> | PALN_DISABLE | W/R | 0 | 0 | 0 | Main picture PAL-N : [0] enable , [1] disable | | | <4> | INV_RFF | W/R | 0 | 0 | 0 | Invert main picture field definition : [0] normal , [1] invert | | | <3> | INV_WFF | W/R | 0 | 0 | 0 | Invert sub picture field definition : [0] normal , [1] invert | | | <2> | VMODE | W/R | 0 | 0 | 1h | Vertical display mode when PAL-N input : [0] normal , [1] wide | | | <1> | RFF_FIX | W/R | 0 | 0 | 0 | Main picture field fix : [0] not fix , [1] fix | | | <0> | AUTO_RFF_FIX | W/R | 0 | 1h | 0 | Automatic 50/60Hz Judgment : [0] enable , [1] disable | | | | | 1/9 Ref. Value | | . Value | | | |---------|-------|-------------------------|----------------|----------------|---------|----------|---------------------------------------------------------------------------------------| | Address | Bit | Symbol | Read/<br>Write | Reset<br>Value | NTSC | Trinorma | Remarks | | 10h | <7:6> | NO_BST_LVL<1:0> | W/R | 0 | 0 | 0 | For test | | | <5:4> | BW_DET_LVL<1:0> | W/R | 0 | 0 | 1h | BW det. threshold setting : [0] off , [1] 16mV , [2] 32mV , [3] 64mV | | | <3:0> | PALRY<3:0> | W/R | 0 | 0 | 1h | Threshold control of ident judgment of sub picture decoder | | 11h | <7> | FVJDGSEL | W/R | 0 | 0 | 0 | Vertical frequency judging mode [0]:based on 5 field, [1]:based on 4 field. | | | <6:0> | HYA<6:0> | W/R | 0 | 37h | 37h | Sub picture horizontal display pixel | | 12h | <7:0> | VYA<7:0> | W/R | 0 | 44h | 44h | Sub picture vertical display line number | | 13h | <7:2> | HX<5:0> | W/R | 0 | 1Eh | 1Eh | Sub picture horizontal capture position (coarse) | | | <1:0> | HP<1:0> | W/R | 0 | 0 | 0 | Sub picture horizontal capture position (fine) | | 14h | <7:6> | MVC<1:0> | W/R | 0 | 0 | 0 | Sub picture c-sync input mask period : [0] 48usec , [1] 44usec , [2] 53usec , [3] off | | | <5:0> | VXS<5:0> | W/R | 0 | 29h | 29h | Sub picture sample start line | | 15h | <7> | _ | W/R | 0 | 0 | 0 | For te <mark>st</mark> : 0 set only | | | <6> | PLUS | W/R | 0 | 0 | 0 | For test: 0 set only | | | <5> | _ | W/R | 0 | 0 | 0 | For test: 0 set only | | | <4:0> | LINE_NUM<4:0> | W/R | 0 | 11h | 11h | Data slicer line selection | | 16h | <7:0> | STB_DLY<7:0> | W/R | 0 | 40h | 40h | Data slicer start bit detection parameter | | 17h | <7:0> | L_LEVEL<7:0> | W/R | 0 | 82h | 82h | Data slicer data slice parameter | | 18h | <7> | EDGE_ON | W/R | 0 | 1h | 1h | Frame data independent control : [0] disable , [1] enable | | | <6:4> | BGBY_EDGE<2:0> | W/R | 0 | 0 | 0 | Frame data independent B-Y data setting | | | <3:0> | BGY_EDGE<3:0> | W/R | 0 | Ch | Ch | Frame data independent Y data setting | | 19h | <7:5> | BGRY_EDGE<2:0> | W/R | 0 | 0 | 0 | Frame data independent R-Y data setting | | | <4> | HPFOFF | W/R | 0 | 0 | 0 | Sub picture Y output HPF : [0] on , [1] off | | | <3:0> | FREE_RUN_ADJ<3:0> | W/R | 0 | 0 | 2h | Frequency adjustment control when free run mode (2's comp) | | 1Ah | <7:0> | SUB_PALM_JUDGE<br><7:0> | W/R | 0 | 0 | 26h | Parameter setting for PAL-M/NTSC judgment | | 1Bh | <7:6> | EXPORT<1:0> | W/R | 0 | 0 | 0 | Ext. port (7 pin) : [0] "0" output , [1] "1" output , [2 or 3] Sub BGP | | | <5> | INV_UV | W/R | 0 | 0 | 0 | Invert U,V output value : [0] normal , [1] invert | | | <4> | AFC_OFF | W/R | 0 | 0 | 0 | Sub picture AFC : [0] on , [1] off | | | <3:0> | HADJ<3:0> | W/R | 0 | 0 | 0 | Parameter setting for PAL-M/NTSC judgment | | 1Ch | <7> | PINOE | W/R | 0 | 0 | 0 | For test | | | <6:0> | V_DAC<6:0> | W/R | 0 | 32h | 32h | Sub picture V or B DAC output amplitude control | | 1Dh | <7:0> | PINOE<7:0> | W/R | 0 | E6h | E6h | For test | | 1Eh | <7:0> | _ | W/R | 0 | 0 | 0 | For test | | | | | | | 1/9 Ref | . Value | | |------------|-------|-------------------|----------------|----------------|---------|----------|-----------------------------------------------------------------------| | Address Bi | Bit | Symbol | Read/<br>Write | Reset<br>Value | NTSC | Trinorma | Remarks | | 1Fh | <7:6> | SYSTEM_STATE<1:0> | R | | | | Color state : [0] NTSC , [1] PAL-M , [2] PAL-N , [3] N.A. (Read only) | | | <5> | MAIN_PALN | R | | | | Main is: [0] not PAL-N, [1] PAL-N (Read only) | | | <4> | SUB_UNLOCK | R | | | | VCXO is : [0] Lock , [1] Unlock (Read only) | | | <3> | SUB_PALN | R | | | | Sub is : [0] not PAL-N , [1] PAL-N (Read only) | | | <2> | RDOF | R | | | | Main picture V sync is [0] present , [1] not present (Read only) | | | <1> | SUB_BW | R | | | | Sub picture burst is : [0] not present , [1] present (Read only) | | | <0> | WDOF | R | | | | Sub picture V sync is [0] present , [1] not present (Read only) | | 20h | <7> | KILLERSTATUS | R | | | | Sub picture killer status : [0] not active , [1] active (Read only) | | | <6> | _ | R | | | | Test use (Read only) | | | <5> | WDOF | R | | | | Sub picture V sync is [0] present , [1] not present (Read only) | | | <4> | EDS_ACK2 | R | | | | EDS data flag of even field : [0] no EDS , [1] EDS (Read only) | | | <3> | EDS_ACK1 | R | | | X | EDS data flag of odd field : [0] no EDS , [1] EDS (Read only) | | | <2> | SIGNAL_OK | R | | | | Test use (Read only) | | | <1> | READ_REQB | R | | _( | | Read request of even field : [0] no , [1] requesting (Read only) | | | <0> | READ_REQA | R | A | | | Read request of odd field: [0] no, [1] requesting (Read only) | | 21h | <7:0> | PDB<15:8> | R | | 7 | | Even field Sliced data upper 8bit (Read only) | | 22h | <7:0> | PDB<7:0> | R | | | | Even field Sliced data lower 8bit (Read only) | | 23h | <7:0> | PDA<15:8> | R | | | | Odd field Sliced data upper 8bit (Read only) | | 24h | <7:0> | PDA<7:0> | R | | | | Odd field Sliced data lower 8bit (Read only) | #### The relation of input signal 32-pin (Main-HD) and 33-pin (Main-VD) is shown below #### Driving Method and Operating Specification for Serial Interface Data #### (1) Serial data transmission completion and start A low-to-high transition of the DATA (serial data) line while the CLK (serial clock) is high, that completes the serial transmission and makes the bus free. A high-to-low transition of the DATA line while the CLK is high, that starts the serial transmission and waits for the following CLK and DATA inputs. #### (2) Serial data transmission The data are transmitted in the most significant bit (MSB) first by one-byte unit on the DATA line successively. One-byte data transmission is completed by 9 clock cycles, the former 8 cycles are for address/data and the latter one is for acknowledge detection. (In writing state, SDATA outputs 'L' under these two conditions; 1) the coincidence of two address data for the address data transmission, 2) the completion of 8-bit setting data transfer. In reading state, SDATA outputs 'L' with the address coincidence and SDATA becomes high-impedance for detecting acknowledge input from the master (micro processor) after sending 8-bit setting data.) For address/data transmission, DATA must change while CLK is 'L'. (The data change while CLK is 'H' or the simultaneous change of CLK and DATA, that will be a false operation because of undistinguished condition from the completion / start of serial data transfer). After the beginning of serial data transmission, the total number of data bytes that can be transferred are not limited. (3) The byte format of data transmission (The sequence of data transmission) a. The byte format during data writing to M65665DSP are shown as follows. In right after the forming of serial data transmitting state, the slave address 24h (00100100b) is transferred. Afterwards, the internal register address (1 byte) and writing data (by 1 byte unit) are transferred successively. Several bytes of RENESAS writing data can be handled in the one transmission. In this operation, the setting data are written into the address register whose address is increased one in initially transferred internal register address. b. The byte format during data reading from M65665DSP are shown as follows. Before data reading from M65665DSP, whose internal address need to be set by the data reading/transmitting. After the data reading/transmitting, the operation of "serial data transmission completion and start" (described in (1)) is necessary. Continuously, the slave address 25h (00100101b) is sent, and then the read out data are available on SDATA as 'L'/'high-impedance' pattern. Several bytes of reading data can be handled in the one transmission, too. In this operation, the setting data also are written into the address register whose address is increased one in initially transferred internal register address. ### The examples of serial byte transmission format (1) The writing operation of the setting data (AAh) into M65665DSP internal address of 00h (2) The writing operation of the setting data (FFh, 80h, EEh) into M65665DSP internal address of 04h to 06h (3) The reading operation of the setting data from M65665DSP internal address of 00h (4) The reading operation of the setting data from M65665DSP internal address of 04h to 06h. ### **Timing Diagram** ## **Package Dimensions** Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss resident product product information information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a devic - use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. **RENESAS SALES OFFICES** Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501 Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900 Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11 Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836 Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 http://www.renesas.com