# RENESAS

## ISL98608IIH

High Efficiency Single Inductor Positive/Negative Power Supply

FN8724 Rev.2.01 Dec 7, 2021

DATASHEET

The <u>ISL98608IIH</u> is a high efficiency power supply for small size displays, such as smart phones and tablets requiring ±supply rails. It integrates a boost regulator, LDO, and inverting charge pump that are used to generate two output rails: +5V (default) and -6 (default). The ±5V output voltages can be adjusted from ±4.5V up to ±7V with 50mV steps using the I<sup>2</sup>C interface.

The device integrates synchronous rectification MOSFETs for the boost regulator and inverting charge pump, which maximizes conversion efficiency.

The ISL98608IIH integrates all compensation and feedback components, which minimizes BOM count and reduces the solution PCB size to 18mm<sup>2</sup>.

The input voltage range, high efficiency operation and very low shutdown current make the device ideal for use in single cell Li-ion battery operated applications.

The ISL98608IIH is offered in a 1.744mm x1.744mm WLCSP package, and the device is specified for operation across the -40°C to +85°C ambient temperature range.

## **Features**

- Two outputs:
  - VP = +5V (default)
  - VN = -5V (default)
- 2.5V to 5.5V input voltage range
- ±4.5 to ±7V wide output range
- >89% efficiency with 12mA load between VP and VN
- 18mm<sup>2</sup> solution PCB area
- · Fully integrated FETs for synchronous rectification
- · Integrated compensation and feedback circuits
- I<sup>2</sup>C adjustable output voltages and settings
- Integrated VP/VN discharge resistors
- 1µA shutdown supply current
- · Programmable turn-on and turn-off sequencing
- 1.744mm x1.744mm, 4x4 array WLCSP with 0.4mm pitch

## Applications

- TFT-LCD smart phone displays
- Small size/handheld displays
- · Hi-Fi audio amplifier supply

# **Typical Application Circuits**



FIGURE 1. TYPICAL APPLICATION CIRCUIT: TFT-LCD SMART PHONE DISPLAY







FIGURE 2. TYPICAL APPLICATION CIRCUIT: HI-FI AUDIO AMPLIFIER POWER SUPPLY



## **Block Diagram**

FIGURE 3. BLOCK DIAGRAM

# **Table of Contents**

| Typical Application Circuits                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Block Diagram                                                                                                                                                                                                                                                                  |
| Application Circuit Diagram                                                                                                                                                                                                                                                    |
| Ordering Information                                                                                                                                                                                                                                                           |
| Pin Configuration                                                                                                                                                                                                                                                              |
| Pin Descriptions                                                                                                                                                                                                                                                               |
| Absolute Maximum Ratings                                                                                                                                                                                                                                                       |
| Thermal Information                                                                                                                                                                                                                                                            |
| Recommended Operating Conditions                                                                                                                                                                                                                                               |
| Electrical Specifications                                                                                                                                                                                                                                                      |
| Typical Performance Curves                                                                                                                                                                                                                                                     |
| Application Information                                                                                                                                                                                                                                                        |
| Description         15           Modes of Operation         15           I <sup>2</sup> C Digital Interface         17           Write Operation         18           Read Operation         18                                                                                |
| Register Descriptions and Addresses       19         Register Functions       19         Register Map       21                                                                                                                                                                 |
| Display Power Supply Function Description                                                                                                                                                                                                                                      |
| Regulator Output Enable/Disable22VP and VN Headroom Voltage and Output Current22Negative Charge Pump Operation (VN)22VN and VBST PFM22VP/VN Output Hi-Z Mode23Power-On/Off Sequence23Enable Timing Control Options for VP and VN Regulators26Fault Protection and Monitoring28 |
| Component Selection                                                                                                                                                                                                                                                            |
| Input Capacitor                                                                                                                                                                                                                                                                |
| General Layout Guidelines                                                                                                                                                                                                                                                      |
| ISL98608IIH Specific Layout Guidelines                                                                                                                                                                                                                                         |
| ISL98608IIH Layout                                                                                                                                                                                                                                                             |
| Revision History                                                                                                                                                                                                                                                               |
| Package Outline Drawing                                                                                                                                                                                                                                                        |



# **Application Circuit Diagram**



# **Ordering Information**

| PART NUMBER<br>(Notes 2, 3) | PART<br>MARKING | PACKAGE DESCRIPTION<br>(RoHS Compliant) | PKG.<br>DWG. # | CARRIER TYPE<br>( <u>Note 1</u> ) | TEMP RANGE   |  |  |  |  |
|-----------------------------|-----------------|-----------------------------------------|----------------|-----------------------------------|--------------|--|--|--|--|
| ISL98608IIHZ-T              | 608H            | 16 Ball (4x4 bump, 0.4mm pitch) WLCSP   | W4x4.16G       | Reel, 3k                          | -40 to +85°C |  |  |  |  |
| ISL98608HEVAL1Z             | Evaluation Bo   | Evaluation Board                        |                |                                   |              |  |  |  |  |

NOTES:

1. See <u>TB347</u> for details on reel specifications.

2. These Pb-free WLCSP packaged products employ special Pb-free material sets; molding compounds/die attach materials and SnAgCu - e1 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free WLCSP packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), see the ISL98608IIH product information. For more information on MSL, see TB363.

| PART NUMBER | VIN<br>(V) | MAXIMUM OUTPUT CURRENT (mA) | VBST VOLTAGE<br>(V) | VP VOLTAGE<br>(V) | VN VOLTAGE<br>(V) |
|-------------|------------|-----------------------------|---------------------|-------------------|-------------------|
| ISL98608    | 2.5 to 5   | 100                         | 5.65                | 5.5               | -5.5              |
| ISL98608IIH | 2.5 to 5.5 | 200                         | 5.4                 | 5                 | -5                |

#### TABLE 1. KEY DIFFERENCES BETWEEN FAMILY OF PARTS

# **Pin Configuration**



## ISL98608IIH (16 BUMP, 4x4 ARRAY, 0.4MM PITCH WLCSP) TOP VIEW

# **Pin Descriptions**

| PIN NUMBER | PIN NAME | DESCRIPTION                                                                                                                                                                                                                          |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1         | PGND     | Power ground for the boost converter.                                                                                                                                                                                                |
| A2         | LXP      | Switch node for boost converter. Connect an inductor between the VIN and LXP pins for boost converte operation.                                                                                                                      |
| A3         | VBST     | Boost Converter Output. The boost converter output supplies the power to the negative charge pump and LDO. Connect a $4.7\mu$ F/0603 or $10\mu$ F/0402 capacitor to ground.                                                          |
| A4         | VBSTCP   | Charge pump input. This pin must be connected to VBST on the PCB, so that the boost regulator provides the input voltage supply for the charge pump.                                                                                 |
| B1         | AGND     | Analog Ground                                                                                                                                                                                                                        |
| B2         | ENN      | VBST and VN enable input. (Note 4)                                                                                                                                                                                                   |
| B3         | VP       | Positive regulator output. Connect a 4.7µF/0603 or 10µF/0402 capacitor to ground.                                                                                                                                                    |
| B4         | CP       | Charge pump flying capacitor positive connection. Place a capacitor between CP and CN.                                                                                                                                               |
| C1         | VIN      | Input supply voltage. Connect a $4.7\mu F/0603$ or $10\mu F/0402$ bypass capacitor from VIN to ground.                                                                                                                               |
| C2         | SDA      | Serial data connection for I <sup>2</sup> C Interface. If this pin not used, connect this pin to VIN.                                                                                                                                |
| C3         | SCL      | Serial data connection for I <sup>2</sup> C Interface. If this pin not used, connect this pin to VIN.                                                                                                                                |
| C4         | PGNDCP   | Power ground for the VN regulator.                                                                                                                                                                                                   |
| D1         | ENP      | VBST and VP enable input. (Note 4)                                                                                                                                                                                                   |
| D2         | VSUB     | Substrate connection. VSUB must be the most negative potential on the IC, connect VSUB to VN.                                                                                                                                        |
| D3         | VN       | Negative charge pump output. Connect a $4.7\mu$ F/0603 or $10\mu$ F/0402 capacitor to ground. Connectine ither two $4.7\mu$ F/0603 or $10\mu$ F/0402 capacitors to ground will lower the negative charge pump output voltage ripple. |
| D4         | CN       | Charge pump flying capacitor negative connection. Place a capacitor between CP and CN.                                                                                                                                               |

NOTE:

4. This pin has  $1M\Omega$  (typical) pull-down to AGND.



### **Absolute Maximum Ratings**

| VBST, VBSTCP, CP, VP to AGND<br>VN to AGND<br>VIN, SCL, SDA, ENN, ENP to AGND | +0.3V to -8.5V            |
|-------------------------------------------------------------------------------|---------------------------|
| LXP to AGND                                                                   | 0.3V to VBST + 0.3V       |
| CN to AGND                                                                    | .VN - 0.3V to PGND + 0.3V |
| Maximum Average Current                                                       |                           |
| Out of VBST Pin                                                               | 1A                        |
| Into LXP Pin                                                                  | 1A                        |
| Into CN, CP Pin                                                               | <b>-1</b> A               |
| ESD Rating                                                                    |                           |
| Human Body Model (Tested per JESD22-A11                                       | L4F)                      |
| Machine Model (Tested per JESD22-A115C)                                       |                           |
| Charged Device Model (Tested per JESD22-0                                     | 101F)                     |
| Latch-up (Tested per JESD78D; Class II)                                       | 100mA                     |

#### **Thermal Information**

| Thermal Resistance (Typical)         | θ <sub>JA</sub> (°C/V | Ͷ) θ <sub>JB</sub> (°C/W) |
|--------------------------------------|-----------------------|---------------------------|
| 4x4 Bump 0.4mm pitch WLCSP (Notes 5, | <u>6</u> ) 76         | 18                        |
| Maximum Junction Temperature         |                       | +125°C                    |
| Storage Temperature Range            |                       | 65°C to +150°C            |
| Pb-Free Reflow Profile               |                       | see <u>TB493</u>          |

## **Recommended Operating Conditions**

| Ambient Temperature Range | 40°C to +85°C   |
|---------------------------|-----------------|
| VIN                       | 2.5V to 5.5V    |
| VP                        | +4.5V to +7V    |
| VN                        | 4.5V to -7V     |
| VBST                      | +4.65V to +7.3V |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

NOTES:

5. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with direct attach features. See <u>TB379</u>.
6. For θ<sub>JB</sub>, the board temperature is taken on the board near the edge of the package, on a copper trace at the center of one side. See <u>TB379</u>,

# **Electrical Specifications** V<sub>IN</sub> = 3.7V, unless otherwise noted. Typical specifications are characterized at T<sub>A</sub> = +25°C unless otherwise noted. Boldface limits apply across the operating temperature range, -40°C to +85°C.

| PARAMETER             | DESCRIPTION                                              | TEST CONDITIONS                                                        | MIN<br>( <u>Note 7</u> ) | TYP  | MAX<br>( <u>Note 7</u> ) | UNIT |
|-----------------------|----------------------------------------------------------|------------------------------------------------------------------------|--------------------------|------|--------------------------|------|
| GENERAL               |                                                          |                                                                        |                          |      |                          |      |
| V <sub>IN</sub>       | V <sub>IN</sub> Supply Voltage Range                     |                                                                        | 2.5                      |      | 5.5                      | v    |
|                       | V <sub>IN</sub> Minimum Supply Voltage ( <u>Note 9</u> ) | At 200mA                                                               |                          | 3    |                          | v    |
| I <sub>IN</sub>       | V <sub>IN</sub> Supply Current                           | ENP = ENN = SDA = SCL = 3.7V<br>Enabled, LXP not switching             |                          | 700  |                          | μA   |
| ISHUTDN               | VIN Supply Current when Shutdown                         | ENP = ENN = SDA = SCL = 0V                                             |                          | 1    |                          | μΑ   |
| V <sub>UVLO</sub>     | Undervoltage Lockout Threshold                           | V <sub>IN</sub> rising                                                 |                          | 2.32 | 2.44                     | v    |
| V <sub>UVLO_HYS</sub> | Undervoltage Lockout Hysteresis                          |                                                                        |                          | 216  |                          | mV   |
| BOOST REGUL           | ATOR (VBST)                                              |                                                                        | - H H -                  |      |                          |      |
| V <sub>VBST</sub>     | VBST Output Voltage                                      | Register 0x06 = 0x00, 10mA load                                        |                          | 5.4  |                          | v    |
| V <sub>VBSTA</sub>    | VBST Output Voltage Accuracy                             | 2.5V < V <sub>IN</sub> < 4.6V, Register 0x06 = 0x00                    | -2.5                     |      | 2.5                      | %    |
| V <sub>VBSTR</sub>    | VBST Output Voltage Programmable<br>Range                | Programmable in 50mV steps                                             | 4.65                     |      | 7.3                      | v    |
| ILIM_VBST             | Boost nFET Current Limit                                 |                                                                        | 1.2                      | 1.45 | 1.7                      | Α    |
| IVBSTO                | VBST Output Current                                      | 2.5V < V <sub>IN</sub> <5V, VBST = 5.4V, Register 0x06 = 0x00)         | 350                      |      |                          | mA   |
| <sup>r</sup> on_vbstl | Low-Side Switch ON-Resistance                            | T <sub>A</sub> = +25°C, I <sub>LOAD_VBST</sub> = 100mA,<br>LXP to PGND |                          | 110  |                          | mΩ   |
| <sup>r</sup> on_vbsth | High-Side Switch ON-Resistance                           | T <sub>A</sub> = +25°C, I <sub>LOAD_VBST</sub> = 100mA,<br>LXP to VBST |                          | 145  |                          | mΩ   |
| IL_LXP                | LXP Leakage Current                                      | VLXP = 6V, ENP = ENN = 0V                                              |                          |      | 10                       | μΑ   |
| D <sub>MIN</sub>      | Boost Minimum Duty Cycle                                 | Boost frequency = 1.45MHz                                              |                          | 12.5 |                          | %    |
| D <sub>MAX</sub>      | Boost Maximum Duty Cycle                                 | Boost frequency = 1.45MHz                                              |                          | 91   |                          | %    |
| fswv_vbst             | Boost Switching Frequency                                | Boost frequency = default                                              | 1.3                      | 1.45 | 1.6                      | MHz  |
| tss_vbst              | Boost Soft-Start Time                                    | $C_{VBST} = 10 \mu F$ (not derated), VIN > $V_{UVLO}$                  |                          | 0.59 | 0.85                     | ms   |
| NEGATIVE REG          | ULATOR (VN)                                              |                                                                        |                          |      |                          | L    |
| V <sub>VN</sub>       | VN Output Voltage                                        | VN = -5V, Register 0x08 = 0x00 no load                                 |                          | -5   |                          | v    |



**Electrical Specifications** V<sub>IN</sub> = 3.7V, unless otherwise noted. Typical specifications are characterized at T<sub>A</sub> = +25 °C unless otherwise noted. **Boldface limits apply across the operating temperature range, -40 °C to +85 °C. (Continued)** 

| PARAMETER             | DESCRIPTION                             | TEST CONDITIONS                                                                                                  | MIN<br>( <u>Note 7</u> ) | ТҮР         | MAX<br>( <u>Note 7</u> ) | UNIT |  |
|-----------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------|-------------|--------------------------|------|--|
| V <sub>VNR</sub>      | VN Output Voltage Programmable<br>Range | Programmable in 50mV steps                                                                                       | -7                       |             | -4.5                     | v    |  |
| V <sub>ACC_VN</sub>   | VN Output Voltage Accuracy              | VN = -5V, Register 0x08 = 0x00, Register 0x06 = 0x00,<br>-100mA < $I_{LOAD_VN}$ < 0mA                            | -2                       |             | 2                        | %    |  |
| fsw_vn                | Charge Pump Switching Frequency         | CP Frequency = default, 50% duty cycle                                                                           | 1.3                      | 1.45        | 1.6                      | MHz  |  |
| IL_CP                 | Charge Pump Leakage Current             | CP pin, CP = 6V, ENN = 0V                                                                                        |                          |             | 10                       | μA   |  |
| R <sub>DCH_VN</sub>   | VN Discharge Resistance                 | VN = -1V                                                                                                         |                          | 35          |                          | Ω    |  |
| <sup>t</sup> ss_vn    | VN Soft-Start Time                      | $C_{VN} = 10\mu F$ (not derated), VN = -5V, Register<br>0x08 = 0x00, Register 0x05 b <sub>7</sub> = 0            |                          | 1.96        | 2.39                     | ms   |  |
| POSITIVE REGU         | JLATOR (VP)                             |                                                                                                                  | 1                        | L           | L                        |      |  |
| V <sub>VP</sub>       | VP Output Voltage                       | VP = 5V, Register 0x09 = 0x00, no load                                                                           |                          | 5           |                          | ۷    |  |
| V <sub>VPR</sub>      | VP Output Voltage Programmable<br>Range | Programmable in 50mV steps                                                                                       | 4.5                      |             | 7                        | v    |  |
| V <sub>ACC_VP</sub>   | VP Output Voltage Accuracy              | VP = 5V, Register 0x09 = 0x00, Register 0x06 = 0x00,<br>0mA < $I_{LOAD_VP}$ < 100mA                              | -2                       |             | 2                        | %    |  |
| V <sub>DRP_VP</sub>   | VP Dropout Voltage                      | I <sub>LOAD_VP</sub> = 100mA                                                                                     |                          |             | 100                      | mV   |  |
| IL_VP                 | VP Leakage Current                      | VP pin, VP = 0V, ENP = 0V                                                                                        |                          |             | 2                        | μA   |  |
| R <sub>DCH_VP</sub>   | VP Discharge Resistance                 | VP = 1V                                                                                                          |                          | 80          |                          | Ω    |  |
| tss_vp                | VP Soft-Start                           | $C_{VP} = 10\mu F$ (not derated), VP = 5V, Register 0x05<br>b <sub>7</sub> = 0                                   |                          | 1.23        | 1.53                     | ms   |  |
| PROTECTION            |                                         |                                                                                                                  | 1                        | I           | 1                        |      |  |
| T <sub>OFF</sub>      | Thermal Shutdown Temperature            | Die temperature (rising) when the device will disable/shutdown all outputs until it cools by T <sub>HYS</sub> °C |                          | 150         |                          | °C   |  |
| T <sub>HYS</sub>      | Thermal Shutdown Hysteresis             | Die temperature below T <sub>OFF</sub> °C when the device will re-enable the outputs after shutdown              |                          | 20          |                          | °C   |  |
| V <sub>UVP_VBST</sub> | VBST Undervoltage Limit                 |                                                                                                                  |                          | 70% of VBST |                          | ۷    |  |
| V <sub>UVP_VP</sub>   | VP Undervoltage Protection<br>Threshold |                                                                                                                  |                          | 60% of VP   |                          | v    |  |
| V <sub>UVP_VN</sub>   | VN Undervoltage Protection<br>Threshold |                                                                                                                  |                          | 60% of VN   |                          | v    |  |
| VUVDELAY              | Undervoltage Delay                      | Undervoltage delay for VBST, VN, VP                                                                              |                          | 100         |                          | μs   |  |
| LOGIC/DIGITAL         | •                                       |                                                                                                                  |                          | 1           | L                        | 1    |  |
| VIL                   | Logic Input Low Voltage                 | ENN, ENP, SCL, SDA                                                                                               |                          |             | 0.4                      | v    |  |
| VIH                   | Logic Input High Voltage                | ENN, ENP, SCL, SDA                                                                                               | 1.1                      |             |                          | v    |  |
| fclk                  | I <sup>2</sup> C SCL Clock Frequency    | ( <u>Note 8</u> )                                                                                                |                          |             | 400                      | kHz  |  |
| t <sub>d</sub>        | Debounce Time                           | ENN, ENP                                                                                                         |                          | 10          |                          | μs   |  |
| R <sub>EN</sub>       | Internal Pull-Down Resistance           | ENN, ENP                                                                                                         |                          | 1           |                          | MΩ   |  |

NOTES:

7. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

8. For more detailed information regarding I<sup>2</sup>C timing characteristics refer to Table 2 on page 17.

9. Parameters established by bench testing and/or design. Not production tested.

# **Typical Performance Curves** $T_A = +25$ °C, $V_{IN} = 3.7V$ , $L_1 = 1239AS-H-2R2M$ (2.5mmx2mm), $C_{VBST} = 10\mu F/0402$ , $C_{VP} = 10\mu F/0402$ , $C_{VP} = 10\mu F/0402$ , $C_{CP} = 10\mu F/0402$ unless otherwise noted.









## **Typical Performance Curves** $T_A = +25$ °C, $V_{IN} = 3.7V$ , $L_1 = 1239AS-H-2R2M$ (2.5mmx2mm), $C_{VBST} = 10\mu F/0402$ , $C_{VP}$ = 10µF/0402, $C_{VN}$ = 2 x 10µF/0402, $C_{CP}$ = 10µF/0402 unless otherwise noted. (Continued)





FIGURE 11. VBST RIPPLE, 10mA LOAD, VBST = 5.4V, V<sub>IN</sub> = 3.7V















**Typical Performance Curves**  $T_A = +25$ °C,  $V_{IN} = 3.7V$ ,  $L_1 = 1239AS-H-2R2M$  (2.5mmx2mm),  $C_{VBST} = 10\mu F/0402$ ,  $C_{VP} = 10\mu F/0402$ ,  $C_{CP} = 10\mu F/0402$  unless otherwise noted. **(Continued)** 







FIGURE 18. VP/VN (±5V) OUTPUT VOLTAGE RIPPLE, 5mA LOAD,  $V_{IN} = 3.7V$ 







FIGURE 17. VP/VN (±5V) OUTPUT VOLTAGE RIPPLE, 200mA LOAD,  $V_{IN}$  = 3V



FIGURE 19. VP/VN (±5V) OUTPUT VOLTAGE RIPPLE, 20mA LOAD,  $V_{\text{IN}}$  = 3.7V





FN8724 Rev.2.01 Dec 7, 2021



# **Typical Performance Curves** $T_A = +25$ °C, $V_{IN} = 3.7V$ , $L_1 = 1239AS-H-2R2M$ (2.5mmx2mm), $C_{VBST} = 10\mu F/0402$ , $C_{VP} = 10\mu F/0402$ , $C_{CP} = 10\mu F/0402$ unless otherwise noted. **(Continued)**







FIGURE 24. VP/VN (±5V) OUTPUT VOLTAGE RIPPLE, 100mA LOAD,  $V_{IN}$  = 4.35V





FIGURE 23. VP/VN (±5V) OUTPUT VOLTAGE RIPPLE, 20mA LOAD,  $V_{IN} = 4.35V$ 







# **Typical Performance Curves** $T_A = +25$ °C, $V_{IN} = 3.7V$ , $L_1 = 1239AS-H-2R2M$ (2.5mmx2mm), $C_{VBST} = 10\mu F/0402$ , $C_{VP} = 10\mu F/0402$ , $C_{CP} = 10\mu F/0402$ unless otherwise noted. **(Continued)**







FIGURE 29. VP/VN (±7V) OUTPUT VOLTAGE RIPPLE, 100mA LOAD



FIGURE 30. VP AND VN LOAD TRANSIENT, VP/VN =  $\pm 5V,\,V_{\text{IN}}$  = 3.7V



FIGURE 32. VP AND VN ( $\pm$ 5V) SOFT-START AT 2.5V INPUT VOLTAGE, VP/VN SEQUENCED (Reg 0x04 <br/>b4> = 0)











# **Typical Performance Curves** $T_A = +25^{\circ}C$ , $V_{IN} = 3.7V$ , $L_1 = 1239AS-H-2R2M$ (2.5mmx2mm), $C_{VBST} = 10\mu F/0402$ ,

 $C_{VP}$  = 10µF/0402,  $C_{VN}$  = 2 x 10µF/0402,  $C_{CP}$  = 10µF/0402 unless otherwise noted. (Continued)



FIGURE 34. VP AND VN ( $\pm$ 5V) SOFT-START AT 5V INPUT VOLTAGE, VP/VN SEQUENCED (Reg 0x04 <br/> <br/> <br/> = 0)



FIGURE 35. VP AND VN ( $\pm$ 5V) SHUTDOWN, VP/VN SEQUENCED (Reg 0x05 <b<sub>4</sub>> = 0)



FIGURE 36. VP AND VN ( $\pm$ 5V) SOFT-START AT 2.5V INPUT VOLTAGE, VP/VN START TOGETHER (Reg 0x04 <br/> <br/> <br/> = 1)

CH2 = 2V/DIV, CH3 = 2V/DIV, CH4 = 500mA/DIV







FIGURE 39. VP AND VN ( $\pm$ 5V) SHUTDOWN, VP/VN SHUTDOWN TOGETHER (Reg 0x05 <br/> <br/> = 1)





FN8724 Rev.2.01 Dec 7, 2021



# **Typical Performance Curves** $T_A = +25$ °C, $V_{IN} = 3.7V$ , $L_1 = 1239$ AS-H-2R2M (2.5mmx2mm), $C_{VBST} = 10\mu$ F/0402, $C_{VP} = 10\mu$ F/0402, $C_{CP} = 10\mu$ F/0402 unless otherwise noted. **(Continued)**







# **Application Information**

## Description

The ISL98608IIH is a display PMIC and can be used to supply power to an LCD display. Figure 42 shows the typical system application block diagram. For display power, the ISL98608IIH integrates a boost regulator (VBST), low dropout linear regulator (VP) and an inverting charge pump regulator (VN). The boost voltage is generated from a battery voltage ranging from 2.5V to 5.5V and boost regulator output can be programmed from 4.60V to 7.3V. The VBST regulator integrates low-side NFET and high-side PFET MOSFETs for synchronous rectification.

The output voltage of VBST is the input to the linear regulator (VP). The VBST output and VP regulator input are connected internally in the IC. The VP regulator supplies a positive voltage in the range of +4.5V to +7V with 50mV resolution. An 80 $\Omega$  discharge resistor discharges residual voltage when the power-off sequence is initiated, which helps avoid ghost image issues. The LDO is an ideal solution for the positive supply due to its low ripple, fast load transient response, higher efficiency and low dropout voltage.

The VN voltage is generated by a regulated inverting charge pump topology. VBSTCP is the input to the inverting charge pump, which should be connected to the VBST pin on the PCB. The VN regulator supplies negative voltage from -7V to -4.5V with 50mV resolution. Similar to the VP regulator, the VN regulator also integrates a discharge resistor and the value of discharge resistor is  $35\Omega$ . The VN is an ideal solution for negative supply due to low ripple, fast load transient response and higher efficiency.

### **Modes of Operation**

#### SHUTDOWN MODE

The ISL98608IIH is in shutdown mode when the enable pins, namely ENN and ENP are pulled low. When the ENN and ENP pins are all pulled low, all the regulators are powered off and the IC is placed in shutdown mode where the current consumed from the battery is only  $1\mu$ A (typical).

#### **OPERATING MODE**

The IC is in normal operating mode when the ENN and ENP are pulled high and the current consumed from the battery is only 1mA (excluding VBST and VN switching current). After the ENN/ENP signals are pulled high, VBST, VP and VN go through power-on sequencing. Refer to <u>"Power-On/Off Sequence" on page 23</u> for more details.



FIGURE 42. TYPICAL SYSTEM APPLICATION BLOCK DIAGRAM







## I<sup>2</sup>C Digital Interface

The ISL98608IIH uses a standard I<sup>2</sup>C interface bus for communication. The two-wire interface links a Master(s) and uniquely addressable Slave devices. The Master generates clock signals and is responsible for initiating data transfers. The serial clock is on the SCL line and the serial data (bidirectional) is on the SDA line. The ISL98608IIH supports clock rates up to 400kHz (Fast mode) and is backwards compatible with standard 100kHz clock rates (Standard mode).

The SDA and SCL lines must be HIGH when the bus is free - not in use. An external pull-up resistor (typically  $2.2k\Omega$  to  $4.7k\Omega$ ) or current source is required for SDA and SCL.

The ISL98608IIH meets standard I<sup>2</sup>C timing specifications, see Figure 44 and Table 2, which show the standard timing definitions and specifications for I<sup>2</sup>C communication.

#### **START AND STOP CONDITION**

All I<sup>2</sup>C communication begins with a START condition (indicating the beginning of a transaction) and ends with a STOP condition (signaling the end of the transaction).

A START condition is signified by a HIGH to LOW transition on the serial data line (SDA) while the serial clock line (SCL) is HIGH. A

STOP condition is signified by a LOW to HIGH transition on the SDA line while SCL is HIGH. See timing specifications in <u>Table 2</u>.

The Master always initiates START and STOP conditions. After a START condition, the bus is considered "busy." After a STOP condition, the bus is considered "free." The ISL98608IIH also supports repeated STARTs, where the bus will remain busy for continued transaction(s).

#### DATA VALIDITY

The data on the SDA line must be stable (clearly defined as HIGH or LOW) during the HIGH period of the clock signal. The state of the SDA line can only change when the SCL line is LOW (except to create a START or STOP condition). See timing specifications in Table 2.

The voltage levels used to indicate a logical 'O' (LOW) and logical '1' (HIGH) are determined by the V<sub>IL</sub> and V<sub>IH</sub> thresholds, respectively, see the "Electrical Specifications" table on <u>page 7</u>.

#### **BYTE FORMAT**

Every byte transferred on SDA must be 8 bits in length. After every byte of data sent by the transmitter there must be an Acknowledge bit (from the receiver) to signify that the previous 8 bits were transferred successfully. Data is always transferred on SDA with the Most Significant Bit (MSB) first. See <u>"Acknowledge (ACK)" on page 18</u>.



FIGURE 44. I<sup>2</sup>C TIMING DEFINITIONS

#### TABLE 2. I<sup>2</sup>C TIMING CHARACTERISTICS

|                                                  |                     | FAST-MC                | DE  | STANDARD | -MODE |      |  |
|--------------------------------------------------|---------------------|------------------------|-----|----------|-------|------|--|
| PARAMETER                                        | SYMBOL              | MIN                    | MAX | MIN      | MAX   | UNIT |  |
| SCL Clock Frequency                              | f <sub>SCL</sub>    | 0                      | 400 | 0        | 100   | kHz  |  |
| Set-Up Time for a START Condition                | t <sub>SU:STA</sub> | 0.6                    | -   | 4.7      | -     | μs   |  |
| Hold Time for a START Condition                  | t <sub>HD:STA</sub> | 0.6                    | -   | 4.0      | -     | μs   |  |
| Set-Up Time for a STOP Condition                 | t <sub>SU:STO</sub> | 0.6                    | -   | 4.0      | -     | μs   |  |
| Bus Free Time between a STOP and START Condition | t <sub>BUF</sub>    | 1.3                    | -   | 4.7      | -     | μs   |  |
| Data Set-Up Time                                 | t <sub>SU:DAT</sub> | 100                    | -   | 250      | -     | ns   |  |
| Data Hold Time                                   | t <sub>HD:DAT</sub> | 0                      | -   | 0        | -     | μs   |  |
| Rise Time of SDA and SCL ( <u>Note 10</u> )      | t <sub>r</sub>      | 20 + 0.1C <sub>b</sub> | 300 | -        | 1000  | ns   |  |
| Fall Time of SDA and SCL ( <u>Note 10</u> )      | t <sub>f</sub>      | 20 + 0.1C <sub>b</sub> | 300 | -        | 300   | ns   |  |
| Capacitive Load on Each Bus Line (SDA/SCL)       | Cb                  | -                      | 400 | -        | 400   | pF   |  |

NOTE:

10.  $C_b$  = Total capacitance of one bus line in pF.



#### ACKNOWLEDGE (ACK)

Each 8-bit data transfer is followed by an Acknowledge (ACK) bit from the receiver. The Acknowledge bit signifies that the previous 8 bits of data was transferred successfully (master to slave or slave to master).

When the Master sends data to the Slave (e.g., during a WRITE transaction), after the 8<sup>th</sup> bit of a data byte is transmitted, the Master tri-states the SDA line during the 9<sup>th</sup> clock. The Slave device acknowledges that it received all 8 bits by pulling down the SDA line, generating an ACK bit.

When the Master receives data from the Slave (e.g., during a data READ transaction), after the 8<sup>th</sup> bit is transmitted, the Slave tri-states the SDA line during the 9<sup>th</sup> clock. The Master acknowledges that it received all 8 bits by pulling down the SDA line, generating an ACK bit.

#### **NOT ACKNOWLEDGE (NACK)**

A Not Acknowledge (NACK) is generated when the receiver does not pull-down the SDA line during the acknowledge clock (i.e., SDA line remains HIGH during the 9<sup>th</sup> clock). This indicates to the Master that it can generate a STOP condition to end the transaction and free the bus.

A NACK can be generated for various reasons, for example:

- After an I<sup>2</sup>C device address is transmitted, there is NO receiver with that address on the bus to respond.
- The receiver is busy performing an internal operation (e.g., reset, recall, etc) and cannot respond.
- The Master (acting as a receiver) needs to indicate the end of a transfer with the Slave (acting as a transmitter).

#### DEVICE ADDRESS AND $R/\overline{W}$ BIT

Data transfers follow the format shown in Figures 46 and 47 on page 19. After a valid START condition, the first byte sent in a transaction contains the 7-bit Device (Slave) Address plus a direction (R/W) bit. The Device Address identifies which device (of up to 127 devices on the I<sup>2</sup>C bus) the Master wishes to communicate with.

After a START condition, the ISL98608IIH monitors the first 8 bits (Device Address Byte) and checks for its 7-bit Device Address in the MSBs. If it recognizes the correct Device Address, it will ACK and becomes ready for further communication. If it does not see its Device Address, it will sit idle until another START condition is issued on the bus. To access the ISL98608IIH, the 7-bit Device Address is 0x29 (0101001x), located in MSB bits  $<b_7:b_1>$ . The eighth bit of the Device Address byte (LSB bit  $<b_0>$ ) indicates the direction of transfer, READ or WRITE (R/W). A "0" indicates a WRITE operation - the Master will transmit data to the ISL98608IIH (receiver). A "1" indicates a Read operation - the Master will receive data from the ISL98608IIH (transmitter) (see Figure 45).



FIGURE 45. DEVICE ADDRESS BYTE FORMAT

## Write Operation

A WRITE sequence requires an  $I^2C$  START condition, followed by a valid Device Address Byte with the  $R/\overline{W}$  bit set to '0', a valid Register Address Byte, a Data Byte and a STOP condition. After each valid byte is sent, the ISL98608IIH (slave) responds with an ACK. When the Write transaction is completed, the Master should generate a STOP condition. For sent data to be latched by the ISL98608IIH, the STOP condition should occur after a full byte (8 bits) is sent and ACK. If a STOP is generated in the middle of a byte transaction, the data will be ignored. See Figure 46 on page 19 for the ISL98608IIH I<sup>2</sup>C Write protocol.

#### **Read Operation**

A READ sequence requires the Master to first write to the ISL98608IIH to indicate the Register Address/pointer to read from. First, Send a START condition, followed by a valid Device Address Byte with the  $R/\overline{W}$  set to '0' and then a valid Register Address Byte. Then the Master generates either a Repeat START condition or a STOP condition followed by a new START condition and a valid Device Address Byte with the  $R/\overline{W}$  bit set to '1'. Then the ISL98608IIH is ready to send data to the Master from the requested Register Address.

The ISL98608IIH sends out the Data Byte by asserting control of the SDA pin while the Master generates clock pulses on the SCL pin. When transmission of the desired data is complete, the Master generates a NACK condition followed by a STOP condition and this completes the I<sup>2</sup>C Read sequence. See Figure 47 on page 19 for the ISL98608IIH I<sup>2</sup>C Read protocol.





### **Register Descriptions and Addresses**

The <u>"Register Map" on page 21 contains the detailed register</u> map, with descriptions and addresses for ISL98608IIH registers. Each volatile register is one byte (8-bit) in size. When writing data to adjust register settings using I<sup>2</sup>C, the data is latched-in after the 8th bit (LSB) is received.

The ISL98608IIH has default register settings that are applied at IC power-up, and in some cases, updated based on fuse values at first enable. The default register settings are indicated with **BOLD** face text.

NOTE: To clear/reset all the volatile registers to the default values, power cycle VIN or clear the register 0x04 bit  $< b_7 >$ .

### **Register Functions**

The ISL98608IIH has various registers that can be used to adjust and control IC operating voltages, modes, thresholds and sequences.

#### FAULT

The "FAULT" register (Register Address 0x04) can be used to read back the current fault status of the IC. The fault conditions that can be read back by  $I^2C$  are VBST undervoltage fault, VP undervoltage fault, VN undervoltage fault and over-temperature protection (OTP) fault.

If FAULT register bit <body>If FAULT register bit <body>bit> (OTP status bit) is latched high for anOTP fault, it can be reset by simultaneously cycling ENP and ENN.

If FAULT register bit  $<b_1>$  (VBST status bit) is latched high for a VBST undervoltage fault, it can be reset by cycling ENP and ENN together.

If FAULT register bit  $<b_2>$  (VN status bit) is latched high for a VN undervoltage fault, it can be reset by cycling ENN.

If FAULT register bit  $<b_3>$  (VP status bit) is latched high for a VP undervoltage fault, it can be reset by cycling ENP.



All fault bits can be cleared by cycling VIN or with a software reboot (clearing register 0x04 bit<br/>states). This will reset the entire part to default settings and disable all outputs until they have sequenced up again.

#### ENABLE

The "ENABLE" register (Register Address 0x05) can be used to control the enable/disable state of the boost (VBST), positive LDO (VP) and negative charge pump (VN). This can also be used to sequence the regulators. Refer to <u>"Enable Timing Control</u> <u>Options for VP and VN Regulators" on page 26</u> for details regarding the control of output regulators using the enable and I<sup>2</sup>C control. Using this register the VP and VN pull-down resistor can be enabled or disabled, soft-start time of VP and VN can be adjusted and the timing of VP sequencing can be adjusted.

Bit<4> of ENABLE register controls the delay between the ENP signal going low and the VP regulator power-off. If Bit<4> is set to 0, the VP regulator is disabled 2ms after ENP going low. If Bit<4> is set to 1, the VP regulator is disabled as soon as ENP goes low.

Bit<5> of ENABLE register controls shutdown behavior of VBST, VP and VN regulators after OTP or UV event. If Bit<5> is set to 1, then VBST, VP and VN regulators are shut off after OTP or UV event. To turn on the regulators, IC should be out of fault condition and ENP and ENN signals are recycled. Regulators can also be turned on by recycling the enable bit in the I<sup>2</sup>C register. If Bit<5> is set to 0, then regulators will turn back on as soon as fault condition is removed.

Bit<6> controls the VN and VP discharge resistor. If Bit<6> is programmed to "0", then it will enable the discharge resistor where as "1" will disable the discharge resistor.

Bit<7> controls the soft-start time of VN and VP regulators. If Bit<7> is set to "0", then soft-start time of VN is 1.8ms and for VP is 1.2ms whereas when set to "1", soft-start time of both VP and VN regulator is 0.7ms.

#### **VBST/VN/VN VOLTAGE**

The output voltages of VBST, VP and VN regulators can be changed using the registers "VBST Voltage", "VP Voltage" and "VN Voltage," respectively. VBST voltage is at Register Address 0x06, VN voltage is at Register Address 0x08 and VP voltage is at Register Address 0x09. The output voltages of all regulators can be changed from their default values using I<sup>2</sup>C.

- The VBST regulator can be programmed from +4.65V to +7.3V
- The VP regulator can be programmed from +4.5V to +7V
- The VN regulator can be programmed from -7V to -4.5V
- All are adjustable with 50mV step size.

Once the maximum VBST voltage (7.3V) is reached the algorithm will wrap around to give VBST voltage from 4.65V to 5.1V. Similarly, when maximum VP and VN voltage are reached ( $\pm$ 7V), the algorithm will wrap around to give VP/VN voltage from  $\pm$ 4.5V to  $\pm$ 4.95V.

To determine the expected output voltage for a specific register value, see the following section <u>"Output Voltage Calculation for VBST, VP and VN"</u>.

NOTE: Output voltage registers should not be changed during their

respective soft-start sequence.

#### **Output Voltage Calculation for VBST, VP and VN**

The expected output voltage for each regulator can be determined using <u>Equations 1</u> through <u>3</u>. Note, *N* is the 5-bit register settings from 0x06, 0x08 and 0x09 in decimal.

The expected VBST voltage can be determined using Equation 1.

$$VBST(V) = VBST(Default)V + N \times 50mV$$
 (EQ. 1)

Once the maximum VBST voltage is reached, the algorithm will wrap around to give VBST voltage from 4.65V to 5.1V.

The expected VP voltage can be determined using <u>Equation 2</u>.

$$VP(V) = VP(Default)V + N \times 50mV$$
 (EQ. 2)

Once the maximum VP voltage is reached, the algorithm will wrap around to give VP voltage from 4.50V to 4.95V.

The expected VN voltage can be determined using Equation 3.

$$VN(V) = VN(Default)V - N \times 50mV$$
 (EQ. 3)

Once the minimum VN voltage is reached, the algorithm will wrap around to give VN voltage from -4.50V to -4.95V.

**Example Calculations:** 

If N = 10 (decimal) VBST(Default) = 5.15V, VP/VN(Default) =  $\pm 5V$ :

 $VBST(V) \,=\, 5.15V + 10 \times 50mV \,=\, 5.65V$ 

$$VP(V) = 5V + 10 \times 50mV = 5.5V$$

 $VN(V) = -5V - 10 \times 50mV = -5.5V$ 

The default output voltage of VBST, VP, and VN regulators can be determined by factory configurable settings. The output voltage can be changed using I<sup>2</sup>C control when V<sub>IN</sub> > POR (Power-On Reset) voltage. When powered up, Registers 0x06, 0x08, and 0x09 read value 0x00 and VBST, VN, VP voltage levels are at respective default voltage. Using I<sup>2</sup>C control, the voltage can be changed by changing the value of Registers 0x06, 0x08, and 0x09. As V<sub>IN</sub> < POR (Power-On Reset) voltage, Registers 0x06, 0x08, and 0x09 read 0x00.

#### **VBST CONTROL**

In addition to output voltage adjustments, key operation parameters can be changed using I<sup>2</sup>C to optimize the ISL98608IIH performance.

The "VBST CNTRL and VBST/VN Frequency" register (Register Address 0x0D) can be used to control boost PFM mode, boost FET slew rate and switching frequency of the boost and charge pump.



| REGISTER<br>ADDRESS<br>(HEX) | REGISTER<br>NAME                         | R/W | FUNCTION                                 | BIT <b<sub>7&gt;</b<sub>                                                                                 | BIT <b<sub>6&gt;</b<sub>                                             | BIT <b<sub>5&gt;</b<sub>                                                                                                                                | BIT <b<sub>4&gt;</b<sub>                                                                      | BIT <b<sub>3&gt;</b<sub>                                                                          | BIT <b2></b2>                                                                                                                       | BIT <b1></b1>                                                                                                | BIT <b<sub>0&gt;</b<sub>                                                       | DEFAULT<br>VALUE<br>(HEX) | IC RESET                                                                                                                     |
|------------------------------|------------------------------------------|-----|------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 0x04                         | FAULT/<br>STATUS                         |     | Fault Status<br>Read-back                | Reboot<br>1 = Reset all<br>digital (reverts to<br>0 once reboot<br>completes)<br>0 = Normal<br>operation | Not                                                                  | used                                                                                                                                                    | Start VP and<br>VN together<br><b>0 =</b><br><b>Sequenced</b><br><b>1 =</b> Start<br>together | VP UVP<br><b>0 = Output</b><br><b>Voltage OK</b><br>1 = UVP<br>Detect if VP<br><60% for<br>>100µs | VN UVP<br><b>0 = Output</b><br><b>Voltage OK</b><br><b>1 =</b> UVP<br>Detect if VN<br><60% for<br>>100 µs                           | VBST UVP<br><b>0 = Output</b><br><b>Voltage OK</b><br><b>1 =</b> UVP<br>Detect if<br>VBST <70%<br>for >100µs | OTP<br><b>0 = Temp Ok</b><br>1 = OTP<br>detected,<br>Temp =+150°C<br>for >10µs | 0x00                      | Cycle VIN or<br>Bit 0 - cycle<br>ENN and ENF<br>Bit 1 - cycle<br>ENN and ENF<br>Bit 2 - cycle<br>ENN<br>Bit 3 - Cycle<br>ENP |
| 0x05                         | ENABLE                                   | R/W | IC Enable/<br>Sequencing                 | VP/VN soft-start<br>times<br>0 = VP = 1.2ms<br>VN = 1.8ms<br>1 =<br>VP = VN = 0.7ms                      | VP/VN<br>Discharge<br>Resistor<br><b>0 = Enabled</b><br>1 = Disabled | Enable<br>shutdown of<br>VBST/VP/VN<br>at OTP or if<br>any is UV after<br>start-up.<br>0 = Disabled<br><b>1 = Enabled</b>                               | 0 = VP off<br>2ms after<br>ENP                                                                | Reserved                                                                                          | VP Enable:<br>0 = Disable<br><b>1 = Enable</b>                                                                                      | VN Enable:<br>0 = Disable<br><b>1 = Enable</b>                                                               | VBST Enable:<br>0 = Disable<br><b>1 = Enable</b>                               | 0x27                      | Cycle VIN or<br>clear the<br>register<br>0x04 bit<br><b7></b7>                                                               |
| 0x06                         | VBST<br>VOLTAGE                          | R/W | VBST Voltage<br>Adjustment               | Not Used                                                                                                 | VBST = VBST(                                                         | BST Voltage <5:0><br>BST = VBST(Default)V + N x 50mV<br>nce the maximum voltage is reached the algorithm will wrap around to give 4.65V to 5.1V options |                                                                                               |                                                                                                   |                                                                                                                                     |                                                                                                              |                                                                                | 0x00                      | Cycle VIN or<br>clear the<br>register<br>0x04 bit<br><b7></b7>                                                               |
| 0x08                         | VN VOLTAGE                               | R/W | VN Voltage<br>Adjustment                 | Not Used                                                                                                 | VN = VN(Defa                                                         | N Voltage <5:0><br>N = VN(Default)V - N x 50mV<br>nce the min voltage is reached the algorithm will wrap around to give -4.5V to -4.95V options         |                                                                                               |                                                                                                   |                                                                                                                                     |                                                                                                              |                                                                                | 0x00                      | Cycle VIN or<br>clear the<br>register<br>0x04 bit<br><b7></b7>                                                               |
| 0x09                         | VP VOLTAGE                               | R/W | VP Voltage<br>Adjustment                 | Not Used                                                                                                 | VP = VP(Defau                                                        | P Voltage <5:0><br>P = VP(Default)V + N x 50mV<br>Ince the maximum voltage is reached the algorithm will wrap around to give 4.5V to 4.95V options      |                                                                                               |                                                                                                   |                                                                                                                                     |                                                                                                              |                                                                                | 0x00                      | Cycle VIN or<br>clear the<br>register<br>0x04 bit<br><b7></b7>                                                               |
| 0x0D                         | VBST control<br>and VBST/VN<br>FREQUENCY | R/W | VBST control<br>and VBST/VN<br>frequency | Reserved                                                                                                 | Reserved                                                             | Power FET slev<br>00 = Slowest<br>01 = Slow<br>10 = Fast<br><b>11 = Fastest</b>                                                                         | v rate control                                                                                | PFM mode<br><b>0 = Enabled</b><br>1 = Disabled                                                    | VBST and VN<br>000 = 1.00M<br>001 = 1.07M<br>010 = 1.23M<br>011 = 1.33M<br>100 = 1.45M<br>101 = 1.60M<br>110 = 1.78M<br>111 = 2.00M | Hz<br>Hz<br>Hz<br>Hz<br>Hz<br>Hz                                                                             | quency                                                                         | 0xB4                      | Cycle VIN or<br>clear the<br>register<br>0x04 bit<br><b7></b7>                                                               |

ISL98608IIH

Page 21 of 33

## **Display Power Supply Function Description**

## **Regulator Output Enable/Disable**

The boost converter, VBST, will be enabled whenever either ENP or ENN is HIGH and the VBST enable bit  $<b_0>$  in the ENABLE register is set to '1'. To disable the boost (and effectively VP and VN), ENN and ENP must be LOW, or its enable bit set to '0'.

The negative charge pump, VN, is enabled whenever ENN is HIGH and the VN enable bit  $<b_1>$  in the ENABLE register is set to '1'. To disable, ENN must be LOW, or its enable bit set to '0'.

The LDO, VP, is enabled whenever ENP is HIGH and the VP enable Bit  $<b_2>$  in the ENABLE register is set to '1'. To disable ENP must be LOW, or its enable bit set to '0'.

All the ENABLE register bits  $<b_2:b_0>$  are set to '1' by default.

Note, ENP and ENN are logic level inputs with HIGH/LOW thresholds defined by the V<sub>IH</sub>/V<sub>IL</sub> specifications, respectively. These inputs also have  $1M\Omega$  (typical) internal pull-down resistance to ground. If the pins are left at high-impedance, they will default to a LOW logic state. Refer to the <u>"LOGIC/DIGITAL" on page 7</u> of the "Electrical Specifications" table for more information.

## VP and VN Headroom Voltage and Output Current

The VP and VN headroom voltage is defined as the difference between the VBST target voltage and maximum of VP and |VN| target voltages.

The headroom voltage must be set high enough so that both the VP LDO and VN negative Charge Pump (CP) can maintain regulation. The VBST voltage must be greater than the absolute value of the VN regulation voltage (i.e., the headroom voltage has to be >0V). Primarily, the minimum headroom voltage is a function of the maximum application load current that the IC will need to support. Fast output current peaks of only a few microseconds should not be considered - those instantaneous current peaks will be supported by the output capacitors and not by the regulator. Equation 4 shows the minimum headroom required depending upon the current.

 $Headroom(V) > Imax(A)X2.7 \tag{EQ. 4}$ 

Note the headroom voltage should not be set overly high, since increasing headroom generally yields lower efficiency performance due to increased conduction losses.

For very low duty cycle where the output voltage of the VBST is very close to the input voltage, VBST starts to track the input voltage with a fixed headroom of ~600mV. This feature avoids the minimum duty cycle limitation from producing increased ripple on VBST (which feeds through to VP/VN) and ensures proper regulation of the VBST, VP and VN regulators.

For most applications, the ISL98608IIH default 400mV headroom voltage setting provides optimal performance for DC output current up to 200mA (maximum).

## **Negative Charge Pump Operation (VN)**

The ISL98608IIH uses a negative charge pump with internal switches to create the VN voltage rail. The charge pump input voltage VBSTCP comes from the boost regulator output, VBST.

Regulation is achieved through a classic voltage mode architecture where an internally compensated integrator output is compared with the voltage ramp to set a duty cycle. The duty cycle controls the amount of time the output capacitor is charged during each switching cycle. The maximum duty cycle is 50%. The charge pump output capacitor (placed on the VN pin) is pumped through internal current source to minimize system noise.

## **VN and VBST PFM**

The ISL98608IIH features light-load Pulse Frequency Modulation (PFM) mode for both the boost regulator and the charge pump, to maximize efficiency at light loads.

The device always uses PWM mode at heavy loading, but will automatically switch to PFM mode at light loads to optimize efficiency. PFM capability is enabled using the respective PFM mode enable/disable register bits.

#### **VBST PFM**

In PFM mode, the boost can be configured to either use a fixed peak current or to automatically select the optimal peak current setting. The automatic, or "Auto" mode, is designed to dynamically adjust the peak current to maintain boost output voltage ripple at relatively fixed levels across input voltage, while improving efficiency at low input voltages. This patent pending architecture adjusts the peak current to keep the sum of inductor ramp-up and ramp-down times to a constant value of approximately  $1.3 \times T_{PWM}$ . This scheme also gives more consistent ripple part-to-part and keeps PWM/PFM hysteresis defined in a smaller and more optimal band across operating voltages. It is recommended to operate the part in this mode.

The VBST PFM mode features an ultrasonic Audio Band Suppression (ABS) mode, which prevents the switching frequency from falling below 30kHz to avoid audible noise. When the time interval between two consecutive switching cycles in PFM mode is more than 33ms (i.e., 30kHz frequency) the regulator reduces the peak inductor current, to maintain the frequency at 30kHz. If this is not sufficient, the regulator will add low current reverse current cycles.

#### **VN PFM**

The charge pump PFM mode works by increasing the minimum pump on-time, and thereby the charge delivered per cycle, when the load is low. This allows increased ripple to be traded off against switching losses.



## VP/VN Output Hi-Z Mode

The ISL98608IIH VP and VN regulator can be configured in a Hi-Z mode to prevent any leakage current flowing between VP and VN. Using I<sup>2</sup>C register 0x05 <br/>  $< b_6 >$  can be used to disable the pull-down resistors on VP and VN giving a "Hi-Z" state of output.

## **Power-On/Off Sequence**

The boost regulator used to generate VP/VN, VBST, is activated when the VIN input voltage is higher than the UVLO threshold, and either ENP or ENN is high, along with their respective  $l^2C$ enable bits. To enable the VBST, Reg  $0x05 < b_0 >$  should be 1 (by default this bit is set to 1). The VP output is activated if ENP is high, VBST has completed its soft-start and Reg  $0x05 < b_2 >$  is 1 (by default this bit is set to 1). The VN charge pump is activated 2ms after VBST has completed soft-start and the ENN has been pulled high, whichever comes later. To activate the VN regulator, Reg  $0x05 < b_1 >$  should also be 1 (by default this bit is set to 1).

Figure 48 shows the power-on sequence for the case when the ENP and ENN all are tied together and VP/VN rail sequencing is enabled in register  $0x04 < b_4 >$  by writing "0" and VP soft-start time is 1.2ms where as VN soft-start time is 1.8ms programmed from register  $0x05 < b_7 >$  by writing "1". The VBST soft-starts if the VIN voltage is higher than the UVLO threshold and either ENN or ENP is high. When the VBST soft-start is completed, the VP regulator soft-starts in 1.2ms. The VN power-on occurs 2ms after VBST soft-start completes. The VN soft-start time takes 1.8ms. The 2ms power-on delay between VP and VN can be disabled from register  $0x04 < b_4 >$  by writing "1".

Figure 49 shows the power-on sequence for the case when the ENP and ENN all are tied together and VP/VN rail sequencing is enabled in register  $0x04 < b_4 > by$  writing "0" and VP/VN soft-start time is programmed to 0.7ms from register  $0x05 < b_7 > by$  writing "1". The VBST soft-starts if the VIN voltage is higher than the UVLO threshold and either ENN or ENP is high. When the VBST soft-start is completed, the VP regulator soft-starts in 0.7ms. The VN power-on occurs 2ms after VBST soft-start completes. The VN soft-start time takes 0.7ms. The 2ms power-on delay between VP and VN can be disabled from register  $0x04 < b_4 > by writing "1".$ 

Figure 50 shows the power-on sequence for the case when the ENP and ENN all are tied together and VP/VN rail sequencing is disabled in register  $0x04 < b_4 >$  by writing "1" and VP/VN soft-start time is programmed to 1.2ms from register  $0x05 < b_7 >$  by writing "0". The VBST soft-starts if the VIN voltage is higher than the UVL0 threshold and either ENN or ENP is high. When the VBST soft-start is completed, the VP and VN regulator soft-starts in 1.2ms.

Figure 51 shows the power-on sequence for the case when the ENP and ENN all are tied together and VP/VN rail sequencing is disabled in register  $0x04 < b_4 >$  by writing "1" and VP/VN soft-start time is programmed to 0.7ms from register  $0x05 < b_7 >$  by writing "1". The VBST soft-starts if the VIN voltage is higher than the UVLO threshold and either ENN or ENP is high. When the VBST soft-starts in 0.7ms.

The VP/VN/VBST soft-start times quoted above (VBST = 0.47ms, VP = 1.2ms and VN = 1.2ms or 1.8ms) are valid for the default voltage levels (VSBT = 5.15V, VP = 5V and VN = -5V). These will change with different voltages, as they are set to give a fixed dv/dt.

Figure 52 shows the power-on sequence for the case when the ENP and ENN are controlled by two GPIOs and VP/VN rail sequencing is enabled from register 0x04 <b4> by writing "0". Also, VP soft-start time is programmed to 1.2ms and VN soft-start time is programmed to 1.8ms from register 0x05 <b7> by writing "0".

ENP or ENN going low will shut down VP or VN, respectively. If both ENP and ENN are pulled low, then VP, VN and VBST are all turned off. The VN regulator shuts off when ENN is pulled low. VP and VBST power-off occurs 2ms after the ENP signal goes low (Register  $0x05 < b_4 > = 0$ ), (see Figure 53). If Register  $0x05 < b_4 > = 1$ , the VP and VN regulators will power off immediately when ENN and ENP are pulled low (see Figure 54).

If VIN falls below UVLO while the IC is active, all active regulators will be turned off at the same time (see Figure 55).

#### **VP AND VN DISCHARGE RESISTOR**

The integrated discharge resistors on the VP and VN outputs are  $80\Omega$  (typical) and  $35\Omega$  (typical), respectively. The VP discharge resistor is enabled for 2ms (by default) following when ENN goes low. If ENP is still high, the VP discharge resistor is disabled 2ms after ENN goes low. The VP discharge resistor will be re-enabled when ENP goes low. If the same output capacitor (value, size, rating) is used for VN and VP, the VN rail will discharge faster than VP if they are both turned off at the same time. This is ideal for applications that require the VN rail to go down before VP at power-off.





FIGURE 48. POWER-ON SEQUENCE – ACTIVATED BY ONE GPIO FOR ENN AND ENP, REGISTER  $0x04 < b_4 > = 0$  AND  $0x05 < b_7 > = 0$ 



FIGURE 49. POWER-ON SEQUENCE – ACTIVATED BY ONE GPIO FOR ENN AND ENP, REGISTER  $0x04 < b_4 > = 0$  AND  $0x05 < b_7 > = 1$ 



FIGURE 50. POWER-ON SEQUENCE – ACTIVATED BY ONE GPIO FOR ENN AND ENP, REGISTER  $0x04 < b_4 > = 1$  AND  $0x05 < b_7 > = 0$ 



FIGURE 51. POWER-ON SEQUENCE – ACTIVATED BY ONE GPIO FOR ENN AND ENP, REGISTER  $0x04 < b_4 > = 1$  AND  $0x05 < b_7 > = 1$ 







FIGURE 53. POWER-OFF SEQUENCE - ACTIVATED BY TWO GPIOS ENN AND ENP, REGISTER  $0x05 < b_4 > = 0$ 







FIGURE 55. POWER-OFF SEQUENCE - ACTIVATED BY VIN FALLING BELOW UVLO

## **Enable Timing Control Options for VP and VN** Regulators

There are several ways to control enable sequencing of the VP and VN regulators: I<sup>2</sup>C control, and dual or single GPIO control.

## **I<sup>2</sup>C** CONTROL

By using  $I^2C$ , the sequencing of the VP and VN regulator can be controlled by writing to register 0x02. Bit <b\_1> controls the VN regulator and <b\_> controls the VP regulator. Setting the bits to '1' will enable the regulator and setting to '0' will shut off/disable the regulator. Delaying the writes for setting bit  $<b_1>$  and  $<b_2>$ (using separate I<sup>2</sup>C transactions) will delay the turn-on/off sequence of VP and VN accordingly. When using I<sup>2</sup>C to control the sequencing, ENN and ENP should be pulled low before writing to the I<sup>2</sup>C register to disable the VP and VN regulators and then ENN and ENP can go high before the I<sup>2</sup>C is used to enable them.







FIGURE 58. I<sup>2</sup>C SEQUENCE AND VP RESPONSE

Figure 56 shows a 14ms delay between when VP and VN turn-on. The 14ms time is an example delay to show the power-on sequencing possibility through I<sup>2</sup>C. This delay is set between the separate I<sup>2</sup>C writes to set the enable bits in register 0x02. If both enable bits were set to '1' in the same I<sup>2</sup>C transaction (same byte) and ENN and ENP are high, then both VP and VN regulators will start power-on sequencing at the same time (when the data is latched at the STOP condition). The VN will come up 2ms after VP if register  $0x02 < b_6 >$  is low and with VP if high.

Figure 57 shows a 14ms delay between the VP and VN turn-off. The 14ms time is an example delay to show the power-off sequencing possibility using I<sup>2</sup>C.

Figures 58 (zoom in) and 59 (zoom out) show a typical I<sup>2</sup>C data transfer to the ENABLE register. In this example, VP and VN regulators are enabled by writing data 0x07 to register address 0x02. The VP regulator will be enabled first after the I<sup>2</sup>C STOP condition, followed by the VN regulator after the internal 2ms delay.







#### **SEPARATE ENP AND ENN PINS (2 GPIO CONTROL)**

Using two separate GPIO's, and controlling the timing between the ENP and ENN pins, the turn-on/off events can be controlled. The method to control turn-on/off by GPIO is valid when the respective enable bits in the ENABLE register at Register Address 0x02 are set to '1' (default). Thus, this method can be used with no  $l^2C$  communication.

Figure 60 shows a 6ms delay (example) between the ENP and ENN rise.

Figure 61 shows a 13ms delay (example) between the ENP and ENN fall.



There is also an option to sequence the VN and VP regulators if there is only a single GPIO available in the system. The method to control turn-on/off by GPIO is valid when the respective enable bits in the ENABLE register at Register Address 0x02 are set to '1' (default). Therefore, this method can be used with no  $I^2C$  communication.

If the ENP and ENN are tied together and both pulled high and register  $0x02 < b_6 > = "0"$ , then there is a default delay sequence in the IC. VP will come up first and after 2ms VN will soft-start. For turn off, VN will power-off first, and VP starts to shut down 2ms after VN starts to power-off.

Figure 62 shows turn-on when the ENN and ENP pins are tied together. There is a 2ms delay between VP and VN turning on.

Figure 63 shows turn-off when the ENN and ENP are tied together.



FIGURE 60. ON SEQUENCE, 2 GPIO CONTROL



FIGURE 62. ON SEQUENCE, 1 GPIO CONTROL



FIGURE 61. OFF SEQUENCE, 2 GPIO CONTROL



FIGURE 63. OFF SEQUENCE, 1 GPIO CONTROL

## **Fault Protection and Monitoring**

The ISL98608IIH features extensive protections to automatically handle failure conditions and protect the IC and application from damage.

#### **OVERCURRENT PROTECTION (OCP)**

The overcurrent protection limits the VBST nMOSFET current on a cycle-by-cycle basis. When the nMOSFET current reaches the current limit threshold, the nMOSFET is turned off for the remainder of that cycle. Overcurrent protection does not disable any of the regulators. Once the fault is removed, the IC will continue with normal operation.

#### **UNDERVOLTAGE LOCKOUT (UVLO)**

If the input voltage (V<sub>IN</sub>) falls below the V<sub>UVLO\_HYS</sub> level of ~2.3V (typical), the VBST, VP and VN regulators will be disabled. All the rails will restart with normal soft-start operation when the V<sub>IN</sub> input voltage is applied again (rising V<sub>IN</sub> > V<sub>UVLO</sub>). Refer to the "Electrical Specifications" table on <u>page 6</u> for the UVLO specifications.

Note, the I<sup>2</sup>C registers (logic) are not cleared/reset to default by the falling V<sub>IN</sub> UVLO. The logic states are retained if V<sub>IN</sub> remains above 2V (typical). Once V<sub>IN</sub> falls below 2V, all logic is reset. V<sub>IN</sub> should fall below 2V (ideally to GND) before power is reapplied to ensure a full power cycle/reset of the device.

#### **OVER-TEMPERATURE PROTECTION (OTP)**

The ISL98608IIH has a hysteretic over-temperature protection threshold set at +150 °C (typical). If this threshold is reached, the VBST, VP and VN regulators are disabled immediately. As soon as temperature falls by 20 °C (typical) then all the regulators automatically restart.

All register bits, except for Bit  $<b_0>$  of the FAULT register (Register Address 0x04), remain unaffected during an OTP fault event. When an OTP event occurs, FAULT register bit  $<b_0>$  is latched to '1'. This bit is reset/cleared by cycling both ENN and ENP (set LOW, then HIGH) at the same time, or by cycling VIN power. Bit  $<b_0>$  can also be reset after it is read twice by  $l^2C$ . A single  $l^2C$  read will return the bit value (status) and a second read will reset *only* the OTP bit.

Output undervoltage protection is disabled during an OTP event. Since the output voltages decrease during an OTP event because the regulators are disabled, this will not trigger a UVP fault.

#### **UNDERVOLTAGE PROTECTION (UVP)**

The ISL98608IIH includes output undervoltage protection. Undervoltage protection disables the regulator whenever the output voltage of VBST or VP falls below 60% of its set/regulated voltage, or the output voltage of VN goes above 60% of its set/regulated voltage, for 100 $\mu$ s or more. If the output voltage exceeds the 60% condition for less than 100 $\mu$ s, no fault will occur.

Depending on which regulator(s) fault, bit(s) <b\_3>, <b\_2>, or <b\_1> in the FAULT register will be latched to '1' for VP, VN and VBST faults, respectively. The bit(s) are reset/cleared by cycling both ENN and ENP (set LOW, then HIGH) at the same time or by cycling VIN power.

Undervoltage protection can be disabled by making selection from register  $0x05 < b_5 >$ .

# **Component Selection**

The design of the boost converter is simplified by an internal compensation scheme, which allows an easy system design without complicated calculations. Select component values using the following recommendations.

### **Input Capacitor**

It is recommended that a  $10\mu F$  X5R/X7R or equivalent ceramic capacitor is placed on the VIN input supply to ground.

#### Inductor

First, determine the minimum inductor saturation current required for the application.

The ISL98608IIH operates in Continuous Conduction Mode (CCM) at higher load current and in Discontinuous Conduction Mode (DCM) at lighter loads. In CCM, we can calculate the peak inductor current using <u>Equations 5</u> through <u>9</u>.

Given these parameters:

- Input Voltage = V<sub>IN</sub>
- Output Voltage = V<sub>O</sub>
- Duty Cycle = D
- Switching Frequency = f<sub>SW</sub>
- t<sub>SW</sub> = 1/f<sub>SW</sub>

Then the inductor ripple can be calculated as:

$$\Delta I_{P-P} = (V_{IN})^{*}(D) / (L^{*}f_{SW})$$
(EQ. 5)

Where  $D = 1 - (V_{IN}/V_0)$ , then rewrite Equation 5:

$$\Delta I_{P-P} = (V_{1N})^* (V_O - V_{1N}) / (L^* f_{SW}^* V_O)$$
 (EQ. 6)

The average inductor current is equal to the average input current, where  ${\sf I}_{\rm IAVG}$  can be calculated from the efficiency of the converter.

$$I_{IAVG} = (V_O * I_O) / (V_{IN} * Efficiency)$$
(EQ. 7)

To find the peak inductor current write the expression as:

$$I_{Pk} = \Delta I_{P-P} / 2 + I_{IAVG}$$
(EQ. 8)

Substituting Equations 6 and 7 in Equation 8 to calculate IPk:

$$I_{PK} = 0.5*V_{IN}*(V_O - V_{IN})/(L*f_{SW}*V_O) + (V_O*I_O)/(V_{IN}*EFF)$$
(EQ. 9)



#### **EXAMPLE FOR VBST REGULATOR**

Consider the following parameters in the steady state VLED boost regulator operating in CCM mode.

V<sub>0</sub> = 5.3V

I<sub>O</sub> = 0.100A

 $f_{SW} = 1.45 MHz$ 

Efficiency = 80%

 $L = 2.2 \mu H$ 

Substituting previous parameters in Equation 9 gives us:

I<sub>Pk</sub> = 0.472A

The VBST regulator can be configured to either use a fixed peak current or to automatically select the optimal peak current setting. The automatic mode is designed to dynamically adjust the peak current to maintain boost output voltage ripple at a relatively fixed value across input voltage, while improving efficiency at low input voltages.

In order to avoid the inductor core saturation, the saturation current of the inductor selected should be higher than the greater of the peak inductor current (for CCM) and the peak current in PFM mode and current limit of the regulators. It is recommended to use an inductor that has saturation current rating higher than current limit of the boost regulator.

Auto PFM mode provides maximum efficiency using  $2.2\mu$ H for the VBST regulator. L =  $2.2\mu$ H is the optimal value for the VBST regulator.

Table 3 shows the recommended inductors for the VBST boost regulator.

| TABLE 3. | RECOMMENDED INDUCTORS FOR VBST REGULATOR |
|----------|------------------------------------------|
| IADEL V. | RECOMMENDED INDOCTORO FOR TBOT RECOERTOR |

| INDUCTOR PART<br>NUMBER   | INDUCTANCE<br>(µH) | DCR<br>(mΩ) | I <sub>SAT</sub><br>(A) | FOOTPRINT<br>SIZE |
|---------------------------|--------------------|-------------|-------------------------|-------------------|
| VLF302510MT-2R2M<br>(TDK) | 2.2                | 70          | 1.23                    | 3025              |
| DFE252012C<br>(Toko)      | 2.2                | 90          | 2.00                    | 2520              |
| TFM201610G-2R2M<br>(TDK)  | 2.2                | 150         | 1.20                    | 2016              |

## **Output Capacitor**

The output capacitor supplies current to the load during transient conditions and reduces the ripple voltage at the output. Output ripple voltage consists of two components:

- 1. The voltage drop due to the inductor ripple current flowing through the ESR of the output capacitor.
- 2. Charging and discharging of the output capacitor.

For low ESR ceramic capacitors, the output ripple is dominated by the charging and discharging of the output capacitor. The voltage rating of the output capacitor should be greater than the maximum output voltage. The effective capacitance at the nominal output voltage should be  $\geq 2.2 \mu$ F for VBST and VP regulators, and  $\geq 4.4 \mu$ F for VN. It is recommended to use a 10 $\mu$ F X5R 10V or equivalent ceramic output capacitor for both VBST and VP outputs to provide a minimum of 2.2 $\mu$ F effective capacitance. For the VN output, it is recommended to use one or two 10 $\mu$ F X5R 10V or equivalent ceramic output capacitors. Using two VN output capacitors results in <50mV peak-to-peak output voltage ripple with input voltages from 2.5V to 5V.

<u>Table 4</u> shows the recommended capacitors for various regulators in ISL98608IIH.

Note, capacitors have a voltage coefficient. The effective capacitance will reduce (derate) as the operating voltage/bias increases. Always refer to the manufacturer's derating information to determine effective capacitance for the operating conditions.

| CAPACITOR PART<br>NUMBER      | VALUE<br>(µF) | SIZE | QUANTITY                                                                                                                                           |
|-------------------------------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| GRM155R61A106ME11<br>(Murata) | 10            | 0402 | x5: C <sub>IN</sub> , C <sub>VBST</sub> , C <sub>VP</sub> ,<br>C <sub>VN</sub> , C <sub>CP</sub><br>x1: C <sub>VN</sub> (x2 for<br>minimum ripple) |
| GRM188R61C475KAAJ<br>(Murata) | 4.7           | 0603 | x5: C <sub>IN</sub> , C <sub>VBST</sub> , C <sub>VP</sub> ,<br>C <sub>VN</sub> , C <sub>CP</sub><br>x1: C <sub>VN</sub> (x2 for<br>minimum ripple) |

#### TABLE 4. RECOMMENDED OUTPUT CAPACITORS

# **General Layout Guidelines**

When designing the printed circuit board (PCB) layout for the ISL98608IIH, it is very important to understand the power requirements of the system. Some general best practices should be adhered to in order to create an optimal PCB layout:

- Careful consideration should be taken with any traces carrying AC signals. AC current loops should be kept as short and tight as possible. The current loop generates a magnetic field, which can couple to another conductor, inducing unwanted voltage. Components should be placed such that current flows through them in a straight line as much as possible. This will help reduce size of loops and reduce the EMI from the PCB.
- 2. If trace lengths are long, the resistance of the trace increases and can cause some reduction in IC efficiency and can also cause system instability. Traces carrying power should be made wide and short.
- 3. In discontinuous conduction mode, the direction of the current is interrupted every few cycles. This may result in large di/dt (transient load current). When injected in the ground plane the current may cause voltage drops, which can interfere with sensitive circuitry. The analog ground and power ground of the IC should be connected very close to the IC to mitigate this issue.
- 4. One plane/layer in the PCB is recommended to be a dedicated ground plane. A large area of metal will have lower resistance, which reduces the return current impedance.



More ground plane area minimizes parasitics and avoids corruption of the ground reference.

- 5. Low frequency digital signals should be isolated from any high frequency signals generated by switching frequency and harmonics. PCB traces should not cross each other. If they must cross due to the layout restriction, then they must cross perpendicularly to reduce the magnetic field interaction.
- 6. The amount of copper that should be poured (thickness) depends upon the power requirement of the system. Insufficient copper will increase resistance of the PCB, which will increase heat dissipation.
- 7. Generally, vias should not be used to route high current paths.
- 8. While designing the layout of switched controllers, do not use the auto routing function of the PCB layout software. Auto routing connects the nets with the same electrical name and does not account for ideal trace lengths and positioning.

## **ISL98608IIH Specific Layout Guidelines**

- 1. The input capacitor should be connected to the VIN pin (C1) with the smallest trace possible. This helps reject high frequency disturbances and promotes good regulation of the VBST, VP and VN regulators.
- 2. The inductor for VBST regulator should be connected between VIN and LXP pin with a short and wide trace to reduce the board parasitics. Careful consideration should be made in selecting the inductor as it may cause electromagnetic interference, which could affect IC functionality. A shielded inductor is recommended.
- 3. Bump VBSTCP is input to the charge pump regulator. This pin must be connected to VBST on the PCB, so that the boost regulator provides the input voltage supply for the charge pump. The CSP bumps for VBST and VBSTCP are A3 and A4 respectively. These two bumps should be connected/shorted to each other on the PCB with a short and thick trace to avoid parasitic inductance and resistance. A  $10\mu$ F/10V capacitor should be used on trace connecting bump A3 and A4 to PGND. The distance of the capacitor from the bump A3 and A4 is critical it should be placed very close to the IC with a short and thick trace.
- 4. The current return path for VBST boost regulator should be small as possible. The bump A1 is PGND. It is power ground for VBST regulator. A  $10\mu F/10V$  capacitor should be placed between VBST and PGND.

- 5. Bump D3 is output of the negative charge pump (VN) and bump D2 is its substrate connection (VSUB). It is highly recommended that D3 and D2 are shorted together with a short and thick trace. It is recommended that 2x10μF/10V capacitors are placed on VN to minimize output ripple. Additionally, it will help minimize noise that may be coupled from the high frequency ripple of the charge pump.
- 6. Bumps B3 is output of the VP regulator. A  $10\mu F/10V$  capacitor should be placed between VP and power ground.
- 7. Bump B4 is charge pump positive connection and bump D4 is charge pump negative connection. A 10μF/10V capacitor should be placed between bump B4 and D4. The capacitor between bump B4 and D4 charges and discharges every cycle and handles high current surges. The capacitor should be placed between CP and CN using short and thick trace.
- 8. Digital input pins ENN, ENP, SDA and SCL should be isolated from the high di/dt and dv/dt signals. Otherwise, it may cause a glitch on those inputs.
- 9. I<sup>2</sup>C signals, if not used, should be tied to VIN.
- 10. Analog ground (AGND) and power ground (PGND) of the IC should be connected to each other. It is crucial to connect these two grounds at the location very close to the IC. The regulator should be referenced to the correct ground plane with the short and thick traces. For example, PGND is the power ground for VBST regulator, a capacitor should be placed between VBST and PGND with short and thick trace. All the ground bumps namely PGND, AGND and PGNDCP should be connected with a network of ground plane.
- **11**. One plane/layer in the PCB is recommended to be a dedicated ground plane.
- 12. The solder pad on the PCB should not be larger than the solder mask opening for the ball pad on the package. The optimal solder joint strength, it is recommended a 1:1 ratio for the two pads.

Figure 64 on page 31 shows the recommended PCB layout for a typical ISL98608IIH application.



# ISL98608IIH Layout



FIGURE 64. ISL98608IIH RECOMMENDED PCB LAYOUT



# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Dec 7, 2021  | 2.01     | Removed references to 200mA max on VP and VN rails.<br>Updated links throughout.<br>Updated Ordering Information table formatting and notes.<br>Removed About Intersil section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Sep 26, 2017 | 2.00     | Updated default value of Register 0x06 = 0x00 throughout the datasheet<br>In the Electrical Specification table on page, updated bit <b7> for register 0x05 to 0 from 1<br/>Label of LXLED changed to LX in figures 8-13<br/>Eq 1, 2, and 3 have been modified<br/>A detailed description of default value of registers 0x06, 0x08 and 0x09 has been added before "VBST<br/>CONTROL" section<br/>Modified equations in Register 0x06, 0x08 and 0x09 in Register Map<br/>Updated POD W4x4.16G from rev 0 to rev 1. Changes since rev 0:<br/>Updated Typical Recommended Land Pattern Ball values:<br/>-Changed inner measurement from "0.240" to "0.215"<br/>-Changed outer measurement from "0.290" to "0.265"<br/>Added 4, 5, and 6 note markers.<br/>Added Notes 1 and 6.<br/>Switched order of Notes 3 and 4.<br/>Removed old Note 5.</b7> |  |  |
| Dec 23, 2015 | 1.00     | Updated the input voltage range from "2.5V to 5V" to "2.5V to 5.5V" throughout the datasheet.<br>In the "Register Map" on page 21, updated BIT<br>b0> for Register 0x04 changing from "130°C" to "150°C".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Apr 1, 2015  | 0.00     | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |



# **Package Outline Drawing**

For the most recent package outline drawing, see <u>W4x4.16G</u>.

#### W4x4.16G

16 BALL WLCSP WITH 0.4mm PITCH 4x4 ARRAY (1.740mm x 1.740mm) Rev 1, 9/16



TOP VIEW





TYPICAL RECOMMENDED LAND PATTERN



SIDE VIEW

#### NOTES:

- 11. All dimensions are in millimeters.
- 12. Dimensions and tolerances per ASMEY 14.5-1994.
- 2 Primary datum Z and seating plane are defined by the spherical crowns of the bump.
- 2 Dimension is measured at the maximum bump diameter parallel to primary datum 
  ☐.
- 13 Bump position designation per JESD 95-1, SPP-010.
- 16 NSMD refers to non-solder mask defined pad design per techbrief, <u>TB451</u>.



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/