#### ISL84781 Ultra Low ON-Resistance, Low-Voltage, Single Supply, 8-to-1 Analog Multiplexer The Renesas ISL84781 device contains precision, bidirectional, analog switches configured as an 8-channel multiplexer/demultiplexer. It is designed to operate from a single +1.6V to +3.6V supply. The device has an inhibit pin to simultaneously open all signal paths. ON-resistance is $0.4\Omega$ with a +3.0V supply and $0.55\Omega$ with a single +1.8V supply. Each switch can handle rail-to-rail analog signals. The off-leakage current is only 4nA max at +25°C or 40nA max at +85°C with a +3.3V supply. All digital inputs are 1.8V logic-compatible when using a single +3V supply. The ISL84781 is a 8-to-1 multiplexer device that is offered in a 16 Ld TSSOP package, and a 16 Ld thin QFN package. Table 1 summarizes the performance of this family. **TABLE 1. FEATURES AT A GLANCE** | | ISL84781 | |----------------------------------------|---------------------------------| | Configuration | 8:1 Mux | | 3V r <sub>ON</sub> | 0.4Ω | | 3V t <sub>ON</sub> /t <sub>OFF</sub> | 16ns/13ns | | 1.8V r <sub>ON</sub> | 0.55Ω | | 1.8V t <sub>ON</sub> /t <sub>OFF</sub> | 24ns/16ns | | Packages | 16 Ld TSSOP, 16 Ld 3x3 thin QFN | #### Related Literature - Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note AN557 "Recommended Test Procedures for Analog Switches" #### Features - Pin Compatible Replacement for the MAX4781, and MAX4617 - High Current Handling Capacity (300mA Continuous) - Available in 16 Ld TSSOP and 16 Ld 3x3 Thin QFN - 1.8V CMOS-Logic Compatible (+3V Supply) - Pb-Free (RoHS Compliant) · Guaranteed Break-Before-Make · ISL84781IR Replaces the ISL43L680IR. #### Applications - · Battery Powered, Handheld, and Portable Equipment - Cellular/Mobile Phones - Pagers - Laptops, Notebooks, Palmtops - · Portable Test and Measurement - Medical Equipment - · Audio Switching and Routing #### Pinouts (Note 1) #### NOTE: 1. Switches Shown for Logic "0" Inputs. #### Truth Table | | ISL84781 | | | | | |-----|----------|------|------|-----------|--| | INH | ADD2 | ADD1 | ADD0 | SWITCH ON | | | 1 | Х | Х | Х | NONE | | | 0 | 0 | 0 | 0 | NO0 | | | 0 | 0 | 0 | 1 | NO1 | | | 0 | 0 | 1 | 0 | NO2 | | | 0 | 0 | 1 | 1 | NO3 | | | 0 | 1 | 0 | 0 | NO4 | | | 0 | 1 | 0 | 1 | NO5 | | | 0 | 1 | 1 | 0 | NO6 | | | 0 | 1 | 1 | 1 | NO7 | | NOTE: Logic "0" $\leq$ 0.5V. Logic "1" $\geq$ 1.4V, with a 3V supply. X = Don't Care. ## Pin Descriptions | PIN | FUNCTION | |--------------|-----------------------------------------------------------------------------------------------------| | V+ | System Power Supply Input (1.6V to 3.6V) | | N.C. | No Connect. Not internally connected. | | GND | Ground Connection | | INH | Digital Control Input. Connect to GND for Normal Operation. Connect to V+ to turn all switches off. | | СОМ | Analog Switch Common Pin | | NO0 -<br>NO7 | Analog Switch Input Pin | | ADD | Address Input Pin | ### **Ordering Information** | PART<br>NUMBER<br>(Notes 2, 3, 4) | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG.# | |-----------------------------------|-----------------|------------------------|----------------------|---------------| | ISL84781IVZ | 84781<br>IVZ | -40 to +85 | 16 Ld TSSOP | M16.173 | | ISL84781IRZ | 781Z | -40 to +85 | 16 Ld TQFN | L16.3x3A | - Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications. - 3. Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020C. - For Moisture Sensitivity Level (MSL), please see device information page for ISL84781. For more information on MSL, please see Technical Brief TB363. | Absolute Maximum Ratings | Thermal Information | |------------------------------------------|----------------------------------------------------------------------------------| | V+ to GND | Thermal Resistance (Typical, Note 6) $\theta_{\text{JA}} \ (^{\circ}\text{C/W})$ | | Input Voltages | 16 Ld TSSOP Package | | INH, NO, ADD (Note 5)0.3 to (V+) + 0.3V | 16 Ld 3x3 Thin QFN Package | | Output Voltages | Maximum Junction Temperature (Plastic Package) +150°C | | COM (Note 5) | Maximum Storage Temperature Range65°C to +150°C | | Continuous Current NO or COM ±300mA | Pb-Free Reflow Profilesee TB493 | | Peak Current NO or COM | | | (Pulsed 1ms, 10% Duty Cycle, Max) ±500mA | Operating Conditions | | ESD Rating | Operating Conditions | | Human Body Model >4kV | Temperature Range40°C to +85°C | | Machine Model>300V | | | Charged Device Model>1000V | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 5. Signals on NO, COM, ADD, or INH exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 6. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. # Electrical Specifications - 3V Supply Test Conditions: V<sub>SUPPLY</sub> = +2.7V to +3.3V, GND = 0V, V<sub>INH</sub> = 1.4V, V<sub>INL</sub> = 0.5V (Note 7), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, -40°C to +85°C. | DADAMETED | TEGT COMPLETIONS | TEMP | MIN | T) (D | MAX | | |-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|---------------|-------|---------------|-------| | PARAMETER | TEST CONDITIONS | (°C) | (Notes 8, 11) | TYP | (Notes 8, 11) | UNITS | | ANALOG SWITCH CHARACTERIS | TICS | | | ı | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-resistance, r <sub>ON</sub> | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO} = 0V$ to $V+$ , | 25 | - | 0.41 | 0.75 | Ω | | | (See Figure 5) | Full | - | - | 0.8 | Ω | | r <sub>ON</sub> Matching Between Channels, | V+ = 2.7V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> = Voltage at max | 25 | - | 0.12 | 0.2 | Ω | | Δr <sub>ON</sub> | r <sub>ON</sub> , (Note 9) | Full | - | - | 0.2 | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO} = 0V$ to $V+$ , | 25 | - | 0.056 | 0.15 | Ω | | | (Note 10) | Full | - | - | 0.15 | Ω | | NO OFF Leakage Current, $I_{NO(OFF)}$ | $V+ = 3.3V$ , $V_{COM} = 0.3V$ , $3V$ , $V_{NO} = 3V$ , $0.3V$ | 25 | -4 | - | 4 | nA | | | | Full | -40 | - | 40 | nA | | COM ON Leakage Current, | V+ = 3.3V, V <sub>COM</sub> = V <sub>NO</sub> = 0.3V, 3V | 25 | -15 | - | 15 | nA | | ICOM(ON) | | Full | -70 | - | 70 | nA | | DIGITAL INPUT CHARACTERISTIC | S | | | | | • | | Input Voltage High, V <sub>INH</sub> , V <sub>ADDH</sub> | | Full | 1.4 | - | - | V | | Input Voltage Low, $V_{INL}$ , $V_{ADDL}$ | | Full | - | - | 0.5 | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> , I <sub>ADDH</sub> ,<br>I <sub>ADDL</sub> | V+ = 3.6V, V <sub>INH</sub> = V <sub>ADD</sub> = 0V or V+ (Note 12) | Full | -0.5 | - | 0.5 | μA | | DYNAMIC CHARACTERISTICS | | | | • | - | | | Inhibit Turn-ON Time, t <sub>ON</sub> | $V+ = 2.7V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 16 | 25 | ns | | | (See Figure 1, Note 12) | Full | - | - | 27 | ns | | Inhibit Turn-OFF Time, t <sub>OFF</sub> | $V+ = 2.7V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 14 | 23 | ns | | | (See Figure 1, Note 12) | Full | - | - | 25 | ns | | Address Transition Time, t <sub>TRANS</sub> | $V+ = 2.7V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 19 | 28 | ns | | | (See Figure 1, Note 12) | Full | - | - | 30 | ns | | Break-Before-Make Time, t <sub>BBM</sub> | $V+ = 3.3V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 4 | - | ns | | | (See Figure 3, Note 12) | Full | 1 | - | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | -39 | - | рС | | Input OFF Capacitance, C <sub>OFF</sub> | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 6) | 25 | - | 65 | - | pF | #### **Electrical Specifications - 3V Supply** Test Conditions: $V_{SUPPLY}$ = +2.7V to +3.3V, GND = 0V, $V_{INH}$ = 1.4V, $V_{INL}$ = 0.5V (Note 7), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, -40°C to +85°C. (Continued) | | | TEMP | MIN | | MAX | | |------------------------------------------|-----------------------------------------------------------------------------|------|---------------|-------|---------------|-------| | PARAMETER | TEST CONDITIONS | (°C) | (Notes 8, 11) | TYP | (Notes 8, 11) | UNITS | | COM OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 6) | 25 | - | 470 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 6) | 25 | - | 485 | - | pF | | OFF-Isolation | $R_L = 50\Omega$ , $C_L = 35pF$ , $f = 100kHz$ , (See Figure 4) | 25 | - | 65 | - | dB | | Total Harmonic Distortion (THD) | $f = 20Hz \text{ to } 20kHz, 0.5V_{P-P}, R_L = 32\Omega$ | 25 | - | 0.014 | - | % | | POWER SUPPLY CHARACTERISTICS | | | | | | | | Power Supply Range | | Full | 1.6 | - | 3.6 | V | | Positive Supply Current, I+ | V+ = 3.6V, V <sub>INH</sub> , V <sub>ADD</sub> = 0V or V+, Switch On or Off | 25 | - | - | 0.05 | μΑ | | | | Full | - | - | 1.2 | μA | #### NOTES: - 7. $V_{IN}$ = Input voltage to perform proper function. - 8. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 9. r<sub>ON</sub> matching between channels is calculated by subtracting the channel with the highest max r<sub>ON</sub> value from the channel with lowest max r<sub>ON</sub> - 10. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. - 11. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 12. Limits established by characterization and are not production tested. Electrical Specifications: 1.8V Supply Test Conditions: V+ = +1.8V, GND = 0V, V<sub>INH</sub> = 1V, V<sub>INL</sub> = 0.4V (Note 7), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, -40°C to +85°C. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 8, 11) | TYP | MAX<br>(Notes 8, 11) | UNITS | |--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------|----------------------|------|----------------------|------------| | ANALOG SWITCH CHARACTERIS | STICS | | 1 | II. | l . | <u>.</u> L | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-resistance, r <sub>ON</sub> | V+ = 1.8V, I <sub>COM</sub> = 10.0mA, V <sub>NO</sub> = 1.0V, | 25 | - | 0.55 | 0.85 | Ω | | | (See Figure 5) | Full | - | - | 0.9 | Ω | | r <sub>ON</sub> Matching Between Channels, | V+ = 1.8V, I <sub>COM</sub> = 10.0mA, V <sub>NO</sub> = 1.0V, | 25 | - | 0.1 | - | Ω | | $\Delta r_{ m ON})$ | (See Figure 5) | Full | - | 0.13 | - | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 1.8V, I <sub>COM</sub> = 10.0mA, V <sub>NO</sub> = 0V, 0.9V, 1.6V, | 25 | - | 0.14 | - | Ω | | , , | (See Figure 5) | Full | - | 0.16 | - | Ω | | DIGITAL INPUT CHARACTERISTI | cs | | 1 | | i. | | | Input Voltage High, V <sub>INH</sub> , V <sub>ADDH</sub> | | Full | 1 | - | - | V | | Input Voltage Low, V <sub>INL</sub> , V <sub>ADDL</sub> | | Full | - | - | 0.4 | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> , I <sub>ADDH</sub> , | V+ = 1.8V, V <sub>INH</sub> , V <sub>ADD</sub> = 0V or V+ (Note 12) | Full | -0.5 | - | 0.5 | μА | | IADDL | | | | | | | | DYNAMIC CHARACTERISTICS | | | | | | | | Inhibit Turn-ON Time, t <sub>ON</sub> | $V$ + = 1.8 $V$ , $V_{NO}$ = 1.0 $V$ , $R_L$ = 50 $\Omega$ , $C_L$ = 35 $pF$ , | 25 | - | 24 | 33 | ns | | | (See Figure 1, Note 12) | Full | - | - | 35 | ns | | Inhibit Turn-OFF Time, t <sub>OFF</sub> | $V+ = 1.8V$ , $V_{NO} = 1.0V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 16 | 25 | ns | | | (See Figure 1, Note 12) | Full | - | - | 27 | ns | | Address Transition Time, t <sub>TRANS</sub> | V+ = 1.8V, $V_{NO}$ = 1.0V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF, (See Figure 1, Note 12) | 25 | - | 25 | 34 | ns | | | | Full | - | - | 36 | ns | | Break-Before-Make Time, t <sub>BBM</sub> | V+ = 1.8V, $V_{NO}$ = 1.0V, $R_{L}$ = 50Ω, $C_{L}$ = 35pF, (See Figure 3, Note 12) | 25 | - | 9 | - | ns | | Charge Injection, Q | $C_L = 1.0$ nF, $V_G = 0$ V, $R_G = 0\Omega$ , (See Figure 2) | 25 | - | -20 | - | рС | #### Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. FIGURE 1A. INHIBIT ton/toff MEASUREMENT POINTS Repeat test for other switches. $C_L$ includes fixture and stray capacitance. $$V_{OUT} = V_{NOx} \frac{R_L}{R_L + r_{ON}}$$ FIGURE 1B. INHIBIT ton/toff TEST CIRCUIT Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for other switches. $C_L$ includes fixture and stray capacitance. $$V_{OUT} = V_{NOx} \frac{R_L}{R_L + r_{ON}}$$ FIGURE 1C. ADDRESS t<sub>TRANS</sub> MEASUREMENT POINTS FIGURE 1D. ADDRESS t<sub>TRANS</sub> TEST CIRCUIT FIGURE 1. SWITCHING TIMES FIGURE 2A. Q MEASUREMENT POINTS Repeat test for other switches. FIGURE 2B. Q TEST CIRCUIT FIGURE 2. CHARGE INJECTION # Test Circuits and Waveforms (Continued) Repeat test for other switches. $C_L$ includes fixture and stray capacitance. FIGURE 3A. t<sub>BBM</sub> MEASUREMENT POINTS FIGURE 3B. t<sub>BBM</sub> TEST CIRCUIT FIGURE 3. BREAK-BEFORE-MAKE TIME Off-Isolation is measured between COM and "Off" NO terminal on each switch. Signal direction through switch is reversed and worst case values are recorded. FIGURE 4. OFF-ISOLATION TEST CIRCUIT FIGURE 5. ron TEST CIRCUIT FIGURE 6. CAPACITANCE TEST CIRCUIT #### **Detailed Description** The ISL84781 analog multiplexer offers precise switching capability from a single 1.6V to 3.6V supply with ultra low ON-resistance (0.41 $\Omega$ ) and high speed operation (toN = 16ns, toFF = 13ns) with +3V supply. The device is especially well-suited for portable battery powered equipment thanks to the low operating supply voltage (1.6V), low power consumption (0.2 $\mu$ W), and low leakage currents (70nA max). High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection. #### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (See Figure 7). To prevent forward biasing these diodes, V+ must be applied before any input signals, and the input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed. Logic inputs can easily be protected by adding a $1k\Omega$ resistor in series with the input (see Figure 7). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. This method is not applicable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $r_{\mbox{ON}}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 7). These additional diodes limit the analog signal from 1V below V+ to 1V above GND. The low leakage current performance is unaffected by this approach, but the switch signal range is reduced and the resistance may increase, especially at low supply voltages. FIGURE 7. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL84781 construction is typical of most single supply CMOS analog multiplexers, in that it has two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set its analog voltage limits. Unlike switches with a 4V maximum supply voltage, the ISL84781 4.7V maximum supply voltage provides plenty of room for the 10% tolerance of 3.6V supplies, as well as room for overshoot and noise spikes. The minimum recommended supply voltage is 1.6V but the part will operate with a supply below 1.5V. It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the electrical specification tables and "Typical Performance Curves" beginning on page 8 for details. V+ and GND power the internal logic and level shifters. The level shifters convert the logic levels to switched V+ and GND signals to drive the analog switch gate terminals. These multiplexers cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration. #### Logic-Level Thresholds This device is 1.8V CMOS compatible (0.5V and 1.4V) over a supply range of 2.0V to 3.6V (See Figure 12). At 3.6V the $V_{IH}$ level is about 1.27V. This is still below the 1.8V CMOS guaranteed high output minimum level of 1.4V, but noise margin is reduced. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. #### High-Frequency Performance In $50\Omega$ systems, signal response is reasonably flat even past 10MHz with a -3dB bandwidth of 52MHz (See Figure 16). The frequency response is very consistent over a wide V+range, and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed through from a switch's input to its output. Off-Isolation is the resistance to this feed-through. Figure 17 details the high Off Isolation provided by these devices. At 100kHz, Off Isolation is about 65dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease Off Isolation due to the voltage divider action of the switch OFF impedance and the load impedance. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog- signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND. #### Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified FIGURE 8. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 9. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 11. CHARGE INJECTION vs SWITCH VOLTAGE # Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified (Continued) FIGURE 12. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE FIGURE 14. INHIBIT TURN-ON TIME vs SUPPLY VOLTAGE FIGURE 15. INHIBIT TURN-OFF TIME vs SUPPLY VOLTAGE Die Characteristics #### SUBSTRATE POTENTIAL (POWERED UP): GND (QFN Paddle Connection: To Ground or Float) FIGURE 17. OFF-ISOLATION TRANSISTOR COUNT: 228 **PROCESS:** Submicron CMOS # Revision History | REVISION | DATE | DESCRIPTION | |----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4.01 | Aug 21, 2025 | Updated links throughout. Updated TQFN pinout drawing. Added Revision History section. Updated POD L16.3x3A to the latest version; changes are as follows: -Updated to new format (removed dimensions table) -Added land pattern | #### Package Outline Drawings For the most recent package outline drawing, see M16.173. M16.173 16 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP) Rev 2, 5/10 SIDE VIEW #### NOTES: - 1. Dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 per side. - 2. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side. - 3. Dimensions are measured at datum plane H. - 4. Dimensioning and tolerancing per ASME Y14.5M-1994. - 5. Dimension does not include dambar protrusion. Allowable protrusion shall be 0.08mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm. - 6. Dimension in ( ) are for reference only. - 7. Conforms to JEDEC MO-153. For the most recent package outline drawing, see L16.3x3A. #### L16.3x3A 16 Lead Thin Quad Flat No-Lead Plastic Package Rev 1, 7/11 **BOTTOM VIEW** NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance: Decimal $\pm$ 0.05 - Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.