## ISL6525 Buck and Synchronous-Rectifier Pulse-Width Modulator (PWM) Controller FN4998 Rev 3.00 Dec 27, 2004 The ISL6525 provides complete control and protection for a DC-DC converter optimized for high-performance microprocessor applications. It is designed to drive two N Channel MOSFETs in a synchronous-rectified buck topology. The ISL6525 integrates all of the control, output adjustment, monitoring and protection functions into a single package. A programmable delay time for the PGOOD signal makes it especially suitable for the VTT regulation in VRM8.5 applications. The output voltage of the converter can be precisely regulated to as low as 1.20V, with a maximum tolerance of $\pm 1\%$ over temperature and line voltage variations. The ISL6525 provides simple, single feedback loop, voltage-mode control with fast transient response. It includes a 200kHz free-running triangle-wave oscillator that is adjustable from below 50kHz to over 1MHz. The error amplifier features a 15MHz gain-bandwidth product and 6V/μs slew rate which enables high converter bandwidth for fast transient performance. The resulting PWM duty ratio ranges from 0% to 100%. The ISL6525 protects against over-current conditions by inhibiting PWM operation. The ISL6525 monitors the current by using the $r_{DS(ON)}$ of the upper MOSFET which eliminates the need for a current sensing resistor. ## Ordering Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>DWG.# | |--------------------------|---------------------|-------------------------|---------------| | ISL6525CB | 0 to 70 | 14 Ld SOIC | M14.15 | | ISL6525CBZ<br>(See Note) | 0 to 70 | 14 Ld SOIC<br>(Pb-free) | M14.15 | <sup>\*</sup>Add "-T" suffix to part number for tape and reel packaging. NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### **Features** - Drives Two N-Channel MOSFETs - Operates From +5V or +12V Input - Simple Single-Loop Control Design - Voltage-Mode PWM Control - Fast Transient Response - High-Bandwidth Error Amplifier - Full 0% to 100% Duty Ratio - Excellent Output Voltage Regulation - 1.20V Internal Reference - ±1% Over Line Voltage and Temperature - Programmable delay for PGOOD signal - Over-Current Fault Monitor - Does Not Require Extra Current Sensing Element - Uses MOSFETs r<sub>DS(ON)</sub> - Small Converter Size - Constant Frequency Operation - 200kHz Free-Running Oscillator Programmable from 50kHz to Over 1MHz - 14 Pin, SOIC Package - Pb-Free Available (RoHS Compliant) # **Applications** - Power Supply for Various Microprocessors - VTT Regulation for VRM8.5 - High-Power 5V to 3.xV DC-DC Regulators - Low-Voltage Distributed Power Supplies #### **Pinout** ISL6525 (SOIC) TOP VIEW # Typical Application # **Block Diagram** ## **Absolute Maximum Ratings** | Supply Voltage, V <sub>CC</sub> | +15.0V | |---------------------------------|-------------------------------------| | Boot Voltage, VBOOT - VPHASE | +15.0V | | Input, Output or I/O Voltage | .GND -0.3V to V <sub>CC</sub> +0.3V | | ESD Classification | Class 2 | ## **Operating Conditions** | Supply Voltage, V <sub>CC</sub> | +12V ±10% | |---------------------------------|---------------------------------------| | Ambient Temperature Range | 0°C to 70°C | | Junction Temperature Range | $.0^{0}\text{C}$ to $125^{0}\text{C}$ | ## **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------------------------| | SOIC Package | 117 | | Maximum Junction Temperature | 150 <sup>0</sup> C | | Maximum Storage Temperature Range65 | 5 <sup>0</sup> C to 150 <sup>0</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (Lead tips only) | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. ## **Electrical Specifications** Recommended Operating Conditions, Unless Otherwise Noted | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|--------------------|-----------------------------------------------------------------------|----------|------|-------|------------------| | VCC SUPPLY CURRENT | • | | <b>"</b> | | | | | Nominal Supply | Icc | EN = V <sub>CC</sub> ; UGATE and LGATE Open | - | 5 | - | mA | | Shutdown Supply | | EN = 0V | - | 50 | 100 | μΑ | | POWER-ON RESET | <u>'</u> | | | | | | | Rising V <sub>CC</sub> Threshold | | V <sub>OCSET</sub> = 4.5VDC | - | - | 10.4 | V | | Falling V <sub>CC</sub> Threshold | | V <sub>OCSET</sub> = 4.5VDC | 8.2 | - | - | V | | Enable - Input threshold Voltage | | V <sub>OCSET</sub> = 4.5VDC | 0.8 | - | 2.0 | V | | Rising V <sub>OCSET</sub> Threshold | | | - | 1.27 | - | V | | OSCILLATOR | | | | | | | | Free Running Frequency | | R <sub>T</sub> = OPEN, V <sub>CC</sub> = 12 | 185 | 200 | 215 | kHz | | Total Variation | | $6k\Omega$ < R <sub>T</sub> to GND < $200k\Omega$ | -15 | - | +15 | % | | Ramp Amplitude | ΔV <sub>OSC</sub> | SC R <sub>T</sub> = OPEN | | 1.9 | - | V <sub>P-P</sub> | | REFERENCE | | | | | | | | Reference Voltage | | | 1.188 | 1.20 | 1.212 | V | | ERROR AMPLIFIER | · | | | | | | | DC Gain | | | - | 88 | - | dB | | Gain-Bandwidth Product | GBW | | - | 15 | - | MHz | | Slew Rate | SR | COMP = 10pF | - | 6 | - | V/μs | | GATE DRIVERS | | | | | | | | Upper Gate Source | IUGATE | V <sub>BOOT</sub> - V <sub>PHASE</sub> = 12V, V <sub>UGATE</sub> = 6V | 350 | 500 | - | mA | | Upper Gate Sink | R <sub>UGATE</sub> | I <sub>LGATE</sub> = 0.3A | - | 5.5 | 10 | W | | Lower Gate Source | I <sub>LGATE</sub> | V <sub>CC</sub> = 12V, V <sub>LGATE</sub> = 6V | 300 | 450 | - | mA | | Lower Gate Sink | R <sub>LGATE</sub> | I <sub>LGATE</sub> = 0.3A | - | 3.5 | 6.5 | W | | PROTECTION | | | | | | | | OCSET Current Source | IOCSET | V <sub>OCSET</sub> = 4.5VDC | 170 | 200 | 230 | μΑ | | Soft Start Current | I <sub>SS</sub> | | - | 10 | - | μΑ | | PGOOD DELAY | · | | | | | | | Discharge Current Source | | | 5.5 | 10 | 14.5 | μΑ | | NMOS gate threshold voltage | | | - | 2 | - | ٧ | ## Typical Performance Curves FIGURE 1. RT RESISTANCE vs FREQUENCY ## Functional Pin Descriptions ## RT (Pin 1) This pin provides oscillator switching frequency adjustment. By placing a resistor ( $R_T$ ) from this pin to GND, the nominal 200kHz switching frequency is increased according to the following equation: $$Fs \approx 200 \, kHz + \frac{5 \bullet 10^6}{R_T(k\Omega)} \qquad (R_T \text{ to GND})$$ Conversely, connecting a pull-up resistor ( $R_T$ ) from this pin to $V_{CC}$ reduces the switching frequency according to the following equation.: Fs $$\approx 200 \, \text{kHz} - \frac{4 \cdot 10^7}{R_T(k\Omega)}$$ (R<sub>T</sub> to 12V) #### OCSET (Pin 2) Connect a resistor ( $R_{OCSET}$ ) from this pin to the drain of the upper MOSFET. $R_{OCSET}$ , an internal 200 $\mu$ A current source ( $I_{OCS}$ ), and the upper MOSFET on-resistance ( $r_{DS(ON)}$ ) set the converter over-current (OC) trip point according to the following equation: $$I_{PEAK} = \frac{I_{OCS} \cdot R_{OCSET}}{r_{DS(ON)}}$$ An over-current trip cycles the soft-start function. #### SS (Pin 3) Connect a capacitor from this pin to ground. This capacitor, along with an internal $10\mu A$ current source, sets the soft-start interval of the converter. ## COMP (Pin 4) and FB (Pin 5) COMP and FB are the available external pins of the error amplifier. The FB pin is the inverting input of the error amplifier and the COMP pin is the error amplifier output. These pins are used to compensate the voltage-control feedback loop of the converter. FIGURE 2. BIAS SUPPLY CURRENT vs FREQUENCY #### GND (Pin 6) Signal ground for the IC. All voltage levels are measured with respect to this pin. #### PGOOD (Pin 7) PGOOD is an open-drain output used to indicate the status of the converter output voltage. This pin is pulled low when the converter output is not within $\pm 10\%$ of the set voltage. A delay time can be programmed using the DELAY pin (pin 14). See Pin 14 description for more information. #### PHASE (Pin 8) Connect the PHASE pin to the upper MOSFET source. This pin is used to monitor the voltage drop across the MOSFET for over-current protection. This pin also provides the return path for the upper gate drive. ## UGATE (Pin 9) Connect UGATE to the upper MOSFET gate. This pin provides the gate drive for the upper MOSFET. ## **BOOT** (Pin 10) This pin provides bias voltage to the upper MOSFET driver. A bootstrap circuit may be used to create a BOOT voltage suitable to drive a standard N-Channel MOSFET. #### PGND (Pin 11) This is the power ground connection. Tie the lower MOSFET source to this pin. #### LGATE (Pin 12) Connect LGATE to the lower MOSFET gate. This pin provides the gate drive for the lower MOSFET. #### VCC (Pin 13) Provide a 12V bias supply for the chip to this pin. ## DELAY (Pin 14) This pin is used to program the delay of the PGOOD (pin 7) signal by placing a capacitor between this pin and GND or VCC. The external capacitor only delays the rising edge of PGOOD signal, not the falling edge. An internal hysteresis guarantees glitch-free transition of PGOOD. Refer to Programming PGOOD Delay Time section for more information. ## Functional Description #### Initialization The ISL6525 automatically initializes upon receipt of power. Special sequencing of the input supplies is not necessary. The Power-On Reset (POR) function continually monitors the input supply voltages. The POR monitors the bias voltage at the VCC pin and the input voltage (V $_{\rm IN}$ ) on the OCSET pin. The level on OCSET is equal to V $_{\rm IN}$ less a fixed voltage drop (see overcurrent protection). The POR function initiates soft start operation after both input supply voltages exceed their POR thresholds. For operation with a single +12V power source, V $_{\rm IN}$ and V $_{\rm CC}$ are equivalent and the +12V power source must exceed the rising VCC threshold before POR initiates operation. #### Soft Start The POR function initiates the soft start sequence. An internal 10μA current source charges an external capacitor (CSS) on the SS pin to 4V. Soft start clamps the error amplifier output (COMP pin) and reference input (+ terminal of error amp) to the SS pin voltage. Figure 3 shows the soft start interval with $C_{SS} = 0.1 \mu F$ . Initially the clamp on the error amplifier (COMP pin) controls the converter's output voltage. At t1 in Figure 3, the SS voltage reaches the valley of the oscillator's triangle wave. The oscillator's triangular waveform is compared to the ramping error amplifier voltage. This generates PHASE pulses of increasing width that charge the output capacitor(s). This interval of increasing pulse width continues to t2. With sufficient output voltage, the clamp on the reference input controls the output voltage. This is the interval between to and t<sub>3</sub> in Figure 3. At t<sub>3</sub> the SS voltage exceeds the reference voltage and the output voltage is in regulation. This method provides a rapid and controlled output voltage rise. FIGURE 3. SOFT-START INTERVAL #### **Over-Current Protection** The over-current function protects the converter from a shorted output by using the upper MOSFETs on-resistance, $r_{DS(ON)}$ to monitor the current. This method enhances the converter's efficiency and reduces cost by eliminating a current sensing resistor. The over-current function cycles the soft-start function in a hiccup mode to provide fault protection. A resistor (ROCSET) programs the over-current trip level. An internal 200µA (typical) current sink develops a voltage across ROCSET that is reference to VIN. When the voltage across the upper MOSFET (also referenced to V<sub>IN</sub>) exceeds the voltage across R<sub>OCSET</sub>, the over-current function initiates a soft-start sequence. The soft-start function discharges $C_{SS}$ with a $10\mu A$ current sink and inhibits PWM operation. The soft-start function recharges C<sub>SS</sub>, and PWM operation resumes with the error amplifier clamped to the SS voltage. Should an overload occur while recharging CSS, the soft start function inhibits PWM operation while fully charging C<sub>SS</sub> to 4V to complete its cycle. Figure 4 shows this operation with an overload condition. Note that, in this particular application, the inductor current increases to over 15A during the CSS charging interval and causes an over-current trip. The converter dissipates very little power with this method. The measured average input power for the conditions of Figure 4 is 2.5W. FIGURE 4. OVER-CURRENT OPERATION The over-current function will trip at a peak inductor current $(I_{PEAK})$ determined by: $$I_{PEAK} = \frac{I_{OCSET} \cdot R_{OCSET}}{r_{DS(ON)}}$$ where $I_{OCSET}$ is the internal OCSET current source (200 $\mu$ A - typical). The OC trip point varies mainly due to the MOSFETs $r_{DS(ON)}$ variations. To avoid over-current tripping in the normal operating load range, find the $R_{OCSET}$ resistor from the equation above with: The maximum r<sub>DS(ON)</sub> at the highest junction temperature. - 2. The minimum $I_{OCSET}$ from the specification table. - 3. Determine $I_{PEAK}$ for $I_{PEAK} > I_{OUT(MAX)} + (\Delta I)/2$ , where $\Delta I$ is the output inductor ripple current. For an equation for the ripple current see the section under component guidelines titled 'Output Inductor Selection'. A small ceramic capacitor should be placed in parallel with R<sub>OCSET</sub> to smooth the voltage across R<sub>OCSET</sub> in the presence of switching noise on the input voltage. ## Programming PGOOD Delay Time The PGOOD rising edge delay can be programmed by connecting a small capacitor $C_{DELAY}$ between the DELAY pin and GND. The rising-edge delay is determined by the $10\mu A$ discharging current source $I_{DISCH}$ , the voltage difference between VCC and the gate threshold voltage $V_{TH}$ of the opendrain FET, and the capacitor value. The delay time $t_{DELAY}$ can be calculated with the following equation, $$t_{\text{DELAY}} = \frac{C_{\text{DELAY}}(\text{VCC} - \text{V}_{\text{TH}})}{\text{I}_{\text{DISCH}}}$$ $V_{TH}$ is typically 2V, VCC is 12V, and $I_{DISCH}$ is $10\mu A$ . Thus, 1nF of $C_{DELAY}$ leads to 1ms of delay time typically. ## **Application Guidelines** #### Layout Considerations As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible using ground plane construction or single point grounding. FIGURE 5. PRINTED CIRCUIT BOARD POWER AND GROUND PLANES OR ISLANDS Figure 5 shows the critical power components of the converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The components shown in Figure 6 should be located as close together as possible. Please note that the capacitors $C_{IN}$ and $C_{O}$ each represent numerous physical capacitors. Locate the ISL6525 within 3 inches of the MOSFETs, Q1 and Q2. The circuit traces for the MOSFETs' gate and source connections from the ISL6525 must be sized to handle up to 1A peak current. Figure 6 shows the circuit traces that require additional layout consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage current paths on the SS PIN and locate the capacitor, $C_{\rm SS}$ close to the SS pin because the internal current source is only $10\mu A$ . Provide local $V_{\rm CC}$ decoupling between VCC and GND pins. Locate the capacitor, $C_{\rm BOOT}$ as close as practical to the BOOT and PHASE pins. FIGURE 6. PRINTED CIRCUIT BOARD SMALL SIGNAL LAYOUT GUIDELINES FIGURE 7. VOLTAGE - MODE BUCK CONVERTER COMPENSATION DESIGN #### Feedback Compensation Figure 7 highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage $(V_{\mbox{OUT}})$ is regulated to the Reference voltage level. The error amplifier (Error Amp) output (V<sub>E/A</sub>) is compared with the oscillator (OSC) triangular wave to provide a pulse-width modulated (PWM) wave with an amplitude of V<sub>IN</sub> at the PHASE node. The PWM wave is smoothed by the output filter $(L_O \text{ and } C_O).$ The modulator transfer function is the small-signal transfer function of V<sub>OUT</sub>/V<sub>E/A</sub>. This function is dominated by a DC Gain and the output filter ( $L_O$ and $C_O$ ), with a double pole break frequency at F<sub>LC</sub> and a zero at F<sub>ESR</sub>. The DC Gain of the modulator is simply the input voltage (V<sub>IN</sub>) divided by the peak-to-peak oscillator voltage $\Delta V_{OSC}$ . ## Modulator Break Frequency Equations $$\mathsf{F}_{\mathsf{LC}} = \frac{1}{2\pi \bullet \sqrt{\mathsf{L}_{\mathsf{O}} \bullet \mathsf{C}_{\mathsf{O}}}} \qquad \qquad \mathsf{F}_{\mathsf{ESR}} = \frac{1}{2\pi \bullet (\mathsf{ESR} \bullet \mathsf{C}_{\mathsf{O}})}$$ $$F_{ESR} = \frac{1}{2\pi \cdot (ESR \cdot C_0)}$$ The compensation network consists of the error amplifier (internal to the ISL6525) and the impedance networks Z<sub>IN</sub> and ZFB. The goal of the compensation network is to provide a closed loop transfer function with the highest 0dB crossing frequency (f<sub>0dB</sub>) and adequate phase margin. Phase margin is the difference between the closed loop phase at fodB and 180 degrees. The equations below relate the compensation network's poles, zeros and gain to the components (R1, R2, R3, C1, C2, and C3) in Figure 8. Use these guidelines for locating the poles and zeros of the compensation network: ## Compensation Break Frequency Equations $$\mathsf{F}_{\mathsf{Z}\mathsf{1}} = \frac{\mathsf{1}}{\mathsf{2}\pi \bullet \mathsf{R}\mathsf{2} \bullet \mathsf{C}\mathsf{1}}$$ $$\mathsf{F}_{\mathsf{Z}1} = \frac{1}{2\pi \bullet \mathsf{R}2 \bullet \mathsf{C}1} \qquad \qquad \mathsf{F}_{\mathsf{P}1} = \frac{1}{2\pi \bullet \mathsf{R}2 \bullet \left(\frac{\mathsf{C}1 \bullet \mathsf{C}2}{\mathsf{C}1 + \mathsf{C}2}\right)}$$ $$F_{Z2} = \frac{1}{2\pi \cdot (R1 + R3) \cdot C3}$$ $F_{P2} = \frac{1}{2\pi \cdot R3 \cdot C3}$ $$\mathsf{F}_{\mathsf{P2}} = \frac{1}{2\pi \bullet \mathsf{R3} \bullet \mathsf{C3}}$$ - 1. Pick Gain (R2/R1) for desired converter bandwidth - 2. Place 1<sup>ST</sup> Zero Below Filter's Double Pole (~75% F<sub>I C</sub>) - 3. Place 2<sup>ND</sup> Zero at Filter's Double Pole - 4. Place 1<sup>ST</sup> Pole at the ESR Zero - 5. Place 2<sup>ND</sup> Pole at Half the Switching Frequency - 6. Check Gain against Error Amplifier's Open-Loop Gain - 7. Estimate Phase Margin Repeat if Necessary Figure 8 shows an asymptotic plot of the DC-DC converter's gain vs frequency. The actual Modulator Gain has a high gain peak do to the high Q factor of the output filter and is not shown in Figure 8. Using the above guidelines should give a Compensation Gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at F<sub>P2</sub> with the capabilities of the error amplifier. The Closed Loop Gain is constructed on the log-log graph of Figure 8 by adding the Modulator Gain (in dB) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain. FIGURE 8. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN The compensation gain uses external impedance networks Z<sub>FB</sub> and Z<sub>IN</sub> to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with -20dB/decade slope and a phase margin greater than 45 degrees. Include worst case component variations when determining phase margin. # Component Selection Guidelines #### **Output Capacitor Selection** An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout. Modern microprocessors produce transient load rates above 1A/ns. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (effective series resistance) and voltage rating requirements rather than actual capacitance requirements. High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. For example, Intel recommends that the high frequency decoupling for the Pentium Pro be composed of at least forty (40) 1.0µF ceramic capacitors in the 1206 surface-mount package. Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor. #### **Output Inductor Selection** The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations: $$\Delta I = \frac{V_{IN} - V_{OUT}}{Fs \times L} \bullet \frac{V_{OUT}}{V_{IN}} \qquad \Delta V_{OUT} = \Delta I \times ESR$$ Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient. One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the ISL6525 will provide either 0% or 100% duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required. The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load: $$t_{\text{RISE}} = \frac{L_{\text{O}} \times I_{\text{TRAN}}}{V_{\text{IN}} - V_{\text{OUT}}} \qquad \quad t_{\text{FALL}} = \frac{L_{\text{O}} \times I_{\text{TRAN}}}{V_{\text{OUT}}}$$ where: $I_{TRAN}$ is the transient load current step, $t_{RISE}$ is the response time to the application of load, and $t_{FALL}$ is the response time to the removal of load. With a +5V input source, the worst case response time can be either at the application or removal of load and dependent upon the output voltage setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time. #### Input Capacitor Selection Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time Q1 turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of Q1 and the source of Q2 The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately 1/2 the DC load current. For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MV-GX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested. #### MOSFET Selection/Considerations The ISL6525 requires 2 N-Channel power MOSFETs. These should be selected based upon $r_{DS(ON)}$ , gate supply requirements, and thermal management requirements. In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty factor (see the equations below). Only the upper MOSFET exhibits switching losses, since the schottky rectifier clamps the switching node before the synchronous rectifier turns on. $$P_{UPPER} = I_O^2 \times r_{DS(ON)} \times D + \frac{1}{2} \text{ lo } \times V_{IN} \times t_{SW} \times Fs$$ $$P_{IOWER} = I_O^2 \times r_{DS(ON)} \times (1 - D)$$ where: D is the duty cycle = $V_O / V_{IN}$ , $t_{SW}$ is the switching interval, and Fs is the switching frequency. These equations assume linear voltage-current transitions and do not adequately model power loss due the reverse-recovery of the lower MOSFETs body diode. The gate-charge losses are dissipated by the ISL6525 and don't heat the MOSFETs. However, large gate-charge increases the switching interval, t<sub>SW</sub> which increases the upper MOSFET switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow. Standard-gate MOSFETs are normally recommended for use with the ISL6525. However, logic-level gate MOSFETs can be used under special circumstances. The input voltage, upper gate drive level, and the MOSFETs absolute gate-to-source voltage rating determine whether logic-level MOSFETs are appropriate. Figure 9 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from $V_{CC}$ . The boot capacitor, $C_{BOOT}$ develops a floating supply voltage referenced to the PHASE pin. This supply is refreshed each cycle to a voltage of $V_{CC}$ less the boot diode drop $(V_D)$ when the lower MOSFET, Q2 turns on. A logic-level MOSFET can only be used for Q1 if the MOSFETs absolute gate-to-source voltage rating exceeds the maximum voltage applied to $V_{CC}$ . For Q2, a logic-level MOSFET can be used if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to PVCC. FIGURE 9. UPPER GATE DRIVE - BOOTSTRAP OPTION Figure 10 shows the upper gate drive supplied by a direct connection to $V_{CC}$ . This option should only be used in converter systems where the main input voltage is +5 VDC or less. The peak upper gate-to-source voltage is approximately VCC less the input supply. For +5V main power and +12 VDC for the bias, the gate-to-source voltage of Q1 is 7V. A logic-level MOSFET is a good choice for Q1 and a logic-level MOSFET can be used for Q2 if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to PVCC. FIGURE 10. UPPER GATE DRIVE - DIRECT VCC DRIVE OPTION #### Schottky Selection Rectifier D2 is a clamp that catches the negative inductor swing during the dead time between turning off the lower MOSFET and turning on the upper MOSFET. The diode must be a Schottky type to prevent the lossy parasitic MOSFET body diode from conducting. It is acceptable to omit the diode and let the body diode of the lower MOSFET clamp the negative inductor swing, but efficiency could slightly decrease as a result. The diode's rated reverse breakdown voltage must be greater than the maximum input voltage. # ISL6525 DC-DC Converter Application Circuit The figure below shows an application circuit of a DC-DC converter. Detailed information on the circuit, including a complete Bill-of-Materials and circuit board description, can be found in application note AN9916. #### Component Selection Notes: - $\text{CIN } \text{ } 330 \mu\text{F } 25 \text{W VDC}, \text{ Rubycon ZA series or equivalent}$ - COUT $-1000\mu F$ 6.3W VDC, Rubycon ZA series or equivalent - L1 Core: Micrometals T44-52; Winding: 12 Turns of 19AWG - Q1 Intersil MOSFET; HUF76121D - Q2 Intersil MOSFET; HUF76129D FIGURE 11. DC-DC CONVERTER APPLICATION CIRCUIT © Copyright Intersil Americas LLC 2005-2017. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> # Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M14.15 (JEDEC MS-012-AB ISSUE C) 14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES MILLIMETERS | | | | | |--------|--------------------|--------|----------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.3367 | 0.3444 | 8.55 | 8.75 | 3 | | Е | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 BSC | | 1.27 BSC | | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 1 | 14 | | 4 | 7 | | α | 0° | 8º | 0° | 8º | - | Rev. 0 12/93