# ISL54060, ISL54061 Negative Signal Swing, Sub-ohm, Dual SPST Single Supply Switch FN6580 Rev 2.00 November 3, 2009 The Intersil ISL54060 and ISL54061 devices are a low ON-resistance, low voltage, bi-directional, dual single-pole/single-throw (SPST) analog switch. It is designed to operate from a single +1.8V to +6.5V supply and pass signals that swing down to 6.5V below the positive supply rail. Targeted applications include battery powered equipment that benefit from low $r_{ON} \, (0.56\Omega)$ , low power consumption (8nA) and fast switching speeds $(t_{ON}$ = 55ns, $t_{OFF}$ = 18ns). The digital inputs are 1.8V logic-compatible up to a +3V supply. The ISL54060, ISL54061 are offered in a small form factor package, alleviating board space limitations. It is available in a tiny 10 Ld 1.8 x 1.4mm $\mu TQFN$ or 10 Ld 3x3mm TDFN package. The ISL54060 is a committed dual single-pole/single-throw (SPST) that consist of two normally open (NO) switches with independent logic control. The ISL54061 is a committed dual single-pole/single-throw (SPST) that consist of two normally closed (NC) switches with independent logic control. **TABLE 1. FEATURES AT A GLANCE** | | ISL54060 | ISL54061 | | | |----------------------------------------|---------------------------|-------------|--|--| | Number of Switches | 2 | 2 | | | | sw | SPST NO | SPST NC | | | | 4.3V r <sub>ON</sub> | $0.65\Omega$ $0.65\Omega$ | | | | | 4.3V t <sub>ON</sub> /t <sub>OFF</sub> | 43ns/23ns | 43ns/23ns | | | | 2.7V r <sub>ON</sub> | 0.9Ω | $0.9\Omega$ | | | | 2.7V t <sub>ON</sub> /t <sub>OFF</sub> | 55ns/18ns | 55ns/18ns | | | | 1.8V r <sub>ON</sub> | 1.8Ω | 1.8Ω | | | | 1.8V t <sub>ON</sub> /t <sub>OFF</sub> | 145ns/28ns 145ns/28r | | | | | Packages | 10 Ld μTQFN, 10 Ld TDFN | | | | #### **Features** - · Pb-Free (RoHS Compliant) - Negative Signal Swing (Max 6.5V Below V+) | • | ON-Resistance (r <sub>ON</sub> ) | |---|----------------------------------------------------------------------------------------------------------------------------------| | | - V+ = +4.5V $\dots \dots \dots$ | | | - V+ = +4.3V $\dots \dots \dots$ | | | - V+ = $+2.7$ V | | | - V+ = +1.8V | | • | $r_{\mbox{ON}}$ Matching Between Channels | | • | $r_{\mbox{ON}}$ Flatness Across Signal Range | | • | Low THD+N @ $32\Omega$ Load 0.02% | | • | Single Supply Operation +1.8V to +6.5V | | • | Low Power Consumption @ 3V (PD) $$ 24nW | | • | Fast Switching Action (V+ = +4.3V) | | | - t <sub>ON</sub> | | | - t <sub>OFF</sub> | | | | - · Guaranteed Break-before-Make - 1.8V Logic Compatible (+3V supply) - Low I+ Current when V<sub>INH</sub> is not at the V+ Rail - Available in 10 Ld µTQFN 1.8x1.4mm and 10 Ld 3x3mm TDFN • ESD HBM Rating ......>6kV ## **Applications** - · Audio and Video Switching - · Battery powered, Handheld, and Portable Equipment - MP3 and Multimedia Players - Cellular/mobile Phones - Pagers - Laptops, Notebooks, Palmtops - · Portable Test and Measurement - · Medical Equipment #### Related Literature - Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note AN557 "Recommended Test Procedures for Analog Switches" Page 1 of 15 ## **Pinouts** (Note 1) ISL54061 (10 LD TDFN) TOP VIEW NC COM1 NC1 GND 5 10 IN2 9 NC 8 COM2 7 NC2 6 V+ #### NOTE: 1. Switches Shown for INx = Logic "0". #### Truth Table | INx | ISL54060<br>NOx to COMx | ISL54061<br>NCx to COMx | |-----|-------------------------|-------------------------| | 0 | OFF | ON | | 1 | ON | OFF | NOTE: Logic "0" $\leq$ 0.5V. Logic "1" $\geq$ 1.4V with a 3V supply. # Pin Descriptions | PIN | FUNCTION | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------| | V+ | IC Power Supply (+1.8V to +6.5V). Decouple V+ to ground by placing a 0.1µF capacitor at the V+ and GND supply lines as near as the IC as possible. | | GND | Ground Connection | | INx | Digital Control Input | | COM | Analog Switch Common Pin | | NOx | Analog Switch Normally Open Pin | | NCx | Analog Switch Normally Closed Pin | | NC | No Connect | # **Ordering Information** | PART<br>NUMBER | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # | |--------------------------------|-----------------|---------------------|----------------------------------|----------------| | ISL54060IRTZ<br>(Note 3) | 4060 | -40 to +85 | 10 Ld 3x3 TDFN | L10.3x3A | | ISL54060IRTZ-T<br>(Notes 2, 3) | 4060 | -40 to +85 | 10 Ld 3x3 TDFN (Tape and Reel) | L10.3x3A | | ISL54060IRUZ-T<br>(Notes 2, 4) | Y | -40 to +85 | 10 Ld Thin μTQFN (Tape and Reel) | L10.1.8x1.4A | | ISL54061IRTZ<br>(Note 3) | 4061 | -40 to +85 | 10 Ld 3x3 TDFN | L10.3x3A | | ISL54061IRTZ-T<br>(Notes 2, 3) | 4061 | -40 to +85 | 10 Ld 3x3 TDFN (Tape and Reel) | L10.3x3A | | ISL54061IRUZ-T<br>(Notes 2, 4) | W | -40 to +85 | 10 Ld Thin μTQFN (Tape and Reel) | L10.1.8x1.4A | - 2. Please refer to TB347 for details on reel specifications. - 3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 4. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. # Absolute Maximum Ratings V+ to GND -0.5 to 7.0V Input Voltages NOx, NCx (Note 5) (V+ - 7V) to ((V+) + 0.5V) Invalidation (V+) + 0.5V) Output Voltages COMx (Note 5) (V+ - 7V) to ((V+) + 0.5V) Continuous Current NOx, NCx, or COMx Peak Current NOx, NCx, or COMx (Pulsed 1ms, 10% Duty Cycle, Max) ±500mA ESD Rating: +500mA Human Body Model >6kV Machine Model >400V Charged Device Model >1.5kV #### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ | (°C/W | ) θ <sub>JC</sub> | (°C/W) | |----------------------------------------|---------------|-------|-------------------|---------| | 10 Ld 3x3 TDFN Package (Notes 6 and | d 8) | 52 | | 18 | | 10 Ld μTQFN Package (Note 7) | | 154 | | N/A | | Maximum Junction Temperature (Plastic | Packa | age) | | +150°C | | Maximum Storage Temperature Range | | 6 | 65°C to | +150°C | | Pb-Free Reflow Profile | | | see lin | k below | | http://www.intersil.com/pbfree/Pb-Free | Reflov | w.asp | | | #### **Operating Conditions** | Temperature Range | -40°C to +85°C | |--------------------|----------------| | Power Supply Range | +1.8V to +6.5V | AUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 5. Signals on NC, NO, IN, or COM exceeding V+ or GND by the specified amount are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 6. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. - 7. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. - 8. For $\theta_{\rm JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. Electrical Specifications - 5V Supply Test Conditions: V+ = +4.5V to +5.5V, GND = 0V, V<sub>INH</sub> = 2.4V, V<sub>INL</sub> = 0.8V (Note 9), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 10, 11) | TYP | MAX<br>(Notes 10, 11) | UNITS | |-------------------------------------------------|---------------------------------------------------------------------------------------|--------------|-----------------------|-------|-----------------------|-------| | ANALOG SWITCH CHARACTERIS | TICS | | | | | | | ON-Resistance, r <sub>ON</sub> | $V+ = 4.5V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = (V+ -6.5)$ | 25 | - | 0.52 | - | Ω | | | to V+, (See Figure 4) | Full | - | 0.68 | - | Ω | | r <sub>ON</sub> Matching Between Channels, | $V+ = 4.5V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = Voltage$ | 25 | - | 10 | - | mΩ | | $\Delta R_{ON}$ | at max r <sub>ON,</sub> (Note 13) | Full | - | 13.1 | - | mΩ | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | $V+ = 4.5V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = (V+ -6.5)$ | 25 | - | 0.11 | - | Ω | | | to V+, (Note 12) | Full | - | 0.14 | - | Ω | | NO or NC OFF Leakage Current, | V+ = 5V, V <sub>COM</sub> = -1.5V, 5V, V <sub>NO</sub> or V <sub>NC</sub> = 5V, | 25 | - | -8.13 | - | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | -1.5V | Full | - | -0.4 | - | μA | | COM ON Leakage Current, | $V_{+}$ = 5V, $V_{COM}$ = -1.5V, 5V, $V_{NO}$ or $V_{NC}$ = Float | 25 | - | -4.42 | - | nA | | ICOM(ON) | | Full | - | -0.33 | - | μA | | DYNAMIC CHARACTERISTICS | 1 | | | | 1 | | | Turn-ON Time, t <sub>ON</sub> | $V + = 4.5V$ , $V_{NO}$ or $V_{NC} = 3.0V$ , $R_L = 50\Omega$ , | 25 | - | 35 | - | ns | | | C <sub>L</sub> = 35pF (see Figure 1) | Full | - | 30 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V$ + = 4.5 $V$ , $V_{NO}$ or $V_{NC}$ = 3.0 $V$ , $R_L$ = 50 $\Omega$ , | 25 | - | 10 | - | ns | | | C <sub>L</sub> = 35pF (see Figure 1) | Full | - | 15 | - | ns | | Charge Injection, Q | $V_G$ = 0V, $R_G$ = 0 $\Omega$ , $C_L$ = 1.0nF (see Figure 2) | 25 | - | 170 | - | pC | | OFF-Isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ (see Figure 3) | 25 | - | 60 | - | dB | | Crosstalk (Channel-to-Channel) | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 1MHz, $V_{COM}$ = 1 $V_{RMS}$ (see Figure 5) | 25 | - | -75 | - | dB | | Total Harmonic Distortion | $f = 20$ Hz to $20$ kHz, $V_{COM} = 0.5V_{P-P}$ , $R_{L} = 32\Omega$ | 25 | - | 0.02 | - | % | | -3dB Bandwidth | $V_{COM}$ = $1V_{RMS}$ , $R_L$ = $50\Omega$ , $C_L$ = $5pF$ | 25 | - | 60 | - | MHz | | NO x or NCx OFF Capacitance, C <sub>OFF</sub> | f = 1MHz (see Figure 6) | 25 | - | 36 | - | pF | | COMx ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz (See Figure 6) | 25 | - | 88 | - | pF | # Electrical Specifications - 5V Supply Test Conditions: V+ = +4.5V to +5.5V, GND = 0V, V<sub>INH</sub> = 2.4V, V<sub>INL</sub> = 0.8V (Note 9), Unless Otherwise Specified. (Continued) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 10, 11) | TYP | MAX<br>(Notes 10, 11) | UNITS | |----------------------------------------------------|---------------------------------------|--------------|-----------------------|-------|-----------------------|-------| | POWER SUPPLY CHARACTERIST | ics | | 1 | | 1 | | | Positive Supply Current, I+ | V+ = 5.5V, V <sub>IN</sub> = 0V or V+ | 25 | - | 0.008 | 0.1 | μΑ | | | | Full | - | 1.41 | - | μΑ | | DIGITAL INPUT CHARACTERISTIC | S | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.8 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 2.4 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 5.5V, V <sub>IN</sub> = 0V or V+ | 25 | -0.1 | - | 0.1 | μΑ | | | | Full | - | 0.3 | - | μΑ | # **Electrical Specifications - 4.3V Supply**Test Conditions: V+ = +3.9V to +4.5V, GND = 0V, $V_{INH} = 1.6V$ , $V_{INL} = 0.5V$ (Note 9), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 10, 11) | TYP | MAX<br>(Notes 10, 11) | UNITS | |-------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------|-----------------------|-------|-----------------------|-------| | ANALOG SWITCH CHARACTERIS | TICS | 1 | | | | I. | | ON-Resistance, r <sub>ON</sub> | V+ = 4.3V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = | 25 | - | 0.65 | - | Ω | | | (V+ -6.5V) to V+ (see Figure 4) | Full | - | 0.72 | - | Ω | | r <sub>ON</sub> Matching Between Channels, | $V+ = 4.3V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = Voltage$ | 25 | - | 10 | - | mΩ | | $\Delta r_{ON}$ | at max r <sub>ON,</sub> (Note 13) | Full | - | 15 | - | mΩ | | $r_{ON}$ Flatness, $R_{FLAT(ON)}$ | V+ = 4.3V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = (V+ -6.5V) to V+, (Note 12) | 25 | - | 0.1 | - | Ω | | | | Full | - | 0.14 | - | Ω | | NO or NC OFF Leakage Current, | $V = 4.3V$ , $V_{COM} = -1.2V$ , $4.3V$ , $V_{NO}$ or $V_{NC} = 4.3V$ , | 25 | -0.1 | - | 0.1 | μA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | -1.2V | Full | -1 | -0.33 | 1 | μA | | COM ON Leakage Current, | V+ = 4.3V, V <sub>COM</sub> = -1.2V, 4.3V, V <sub>NO</sub> or | 25 | -0.1 | - | 0.1 | μA | | ICOM(ON) | V <sub>NC</sub> = Float | Full | -1 | -0.33 | 1 | μA | | DYNAMIC CHARACTERISTICS | | | | | | • | | Turn-ON Time, t <sub>ON</sub> | V+ = 3.9V, $V_{NO}$ or $V_{NC}$ = 3.0V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF (see Figure 1) | 25 | - | 43 | - | ns | | | | Full | - | 50 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | C <sub>L</sub> = 35pF (see Figure 1) | 25 | - | 23.1 | - | ns | | | | Full | - | 23.2 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ (see Figure 2) | 25 | - | 200 | - | рС | | OFF-Isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ (see Figure 3) | 25 | - | 60 | - | dB | | Crosstalk (Channel-to-Channel) | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 1MHz, $V_{COM}$ = 1 $V_{RMS}$ (see Figure 5) | 25 | - | -75 | - | dB | | Total Harmonic Distortion | $f = 20$ Hz to $20$ kHz, $V_{COM} = 2V_{P-P}$ , $R_L = 32\Omega$ | 25 | - | 0.04 | - | % | | NOx or NCx OFF Capacitance,<br>C <sub>OFF</sub> | f = 1MHz (see Figure 6) | 25 | - | 36 | - | pF | | COMx ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz (see Figure 6) | 25 | - | 88 | - | pF | | POWER SUPPLY CHARACTERIST | ics | | • | | • | | | Positive Supply Current, I+ | V+ = +4.5V, V <sub>IN</sub> = 0V or V+ | 25 | - | 0.003 | 0.1 | μΑ | | | | Full | - | 0.9 | - | μΑ | | Positive Supply Current, I+ | V+ = +4.2V, V <sub>IN</sub> = 2.85V | 25 | - | 0.78 | 12 | μA | # Electrical Specifications - 4.3V SupplyTest Conditions: V+ = +3.9V to +4.5V, GND = 0V, V<sub>INH</sub> = 1.6V, V<sub>INL</sub> = 0.5V (Note 9), Unless Otherwise Specified. (Continued) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 10, 11) | TYP | MAX<br>(Notes 10, 11) | UNITS | |----------------------------------------------------|---------------------------------------|--------------|-----------------------|-----|-----------------------|-------| | DIGITAL INPUT CHARACTERISTIC | es | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.5 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 1.6 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 4.5V, V <sub>IN</sub> = 0V or V+ | 25 | -0.5 | - | 0.5 | μΑ | | | | Full | - | 0.2 | - | μA | # **Electrical Specifications - 3V Supply** Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, V<sub>INH</sub> = 1.4V, V<sub>INL</sub> = 0.5V (Note 9), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 10, 11) | ТҮР | MAX<br>(Notes 10, 11) | UNITS | |----------------------------------------------------|-------------------------------------------------------------------------------------------|--------------|-----------------------|------|-----------------------|-------| | ANALOG SWITCH CHARACTERIS | TICS | | | • | | | | ON-Resistance, r <sub>ON</sub> | V+ = 2.7V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = | 25 | - | 0.9 | - | Ω | | | (V+ -6.5V) to V+ (see Figure 4 ) | Full | - | 0.96 | - | Ω | | r <sub>ON</sub> Matching Between Channels, | V+ = 2.7V, $I_{COM}$ = 100mA, $V_{NO}$ or $V_{NC}$ = Voltage | 25 | - | 10 | - | mΩ | | $\Delta r_{ON}$ | at max r <sub>ON</sub> , (Note 13) | Full | - | 17 | - | mΩ | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 2.7V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = (V+ - | 25 | - | 0.33 | 0.5 | Ω | | | 6.5V) to V+, (Notes 12, 14) | Full | - | 0.35 | 0.55 | Ω | | DYNAMIC CHARACTERISTICS | | • | | | | | | Turn-ON Time, t <sub>ON</sub> | V+ = 2.7V, $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = $50\Omega$ , $C_L$ = 35pF (see Figure 1) | 25 | - | 50 | - | ns | | | | Full | - | 60 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | V+ = 2.7V, $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF (see Figure 1) | 25 | - | 27 | - | ns | | | | Full | - | 35 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ (see Figure 2) | 25 | - | 94 | - | рС | | OFF-Isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ (see Figure 3) | 25 | - | 68 | - | dB | | Crosstalk (Channel-to-Channel) | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, f = 100kHz, $V_{COM}$ = 1 $V_{RMS}$ , (see Figure 5) | 25 | - | -95 | - | dB | | Total Harmonic Distortion | f = 20Hz to 20kHz, $V_{COM}$ = 0.5 $V_{P-P}$ , $R_L$ = 32 $\Omega$ | 25 | - | 0.04 | - | % | | NOx or NCx OFF Capacitance,<br>COFF | f = 1MHz (see Figure 6) | 25 | - | 36 | - | pF | | COMx ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz (see Figure 6) | 25 | - | 88 | - | pF | | DIGITAL INPUT CHARACTERISTIC | s | | | | | • | | Input Voltage Low, V <sub>INL</sub> | | 25 | - | - | 0.5 | V | | Input Voltage High, V <sub>INH</sub> | | 25 | 1.4 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 3.3V, V <sub>IN</sub> = 0V or V+ | 25 | -0.5 | - | 0.5 | μΑ | | | | Full | - | 0.2 | - | μA | # **Electrical Specifications - 1.8V Supply** Test Conditions: V+ = +1.8V, GND = 0V, V<sub>INH</sub> = 1.0V, V<sub>INL</sub> = 0.4V (Note 9), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | | MIN<br>(Notes 10, 11) | TYP | MAX<br>(Notes 10, 11) | UNITS | |----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----|-----------------------|------|-----------------------|-------| | ANALOG SWITCH CHARACTERIS | TICS | • | | • | | • | | ON-Resistance, r <sub>ON</sub> | V+ = 1.8V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or V <sub>NC</sub> = (V+ -6.5V) to V+ (see Figure 4) | | - | 1.87 | - | Ω | | | | | - | 1.97 | - | Ω | | r <sub>ON</sub> Matching Between Channels, | V+ = 1.8V, $I_{COM}$ = 100mA, $V_{NO}$ or $V_{NC}$ = Voltage at max $r_{ON}$ , (Note 13) | | - | 16 | - | mΩ | | Δr <sub>ON</sub> | | | - | 30 | - | mΩ | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 1.8V, I <sub>COM</sub> = 100mA, V <sub>NO</sub> or<br>V <sub>NC</sub> = (V+ -6.5V) to V+, (Note 12) | | - | 1.34 | - | Ω | | | | | - | 1.43 | - | Ω | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V + = 1.8V$ , $V_{NO}$ or $V_{NC} = 1.8V$ , $R_L = 50\Omega$ , | 25 | - | 145 | - | ns | | | C <sub>L</sub> = 35pF (see Figure 1) | | - | 150 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | V+ = 1.8V, $V_{NO}$ or $V_{NC}$ = 1.8V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF (see Figure 1) | | - | 20 | - | ns | | | | | - | 22 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ (see Figure 2) | | - | 40 | - | рC | | NOx or NCx OFF Capacitance,<br>COFF | f = 1MHz (see Figure 6) | | - | 36 | - | pF | | COMx ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz (see Figure 6) | 25 | - | 88 | - | pF | | DIGITAL INPUT CHARACTERISTIC | s | | | | | | | Input Voltage Low, V <sub>INL</sub> | | 25 | - | - | 0.4 | V | | Input Voltage High, V <sub>INH</sub> | | 25 | 1.0 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 2.0V, V <sub>IN</sub> = 0V or V+ | | -0.5 | - | 0.5 | μA | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 2.0V, V <sub>IN</sub> = 0V or V+ | | - | 0.19 | - | μA | - 9. $V_{IN}$ = input voltage to perform proper function. - 10. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 11. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 12. Flatness is defined as the difference between maximum and minimum value of ON-resistance over the specified analog signal range. - 13. r<sub>ON</sub> matching between channels is calculated by subtracting the channel with the highest max r<sub>ON</sub> value from the channel with lowest max r<sub>ON</sub> value, between NC1 and NC2 or between NO1 and NO2. - 14. Limits established by characterization and are not production tested. **SWITCH** OUTPUT V<sub>OUT</sub> > LOGIC INPUT ON $Q = \Delta V_{OUT} \times C_{L}$ ## **Test Circuits and Waveforms** Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for all switches. C<sub>L</sub> includes fixture and stray capacitance. $V_{OUT} = V_{(NO \text{ or NC})} \frac{R_L}{R_L + r_{ON}}$ FIGURE 1B. TEST CIRCUIT #### FIGURE 1A. MEASUREMENT POINTS FIGURE 1. SWITCHING TIMES FIGURE 2A. MEASUREMENT POINTS OFF ON 0٧ ∆V<sub>OUT</sub> Repeat test for all switches. FIGURE 2B. TEST CIRCUIT FIGURE 2. CHARGE INJECTION Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches. FIGURE 3. OFF-ISOLATION TEST CIRCUIT Repeat test for all switches. FIGURE 4. r<sub>ON</sub> TEST CIRCUIT #### Test Circuits and Waveforms (Continued) Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches. FIGURE 5. CROSSTALK TEST CIRCUIT ## **Detailed Description** The ISL54060 and ISL54061 are bidirectional, dual single pole-single throw (SPST) analog switches that offers precise switching from a single 1.8V to 6.5V supply with low ON-resistance (0.83 $\Omega$ ) and high speed operation (t<sub>ON</sub> = 55ns, t<sub>OFF</sub> = 18ns). The device is especially well suited for portable battery powered equipment due to its low operating supply voltage (1.8V), low power consumption (8nA), and a tiny 1.8x1.4mm $\mu$ TQFN package or a 3x3mm TDFN package. The low ON-resistance and r<sub>ON</sub> flatness provide very low insertion loss and signal distortion for applications that require signal switching with minimal interference by the switch. The ISL54060 is a normally open (NO) SPST analog switch. The ISL54061 is a normally closed (NC) SPST analog switch. #### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. The ISL54060 and ISL54061 contains ESD protection diodes on each pin of the IC (see Figure 7). These diodes connect to either a +Ring or -Ring for ESD protection. To prevent forward biasing the ESD diodes to the +Ring, V+ must be applied before any input signals, and the input signal voltages must remain between recommended operating range. If these conditions cannot be guaranteed, then precautions must be implemented to prohibit the current and voltage at the logic pin and signal pins from exceeding the maximum ratings of the switch. The following two methods can be used to provided additional protection to limit the current in the event that the voltage at a logic pin or switch terminal goes above the V+ rail Logic inputs can be protected by adding a $1k\Omega$ resistor in series with the logic input (see Figure 7). The resistor limits the FIGURE 6. CAPACITANCE TEST CIRCUIT input current below the threshold that produces permanent damage. This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $r_{ON}$ switch. Connecting external Schottky diodes to the signal pins will shunt the fault current to the V+ supply instead of through the internal ESD diodes thereby protecting the switch. These Schottky diodes must be sized to handle the expected fault current.. FIGURE 7. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL54060 and ISL54061 construction is typical of most single supply CMOS analog switches, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 5.5V maximum supply voltage, the ISL54060 and ISL54061 have a 6.5V maximum supply voltage providing plenty of head room for the 10% tolerance of 5V supplies due to overshoot and noise spikes. The minimum recommended supply voltage is 1.8V. It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specifications" tables, beginning on page 4, and "Typical Performance Curves", beginning on page 11, for details. V+ and GND also power the internal logic and level shifters. The level shifters convert the input logic levels to V+ and GND signals levels to drive the analog switch gate terminals. A high frequency decoupling capacitor placed as close to the V+ and GND pin as possible is recommended for proper operation of the switch. A value of $0.1\mu F$ is highly recommended. #### Negative Signal Swing Capability The ISL54060 and ISL54061 contains circuitry that allows the analog switch signal to swing below ground. The device has an analog signal range of 6.5V below V+ up to the V+ rail (see Figure 13) while maintaining low $r_{ON}$ performance. For example, if V+ = 5V, then the analog input signal range is from -1.5V to +5V. If V+ = 2.7V then the range is from -3.8V to +2.7V. #### Logic-Level Thresholds This switch family is 1.8V CMOS compatible (0.45V $V_{OLMAX}$ and 1.35V $V_{OHMIN}$ ) over a supply range of 1.8V to 3.3V (see Figure 15). At 3.3V the $V_{IL}$ level is 0.5V maximum. This is still below the 1.8V CMOS guaranteed low output maximum level of 0.45V, but noise margin is reduced. At 3.3V the $V_{IH}$ level is 1.4V minimum. While this is above the 1.8V CMOS guaranteed high output minimum of 1.35V under most operating conditions the switch will recognize this as a valid logic high. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. The ISL54060, ISL54061 has been designed to minimize the supply current whenever the digital input voltage is not driven to the supply rails (0V to V+). For example driving the device with 2.85V logic high while operating with a 4.2V supply the device draws only $1\mu A$ of current. #### **High-Frequency Performance** In $50\Omega$ systems, the ISL54060, ISL54061 has an ON switch - 3dB bandwidth of 60MHz (see Figure 18). The frequency response is very consistent over a wide V+ range, and for varying analog signal levels. An OFF switch acts like a capacitor across the open terminals and AC couples higher frequencies, resulting in signal feed-through from a switch's input to its output. Off-Isolation is the resistance to this feed-through. Crosstalk indicates the amount of feed-through from one switch channel to another switch channel. Figure 19 details the high Off-Isolation and Crosstalk rejection provided by this part. At 100kHz, Off-Isolation is about 60dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. At 1MHz, Crosstalk is about -75dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin, V+ and GND. One of these diodes conducts if any analog signal exceeds the recommended analog signal range. Virtually all the analog switch leakage current comes from the ESD diodes and reversed biased junctions in the switch cell. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased to either the +Ring or -Ring and the analog input signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the +Ring or -Ring and the reverse biased junctions at the internal switch cell constitutes the analog-signal-path leakage current. ## Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified FIGURE 8. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 9. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 11. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 13. ANALOG SIGNAL RANGE vs SUPPLY VOLTAGE # Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified (Continued) FIGURE 14. CHARGE INJECTION vs SWITCH VOLTAGE FIGURE 16. TURN - ON TIME vs SUPPLY VOLTAGE FIGURE 18. FREQUENCY RESPONSE FIGURE 15. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE FIGURE 17. TURN - OFF TIME vs SUPPLY VOLTAGE FIGURE 19. CROSSTALK AND OFF-ISOLATION # Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified (Continued) FIGURE 20. TOTAL HARMONIC DISTORTION vs FREQUENCY #### Die Characteristics #### SUBSTRATE POTENTIAL (POWERED UP): GND (DFN Paddle Connection: Tie to GND or Float) TRANSISTOR COUNT: 432 PROCESS: Submicron CMOS © Copyright Intersil Americas LLC 2008-2009. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> # Thin Dual Flat No-Lead Plastic Package (TDFN) L10.3x3A 10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE | | ı | | | | |--------|----------|---------|------|-------| | SYMBOL | MIN | NOMINAL | MAX | NOTES | | А | 0.70 | 0.75 | 0.80 | - | | A1 | - | - | 0.05 | - | | A3 | 0.20 REF | | | - | | b | 0.20 | 0.25 | 0.30 | 5, 8 | | D | 2.95 | 3.0 | 3.05 | - | | D2 | 2.25 | 2.30 | 2.35 | 7, 8 | | E | 2.95 | 3.0 | 3.05 | - | | E2 | 1.45 | 1.50 | 1.55 | 7, 8 | | е | 0.50 BSC | | | - | | k | 0.25 | - | - | - | | L | 0.25 | 0.30 | 0.35 | 8 | | N | 10 | | | 2 | | Nd | 5 | | | 3 | Rev. 3 3/06 - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd refers to the number of terminals on D. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Compliant to JEDEC MO-229-WEED-3 except for D2 dimensions. # Ultra Thin Quad Flat No-Lead Plastic Package (UTQFN) **BOTTOM VIEW** L10.1.8x1.4A 10 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE | | ı | | | | |--------|-----------|---------|------|-------| | SYMBOL | MIN | NOMINAL | MAX | NOTES | | Α | 0.45 | 0.50 | 0.55 | - | | A1 | - | - | 0.05 | - | | A3 | 0.127 REF | | | - | | b | 0.15 | 0.20 | 0.25 | 5 | | D | 1.75 | 1.80 | 1.85 | - | | Е | 1.35 | 1.40 | 1.45 | - | | е | 0.40 BSC | | | - | | L | 0.35 | 0.40 | 0.45 | - | | L1 | 0.45 | 0.50 | 0.55 | - | | N | 10 | | | 2 | | Nd | 2 | | | 3 | | Ne | 3 | | | 3 | | θ | 0 | - | 12 | 4 | Rev. 3 6/06 - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - Nd and Ne refer to the number of terminals on D and E side, respectively. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. Maximum package warpage is 0.05mm. - 8. Maximum allowable burrs is 0.076mm in all directions. - 9. JEDEC Reference MO-255. - For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.