### ISL2110, ISL2111 100V, 3A/4A Peak, High Frequency Half-Bridge Drivers The ISL2110, ISL2111 are 100V, high frequency, half-bridge N-Channel power MOSFET driver ICs. They are based on the popular HIP2100, HIP2101 half-bridge drivers, but offer several performance improvements. Peak output pull-up/pull-down current has been increased to 3A/4A, which significantly reduces switching power losses and eliminates the need for external totem-pole buffers in many applications. Also, the low end of the $V_{DD}$ operational supply range has been extended to 8VDC. The ISL2110 has additional input hysteresis for superior operation in noisy environments and the inputs of the ISL2111, like those of the ISL2110, can now safely swing to the $V_{DD}$ supply rail. ### **Applications** - Telecom half-bridge DC/DC converters - Telecom full-bridge DC/DC converters - · Two-switch forward converters - · Active-clamp forward converters - · Class-D audio amplifiers ### **Features** - · Drives N-Channel MOSFET half-bridge - . SOIC, DFN, and TDFN package options - SOIC, DFN, and TDFN packages compliant with 100V conductor spacing guidelines per IPC-2221 - Pb-free (RoHS compliant) - Bootstrap supply max voltage to 114VDC - · On-chip 1W bootstrap diode - · Fast propagation times for multi-MHz circuits - Drives 1nF load with typical rise/fall times of 9ns/7.5ns - CMOS compatible input thresholds (ISL2110) - 3.3V/TTL compatible input thresholds (ISL2111) - · Independent inputs provide flexibility - · No start-up problems - Outputs unaffected by supply glitches, HS ringing below ground or HS slewing at high dv/dt - · Low power consumption - Wide supply voltage range (8V to 14V) - · Supply undervoltage protection - 1.6W/1W typical output pull-up/pull-down resistance FIGURE 1. APPLICATION BLOCK DIAGRAM # **Functional Block Diagram** <sup>\*</sup>EPAD = Exposed Pad. The EPAD is electrically isolated from all other pins. For best thermal performance, connect the EPAD to the PCB power ground plane. FIGURE 2. FUNCTIONAL BLOCK DIAGRAM Page 2 of 16 # **Application Diagrams** FIGURE 3. TWO-SWITCH FORWARD CONVERTER FIGURE 4. FORWARD CONVERTER WITH AN ACTIVE-CLAMP Page 3 of 16 ### **Ordering Information** | PART NUMBER (Notes 2, 3) | PART<br>MARKING | PACKAGE DESCRIPTION<br>(Rohs Compliant) | PKG.<br>DWG. # | CARRIER TYPE<br>(Notes 1) | TEMP RANGE | |--------------------------|-----------------|-----------------------------------------|----------------|---------------------------|---------------| | ISL2110ABZ | 2110 | 8 Ld SOIC | M8.15 | Tube | -40 to +125°C | | ISL2110ABZ -T | ABZ | | | Reel, 2.5k | | | ISL2110AR4Z | 211 | 12 Ld 4x4 DFN | L12.4x4A | Tube | | | ISL2110AR4Z-T | 0AR4Z | | | Reel, 6k | | | ISL2111ABZ | 2111 | 8 Ld SOIC | M8.15 | Tube | | | ISL2111ABZ-T | ABZ | ABZ | | Reel, 2.5k | | | ISL2111AR4Z | 211 | 12 Ld 4x4 DFN | L12.4x4A | Tube | | | ISL2111AR4Z-T | 1AR4Z | | | Reel, 6k | | | ISL2111ARTZ | 211 | 10 Ld 4x4 TDFN | L10.4x4 | Tube | | | ISL2111ARTZ-T | 1ARTZ | | | Reel, 6k | | | ISL2111BR4Z | 211 | 8 Ld 4x4 DFN | L8.4x4 | Tube | | | ISL2111BR4Z-T | 1BR4Z | | | Reel, 6k | | #### NOTES: - 1. See TB347 for details about reel specifications. - These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL2110, ISL2111. For more information on MSL, see TB363. ### **Pin Configurations** ISL2111ARTZ (10 LD 4x4 TDFN) TOP VIEW ISL2110AR4Z, ISL2111AR4Z (12 LD 4x4 DFN) TOP VIEW \*EPAD = EXPOSED PAD # **Pin Configurations** ISL2110ABZ, ISL2111ABZ (8 LD SOIC) TOP VIEW \*EPAD = EXPOSED PAD # **Pin Descriptions** | SYMBOL | DESCRIPTION | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | Positive supply to lower gate driver. Bypass this pin to VSS. | | НВ | High-side bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. Bootstrap diode is on-chip. | | НО | High-side output. Connect to gate of high-side power MOSFET. | | HS | High-side source connection. Connect to source of high-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | НІ | High-side input | | LI | Low-side input | | VSS | Chip negative supply, which will generally be ground. | | LO | Low-side output. Connect to gate of low-side power MOSFET. | | NC | No connect | | EPAD | Exposed pad. Connect to ground or float. The EPAD is electrically isolated from all other pins. | ### **Absolute Maximum Ratings** | Supply Voltage Van V. V. (Notes 4 5) | 0.3V to 18V | |---------------------------------------------------------------------------------------------------|---------------------------------------------------| | Supply Voltage, V <sub>DD</sub> , V <sub>HB</sub> - V <sub>HS</sub> ( <u>Notes 4</u> , <u>5</u> ) | | | LI and HI Voltages (Note 5) | 0.3V to V <sub>DD</sub> + 0.3V | | Voltage on LO (Note 5) | 0.3V to V <sub>DD</sub> + 0.3V | | Voltage on HO relative to HS (Repetitive Transie | nt < 100ns)2V | | Voltage on LO relative to GND (Repetitive Transi | ent < 100ns)2V | | Voltage on HO (Note 5) | .V <sub>HS</sub> - 0.3V to V <sub>HB</sub> + 0.3V | | Voltage on HS (Continuous) (Note 5) | 1V to 110V | | Voltage on HB ( <u>Note 5</u> ) | 118V | | Average Current in V <sub>DD</sub> to HB Diode | 100mA | | | | # Maximum Recommended Operating Conditions | Supply Voltage, V <sub>DD</sub> | 8V to 14V | |---------------------------------|----------------------------------------------------------------------| | Voltage on HS | 1V to 100V | | Voltage on HS | (Repetitive Transient < 100ns) -5V to 105V | | Voltage on HB | $V_{HS}$ + 7V to $V_{HS}$ + 14V and $V_{DD}$ - 1V to $V_{DD}$ + 100V | | HS Slew Rate | <50V/ns | ### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) | |--------------------------------------------|----------------------|------------------------| | 8 Ld SOIC (Notes 6, 9) | 95 | 46 | | 10 Ld TDFN (Notes 7, 8) | 40 | 2.5 | | 12 Ld DFN (Notes 7, 8) | 39 | 2.5 | | 8 Ld DFN (Notes 7, 8) | 40 | 4.0 | | Max Power Dissipation at +25°C in Free Air | | | | 8 Ld SOIC (Notes 6, 9) | | 1.3W | | 10 Ld TDFN (Notes 7, 8) | | 3.0W | | 12 Ld DFN (Notes 7, 8) | | 3.1W | | 8 Ld DFN (Notes 7, 8) | | 3.1W | | Storage Temperature Range | 6 | 5°C to +150°C | | Junction Temperature Range | | 5°C to +150°C | | Pb-Free Reflow Profile | | see <u>TB493</u> | | | | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 4. The ISL2110 and ISL2111 are capable of derated operation at supply voltages exceeding 14V. Figure 24 shows the high-side voltage derating curve for this mode of operation. - 5. All voltages referenced to V<sub>SS</sub> unless otherwise specified. - 6. $\theta_{\text{JA}}$ is measured with the component mounted on a high-effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details. - 7. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See Tech Brief <u>TB379.</u> - 8. For $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. - 9. For $\theta_{\mbox{\scriptsize JC}}\!,$ the "case temp" location is taken at the package top center. ### **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , no load on LO or HO, unless otherwise specified. | | | | T, | , <b>=</b> +25° | ,c | T <sub>J</sub> = -40°C | to +125°C | | |------------------------------------------|-------------------|--------------------------------------------------------|---------------------------|-----------------|------------------|------------------------|------------------|------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN<br>( <u>Note 10</u> ) | TYP | MAX<br>(Note 10) | MIN<br>(Note 10) | MAX<br>(Note 10) | UNIT | | SUPPLY CURRENTS | | | | | | | | | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | ISL2110; LI = HI = 0V | - | 0.10 | 0.25 | - | 0.30 | mA | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | ISL2111; LI = HI = 0V | - | 0.30 | 0.45 | - | 0.55 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | ISL2110; f = 500kHz | - | 3.4 | 5.0 | - | 5.5 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | ISL2111; f = 500kHz | - | 3.5 | 5.0 | - | 5.5 | mA | | Total HB Quiescent Current | I <sub>HB</sub> | LI = HI = OV | - | 0.10 | 0.15 | - | 0.20 | mA | | Total HB Operating Current | Інво | f = 500kHz | - | 3.4 | 5.0 | - | 5.5 | mA | | HB to V <sub>SS</sub> Current, Quiescent | I <sub>HBS</sub> | LI = HI = 0V; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 0.05 | 1.50 | - | 10 | μΑ | | HB to V <sub>SS</sub> Current, Operating | I <sub>HBSO</sub> | f = 500kHz; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 1.2 | - | - | - | mA | | INPUT PINS | | | ' | | 1 | | | | | Low Level Input Voltage Threshold | V <sub>IL</sub> | ISL2110 | 3.7 | 4.4 | - | 3.5 | - | V | | Low Level Input Voltage Threshold | V <sub>IL</sub> | ISL2111 | 1.4 | 1.8 | - | 1.2 | - | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | ISL2110 | - | 6.6 | 7.4 | - | 7.6 | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | ISL2111 | - | 1.8 | 2.2 | - | 2.4 | V | | Input Voltage Hysteresis | V <sub>IHYS</sub> | ISL2110 | - | 2.2 | - | - | - | V | ## **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , no load on LO or HO, unless otherwise specified. (**Continued**) | | | | T | = +25 | °C | T <sub>J</sub> = -40°C | to +125°C | | |--------------------------------------|------------------|--------------------------------------------------------------------------------|---------------------------|-------|---------------------------|------------------------|---------------------------|------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN<br>( <u>Note 10</u> ) | TYP | MAX<br>( <u>Note 10</u> ) | MIN<br>(Note 10) | MAX<br>( <u>Note 10</u> ) | UNIT | | Input Pull-Down Resistance | RI | | - | 210 | - | 100 | 500 | kΩ | | UNDERVOLTAGE PROTECTION | | | 1 | | | I | | | | V <sub>DD</sub> Rising Threshold | V <sub>DDR</sub> | | 6.1 | 6.6 | 7.1 | 5.8 | 7.4 | V | | V <sub>DD</sub> Threshold Hysteresis | V <sub>DDH</sub> | | - | 0.6 | - | - | - | V | | HB Rising Threshold | V <sub>HBR</sub> | | 5.5 | 6.1 | 6.8 | 5.0 | 7.1 | v | | HB Threshold Hysteresis | V <sub>HBH</sub> | | - | 0.6 | - | - | - | V | | BOOTSTRAP DIODE | | | 1 | | | I | | | | Low Current Forward Voltage | $V_{DL}$ | I <sub>VDD-HB</sub> = 100μA | - | 0.5 | 0.6 | - | 0.7 | V | | High Current Forward Voltage | V <sub>DH</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.7 | 0.9 | - | 1 | V | | Dynamic Resistance | R <sub>D</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.7 | 1 | - | 1.5 | Ω | | LO GATE DRIVER | | | | | | | | II. | | Low Level Output Voltage | V <sub>OLL</sub> | I <sub>LO</sub> = 100mA | - | 0.1 | 0.18 | - | 0.25 | V | | High Level Output Voltage | V <sub>OHL</sub> | I <sub>LO</sub> = -100mA, V <sub>OHL</sub> = V <sub>DD</sub> - V <sub>LO</sub> | - | 0.16 | 0.23 | - | 0.3 | ٧ | | Peak Pull-Up Current | I <sub>OHL</sub> | V <sub>LO</sub> = 0V | - | 3 | - | - | - | Α | | Peak Pull-Down Current | l <sub>OLL</sub> | V <sub>LO</sub> = 12V | - | 4 | - | - | - | Α | | HO GATE DRIVER | | | | | 1 | 1 | | 1 | | Low Level Output Voltage | V <sub>OLH</sub> | I <sub>HO</sub> = 100mA | - | 0.1 | 0.18 | - | 0.25 | ٧ | | High Level Output Voltage | V <sub>OHH</sub> | I <sub>HO</sub> = -100mA, V <sub>OHH</sub> = V <sub>HB</sub> - V <sub>HO</sub> | - | 0.16 | 0.23 | - | 0.3 | ٧ | | Peak Pull-Up Current | Іонн | V <sub>HO</sub> = 0V | - | 3 | - | - | - | Α | | Peak Pull-Down Current | I <sub>OLH</sub> | V <sub>HO</sub> = 12V | - | 4 | - | - | - | Α | ### **Switching Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO, unless otherwise specified. | | | | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°C | | | |-------------------------------------------------------------|-------------------|----------------------|------------------------|------|------------------|---------------------------|---------------------------|------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN<br>(Note 10) | TYP | MAX<br>(Note 10) | MIN<br>( <u>Note 10</u> ) | MAX<br>( <u>Note 10</u> ) | UNIT | | Lower Turn-Off Propagation Delay (LI Falling to LO Falling) | t <sub>LPHL</sub> | | - | 32 | 50 | - | 60 | ns | | Upper Turn-Off Propagation Delay (HI Falling to HO Falling) | tHPHL | | - | 32 | 50 | - | 60 | ns | | Lower Turn-On Propagation Delay (LI Rising to LO Rising) | t <sub>LPLH</sub> | | - | 39 | 50 | - | 60 | ns | | Upper Turn-On Propagation Delay (HI Rising to HO Rising) | t <sub>HPLH</sub> | | - | 38 | 50 | - | 60 | ns | | Delay Matching: Upper Turn-Off to Lower Turn-On | t <sub>MON</sub> | | 1 | 8 | - | - | 16 | ns | | Delay Matching: Lower Turn-Off to Upper Turn-On | t <sub>MOFF</sub> | | 1 | 6 | - | - | 16 | ns | | Either Output Rise Time (10% to 90%) | t <sub>RC</sub> | C <sub>L</sub> = 1nF | - | 9 | - | - | - | ns | | Either Output Fall Time (90% to 10%) | t <sub>FC</sub> | C <sub>L</sub> = 1nF | - | 7.5 | - | - | - | ns | | Either Output Rise Time (3V to 9V) | t <sub>R</sub> | $C_{L} = 0.1 \mu F$ | - | 0.3 | 0.4 | - | 0.5 | μs | | Either Output Fall Time (9V to 3V) | t <sub>F</sub> | $C_L = 0.1 \mu F$ | - | 0.19 | 0.3 | - | 0.4 | μs | | Minimum Input Pulse Width that Changes the Output | t <sub>PW</sub> | | - | - | - | - | 50 | ns | | Bootstrap Diode Turn-On or Turn-Off Time | t <sub>BS</sub> | | - | 10 | - | - | - | ns | #### NOTE: <sup>10.</sup> Parameters with MIN and/or MAX limits are 100% tested at +25 °C, unless otherwise specified. Temperature limits established by characterization and are not production tested. # **Timing Diagrams** FIGURE 5. PROPAGATION DELAYS FIGURE 6. DELAY MATCHING ### **Typical Performance Curves** FIGURE 7. ISL2110 I<sub>DD</sub> OPERATING CURRENT vs FREQUENCY FIGURE 8. ISL2111 I<sub>DD</sub> OPERATING CURRENT vs FREQUENCY FIGURE 9. IHB OPERATING CURRENT VS FREQUENCY FIGURE 10. I<sub>HBS</sub> OPERATING CURRENT vs FREQUENCY FIGURE 11. HIGH LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 12. LOW LEVEL OUTPUT VOLTAGE vs TEMPERATURE ## **Typical Performance Curves (Continued)** FIGURE 13. UNDERVOLTAGE LOCKOUT THRESHOLD vs TEMPERATURE FIGURE 14. UNDERVOLTAGE LOCKOUT HYSTERESIS vs TEMPERATURE FIGURE 15. ISL2110 PROPAGATION DELAYS vs TEMPERATURE FIGURE 16. ISL2111 PROPAGATION DELAYS vs TEMPERATURE FIGURE 17. ISL2110 DELAY MATCHING vs TEMPERATURE FIGURE 18. ISL2111 DELAY MATCHING vs TEMPERATURE # **Typical Performance Curves** (Continued) FIGURE 19. PEAK PULL-UP CURRENT vs OUTPUT VOLTAGE FIGURE 20. PEAK PULL-DOWN CURRENT vs OUTPUT VOLTAGE FIGURE 21. ISL2110 QUIESCENT CURRENT vs VOLTAGE FIGURE 22. ISL2111 QUIESCENT CURRENT vs VOLTAGE FIGURE 23. BOOTSTRAP DIODE I-V CHARACTERISTICS FIGURE 24. $V_{\mbox{\scriptsize HS}}$ Voltage vs $V_{\mbox{\scriptsize DD}}$ Voltage **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision. | DATE | REVISION | CHANGE | |----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Oct 2, 2023 | 8.01 | Updated M8.15 POD to the latest revision (corrected typo). | | April 18, 2022 | 8.0 | Updated the Ordering information table to comply with the new standard, updated notes. In Absolute Maximum Ratings, added Voltage on HO relative to HS and Voltage on LO relative to GND. Updated POD M8.15 to the latest version: "Added the coplanarity spec into the drawing." Removed Related Literature and About Intersil sections. | | Mar 16, 2017 | 7.0 | Corrected the branding of FG ISL2111BR4Z in the order information table from "211 1BR4A" to "211 1BR4Z". Added Revision History table and About Intersil information. | | | | Updated L10.4x4 Package Outline Drawing from Rev 1 to Rev 2. Change since Rev 1 is: "Tiebar note update from 'Tiebar shown (if present) is a non-functional feature' to 'Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends)'". | | | | Updated L12.4x4A Package Outline Drawing from Rev 1 to Rev 3. Changes since Rev 1 are: "Tiebar note update from 'Tiebar shown (if present) is a non-functional feature' to 'Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends)"; "Bottom View changed from '3.2 REF' TO '2.5 REF'"; | | | | "Typical Recommended Land Pattern changed from '3.80' to '3.75'"; "Updated to new POD format by removing table listing dimensions and moving dimensions onto drawing", and "Added typical recommended land pattern". | | | | Updated M8.15 Package Outline Drawing from Rev 3 to Rev 4. Change since Rev 3 is: "Changed Note 1 from 1982 to 1994". | | | | Updated L8.4x4 Package Outline Drawing from Rev 0 to Rev 1. Change since Rev 0 is: "Tiebar note update from 'Tiebar shown (if present) is a non-functional feature' to 'Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends)'". | ### **Package Outline Drawings** For the most recent package outline drawing, see <u>L10.4x4</u>. #### L10.4x4 10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 2, 4/15 TYPICAL RECOMMENDED LAND PATTERN ### **BOTTOM VIEW** DETAIL "X" #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). For the most recent package outline drawing, see L12.4x4A. ### 12 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 3, 3/15 4.00 Α ∕6∖ PIN 1 4.00 **BOTTOM VIEW** TYPICAL RECOMMENDED LAND PATTERN DETAIL "X" ### NOTES: 0.15 (4X) - 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - 4. Lead width applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. 12X 0.45 #### For the most recent package outline drawing, see M8.15. #### M8.15 8 Lead Narrow Body Small Outline Plastic Package Rev 7, 9/2023 #### Notes: - 1. Dimensionlong and tolerancing conform to ASME Y14.5M-1994. - Package length does not include mold flash, protrusion or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch per side. - Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 5. Terminal numbers are shown for reference only. - 6. The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimension are not necessarily exact. - 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C. For the most recent package outline drawing, see <u>L8.4x4</u>. L8.4x4 8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 1, 03/15 0 . 2 REF 0 . 00 MIN. 0 . 05 MAX. ### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994. **DETAIL "X"** - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). - <u>6</u>: The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. #### IMPORTANT NOTICE AND DISCLAIMER RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.0 Mar 2020) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/