# **General Description**

The 830154I-08 is an LVCMOS, over-voltage tolerant clock fanout buffer targeted for clock generation in high-performance telecommunication, networking and computing applications. The device is optimized for low-skew clock distribution in low-voltage applications. The input over-voltage tolerance enables using this device in mixed-mode voltage applications. An output enable pin controls whether the outputs are in the active or high impedance state. Guaranteed output skew characteristics make the 830154I-08 ideal for those applications demanding well defined performance and repeatability. The 830154I-08 is packaged in a small 8-TSSOP and in an 8-SOIC package.

# Features

- Low-skew 1:4 fanout buffer
- Supports 3.3V, 2.5V, 1.8V and 1.5V power supplies
- LVCMOS input and output levels
- 3.6V Over-voltage tolerance at the clock and control inputs
- Supports clock frequencies up to 160MHz
- LVCMOS compatible control input for output disable
- Output disabled to a high-impedance state
- -40°C to 85°C ambient operating temperature
- Available in lead-free RoHS 6 packages (8-TSSOP, 8-SOIC)

# **Block Diagram**



# **Pin Assignments**



830154AMI-08

8-SOIC, 150 mil 3.9mm x 4.9mm x 1.375mm package body M-Package Top View

### 830154AGI-08

8-TSSOP 4.4mm x 3.0mm x 0.925mm package body G-Package Top View

# Table 1. Pin Descriptions

| Number | Name            | T      | уре      | Description                                              |
|--------|-----------------|--------|----------|----------------------------------------------------------|
| 1      | CLK_IN          | Input  | Pulldown | Single-ended clock input. LVCMOS interface levels.       |
| 2      | Q1              | Output |          | Single-ended clock output. LVCMOS interface levels.      |
| 3      | Q2              | Output |          | Single-ended clock output. LVCMOS interface levels.      |
| 4      | Q3              | Output |          | Single-ended clock output. LVCMOS interface levels.      |
| 5      | Q4              | Output |          | Single-ended clock output. LVCMOS interface levels.      |
| 6      | GND             | Power  |          | Power supply ground.                                     |
| 7      | V <sub>DD</sub> | Power  |          | Power supply pin.                                        |
| 8      | OE              | Input  | Pullup   | Output enable pin. See Table 3. LVCMOS interface levels. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter                     | Test Conditions           | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|---------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                           |         | 4       |         | pF    |
|                       |                               | V <sub>DD</sub> = 3.465V  |         | 14      | Maximum | pF    |
| C                     | Power Dissipation Capacitance | V <sub>DD</sub> = 2.375V  |         | 13      |         | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance | V <sub>DD</sub> = 1.95V   |         | 13      |         | pF    |
|                       |                               | V <sub>DD</sub> = 1.6V    |         | 12      |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                           |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                           |         | 51      |         | kΩ    |
|                       |                               | $V_{DD} = 3.3V \pm 5\%$   |         | 9       |         | Ω     |
| D                     |                               | $V_{DD} = 2.5V \pm 5\%$   |         | 10      |         | Ω     |
| R <sub>OUT</sub>      | Output Impedance              | $V_{DD} = 1.8V \pm 0.15V$ |         | 12      |         | Ω     |
|                       |                               | $V_{DD} = 1.5 \pm 0.1 V$  |         | 15      |         | Ω     |

# **Function Table**

### Table 3. OE Configuration Table

| Input       |                                  |
|-------------|----------------------------------|
| OE          | Operation                        |
| 0           | Q[4:1] disabled (high-impedance) |
| 1 (default) | Q[4:1] enabled                   |

NOTE: OE is an asynchronous control.

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                      | Rating                               |
|---------------------------------------------------------------------------|--------------------------------------|
| Supply Voltage, V <sub>DD</sub>                                           | 4.6V                                 |
| Inputs, V <sub>I</sub>                                                    | 3.6V                                 |
| Outputs, V <sub>O</sub>                                                   | -0.5V to V <sub>DD</sub> + 0.5V      |
| Package Thermal Impedance, θ <sub>JA</sub><br>8 Lead TSSOP<br>8 Lead SOIC | 121.5°C/W (0 mps)<br>103°C/W (0 mps) |
| Storage Temperature, T <sub>STG</sub>                                     | -65°C to 150°C                       |

# **DC Electrical Characteristics**

### Table 4A. Power Supply DC Characteristics, $V_{DD}$ = 3.3V ± 5%, $T_A$ = -40°C to 85°C

| Symbol           | Parameter                      | Test Conditions               | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------|-------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage           |                               | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DDQ</sub> | Quiescent Power Supply Current | Inputs Open, Outputs Unloaded |         |         | 1       | mA    |

### Table 4B. Power Supply DC Characteristics, $V_{DD} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter                      | Test Conditions               | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------|-------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage           |                               | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DDQ</sub> | Quiescent Power Supply Current | Inputs Open, Outputs Unloaded |         |         | 1       | mA    |

### Table 4C. Power Supply DC Characteristics, $V_{DD}$ = 1.8V $\pm$ 0.15V, $T_{A}$ = -40°C to 85°C

| Symbol           | Parameter                      | Test Conditions               | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------|-------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage           |                               | 1.65    | 1.8     | 1.95    | V     |
| I <sub>DDQ</sub> | Quiescent Power Supply Current | Inputs Open, Outputs Unloaded |         |         | 1       | mA    |

### Table 4D. Power Supply DC Characteristics, V\_{DD} = 1.5V $\pm$ 0.1V, T\_A = -40°C to 85°C

| Symbol           | Parameter                      | Test Conditions               | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------|-------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage           |                               | 1.4     | 1.5     | 1.6     | V     |
| I <sub>DDQ</sub> | Quiescent Power Supply Current | Inputs Open, Outputs Unloaded |         |         | 1       | mA    |

| Symbol          | Parameter           |        | Test Conditions                                | Minimum                | Typical | Maximum                | Units |
|-----------------|---------------------|--------|------------------------------------------------|------------------------|---------|------------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |        |                                                | 0.65 * V <sub>DD</sub> |         | 3.6                    | V     |
| V <sub>IL</sub> | Input Low Voltage   |        |                                                | -0.3                   |         | 0.35 * V <sub>DD</sub> | V     |
|                 | Input High Current  | CLK_IN | $V_{DD} = V_{IN} = 3.465V$                     |                        |         | 150                    | μA    |
| IIH             | Input High Current  | OE     | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V     |                        |         | 5                      | μA    |
|                 | Input Low Current   | CLK_IN | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5                     |         |                        | μA    |
| Ι <sub>ΙL</sub> | Input Low Current   | OE     | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                   |         |                        | μA    |
| V <sub>OH</sub> | Output High Voltage | Q[4:1] | I <sub>OH</sub> = -12mA                        | 2.6                    |         |                        | V     |
| V <sub>OL</sub> | Output Low Voltage  | Q[4:1] | I <sub>OL</sub> = 12mA                         |                        |         | 0.5                    | V     |

## Table 4E. LVCMOS DC Characteristics, $V_{DD}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to $85^{\circ}C$

### Table 4F. LVCMOS DC Characteristics, $V_{DD}$ = 2.5V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter           |         | Test Conditions                                | Minimum                | Typical | Maximum                | Units |
|-----------------|---------------------|---------|------------------------------------------------|------------------------|---------|------------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |         |                                                | 0.65 * V <sub>DD</sub> |         | 3.6                    | V     |
| V <sub>IL</sub> | Input Low Voltage   |         |                                                | -0.3                   |         | 0.35 * V <sub>DD</sub> | V     |
|                 | Input Lligh Current | CLK_IN  | $V_{DD} = V_{IN} = 2.625V$                     |                        |         | 150                    | μA    |
| ЧΗ              | Input High Current  | OE      | $V_{DD} = V_{IN} = 2.625V$                     |                        |         | 5                      | μA    |
|                 | Input Low Current   | CLK_IN  | V <sub>DD</sub> = 2.625V, V <sub>IN</sub> = 0V | -5                     |         |                        | μA    |
| ι <sub>IL</sub> | Input Low Current   | OE      | V <sub>DD</sub> = 2.625V, V <sub>IN</sub> = 0V | -150                   |         |                        | μA    |
| V <sub>OH</sub> | Output High Voltage | Q[4:1]] | I <sub>OH</sub> = -12mA                        | 1.8                    |         |                        | V     |
| V <sub>OL</sub> | Output Low Voltage  | Q[4:1]  | I <sub>OL</sub> = 12mA                         |                        |         | 0.5                    | V     |

## Table 4G. LVCMOS DC Characteristics, $V_{DD}$ = 1.8V $\pm$ 0.15V, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter           |        | Test Conditions                               | Minimum                | Typical | Maximum                | Units |
|-----------------|---------------------|--------|-----------------------------------------------|------------------------|---------|------------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |        |                                               | 0.65 * V <sub>DD</sub> |         | 3.6                    | V     |
| V <sub>IL</sub> | Input Low Voltage   |        |                                               | -0.3                   |         | 0.35 * V <sub>DD</sub> | V     |
|                 | Innut Llink Current | CLK_IN | V <sub>DD</sub> = V <sub>IN</sub> = 1.95V     |                        |         | 150                    | μA    |
| ΙН              | Input High Current  | OE     |                                               |                        |         | 5                      | μA    |
|                 | Input Low Current   | CLK_IN | V <sub>DD</sub> = 1.95V, V <sub>IN</sub> = 0V | -5                     |         |                        | μA    |
| ι <sub>IL</sub> | Input Low Current   | OE     | V <sub>DD</sub> = 1.95V, V <sub>IN</sub> = 0V | -150                   |         |                        | μA    |
| V <sub>OH</sub> | Output High Voltage | Q[4:1] | I <sub>OH</sub> = -6mA                        | V <sub>DD</sub> – 0.45 |         |                        | V     |
| V <sub>OL</sub> | Output Low Voltage  | Q[4:1] | I <sub>OL</sub> = 6mA                         |                        |         | 0.45                   | V     |

| Symbol          | Parameter           |        | Test Conditions                              | Minimum                | Typical | Maximum                | Units |
|-----------------|---------------------|--------|----------------------------------------------|------------------------|---------|------------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |        |                                              | 0.65 * V <sub>DD</sub> |         | 3.6                    | V     |
| V <sub>IL</sub> | Input Low Voltage   |        |                                              | -0.3                   |         | 0.35 * V <sub>DD</sub> | V     |
|                 | Innut Llink Current | CLK_IN | $V_{DD} = V_{IN} = 1.6V$                     |                        |         | 150                    | μA    |
| ΙΗ              | Input High Current  | OE     | $V_{DD} = V_{IN} = 1.6V$                     |                        |         | 5                      | μA    |
|                 | Input Low Current   | CLK_IN | V <sub>DD</sub> = 1.6V, V <sub>IN</sub> = 0V | -5                     |         |                        | μA    |
| Ι <sub>Ι</sub>  | Input Low Current   | OE     | V <sub>DD</sub> = 1.6V, V <sub>IN</sub> = 0V | -150                   |         |                        | μA    |
| V <sub>OH</sub> | Output High Voltage | Q[4:1] | I <sub>OH</sub> = -4mA                       | 0.75 * V <sub>DD</sub> |         |                        | V     |
| V <sub>OL</sub> | Output Low Voltage  | Q[4:1] | I <sub>OL</sub> = 4mA                        |                        |         | 0.25 * V <sub>DD</sub> | V     |

### Table 4H. LVCMOS DC Characteristics, $V_{DD}$ = 1.5V $\pm$ 0.1V, $T_{A}$ = -40°C to 85°C

# **AC Electrical Characteristics**

Table 5A. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                             | Parameter                                                                    | Test Conditions                           | Minimum | Typical | Maximum | Units |
|------------------------------------|------------------------------------------------------------------------------|-------------------------------------------|---------|---------|---------|-------|
| fout                               | Output Frequency                                                             |                                           |         |         | 160     | MHz   |
| tp <sub>LH</sub>                   | Propagation Delay<br>(low to high transition); NOTE 1                        |                                           | 0.7     |         | 1.45    | ns    |
| tp <sub>HL</sub>                   | Propagation Delay<br>(high to low transition); NOTE 1                        |                                           | 0.7     |         | 1.45    | ns    |
| t <sub>PLZ,</sub> t <sub>PHZ</sub> | Disable Time<br>(active to high-impedance)                                   |                                           |         |         | 10      | ns    |
| t <sub>PZL,</sub> t <sub>PZH</sub> | Enable Time<br>(high-impedance to disable)                                   |                                           |         |         | 10      | ns    |
| tsk(o)                             | Output Skew; NOTE 2, 3                                                       |                                           |         |         | 250     | ps    |
| tsk(pp)                            | Part-to-Part Skew; NOTE 2, 4                                                 |                                           |         |         | 800     | ps    |
| <i>t</i> jit                       | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section | 25MHz, Integration Range:<br>12kHz - 5MHz |         | 0.094   |         | ps    |
| t <sub>R</sub> / t <sub>F</sub>    | Output Rise/Fall Time                                                        | 10% to 90%                                | 0.35    |         | 1.2     | ns    |
| odc                                | Output Duty Cycle                                                            |                                           | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized up to  $F_{OUT} \leq 150 MHz$ .

NOTE 1: Measured from the  $V_{DD}/2$  of the input to  $V_{DD}/2$  of the output.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DD</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DD</sub>/2.

| Symbol                             | Parameter                                                                    | Test Conditions                           | Minimum | Typical | Maximum | Units |
|------------------------------------|------------------------------------------------------------------------------|-------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                   | Output Frequency                                                             |                                           |         |         | 160     | MHz   |
| tp <sub>LH</sub>                   | Propagation Delay<br>(low to high transition); NOTE 1                        |                                           | 0.8     |         | 1.7     | ns    |
| tp <sub>HL</sub>                   | Propagation Delay<br>(high to low transition); NOTE 1                        |                                           | 0.8     |         | 1.7     | ns    |
| t <sub>PLZ,</sub> t <sub>PHZ</sub> | Disable Time<br>(active to high-impedance)                                   |                                           |         |         | 10      | ns    |
| t <sub>PZL,</sub> t <sub>PZH</sub> | Enable Time<br>(high-impedance to disable)                                   |                                           |         |         | 10      | ns    |
| tsk(o)                             | Output Skew; NOTE 2, 3                                                       |                                           |         |         | 250     | ps    |
| tsk(pp)                            | Part-to-Part Skew; NOTE 2, 4                                                 |                                           |         |         | 800     | ps    |
| <i>t</i> jit                       | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section | 25MHz, Integration Range:<br>12kHz - 5MHz |         | 0.076   |         | ps    |
| t <sub>R</sub> / t <sub>F</sub>    | Output Rise/Fall Time                                                        | 10% to 90%                                | 0.35    |         | 1.2     | ns    |
| odc                                | Output Duty Cycle                                                            |                                           | 48      |         | 52      | %     |

### Table 5B. AC Characteristics, $V_{DD} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized up to  $F_{OUT} \leq 150$ MHz.

NOTE 1: Measured from the  $V_{DD}/2$  of the input to  $V_{DD}/2$  of the output.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DD</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DD</sub>/2.

#### **Test Conditions** Symbol Minimum Parameter Typical Maximum Units **Output Frequency** 160 MHz four Propagation Delay 1.1 2.1 tp<sub>LH</sub> ns (low to high transition); NOTE 1 **Propagation Delay** 1.1 2.1 tp<sub>HL</sub> ns (high to low transition); NOTE 1 **Disable Time** 10 t<sub>PLZ</sub>, t<sub>PHZ</sub> ns (active to high-impedance) Enable Time 10 ns t<sub>PZL</sub>, t<sub>PZH</sub> (high-impedance to disable) Output Skew; NOTE 2, 3 250 tsk(o) ps Part-to-Part Skew; NOTE 2, 4 tsk(pp) 800 ps Buffer Additive Phase Jitter, RMS; 25MHz, Integration Range: *t*jit 0.193 ps refer to Additive Phase Jitter Section 12kHz - 5MHz **Output Rise/Fall Time** 0.63V to 1.17V t<sub>R</sub> / t<sub>F</sub> 0.12 0.6 ns 47 53 odc **Output Duty Cycle** %

### Table 5C. AC Characteristics, $V_{DD}$ = 1.8V ± 0.15V, $T_A$ = -40°C to 85°C

For NOTES, see Table 5B above.

| Symbol                             | Parameter                                                                    | Test Conditions                           | Minimum | Typical | Maximum | Units |
|------------------------------------|------------------------------------------------------------------------------|-------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                   | Output Frequency                                                             |                                           |         |         | 160     | MHz   |
| tp <sub>LH</sub>                   | Propagation Delay<br>(low to high transition); NOTE 1                        |                                           | 1.5     |         | 2.7     | ns    |
| tp <sub>HL</sub>                   | Propagation Delay<br>(high to low transition); NOTE 1                        |                                           | 1.5     |         | 2.7     | ns    |
| t <sub>PLZ,</sub> t <sub>PHZ</sub> | Disable Time<br>(active to high-impedance)                                   |                                           |         |         | 10      | ns    |
| t <sub>PZL,</sub> t <sub>PZH</sub> | Enable Time<br>(high-impedance to disable)                                   |                                           |         |         | 10      | ns    |
| tsk(o)                             | Output Skew; NOTE 2, 3                                                       |                                           |         |         | 250     | ps    |
| tsk(pp)                            | Part-to-Part Skew; NOTE 2, 4                                                 |                                           |         |         | 800     | ps    |
| <i>t</i> jit                       | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section | 25MHz, Integration Range:<br>12kHz - 5MHz |         | 0.266   |         | ps    |
| t <sub>R</sub> / t <sub>F</sub>    | Output Rise/Fall Time                                                        | 0.525V to 0.975V                          | 0.12    |         | 0.6     | ns    |
| odc                                | Output Duty Cycle                                                            |                                           | 47      |         | 53      | %     |

### Table 5D. AC Characteristics, $V_{DD} = 1.5V \pm 0.1V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized up to  $F_{OUT} \leq 150$ MHz.

NOTE 1: Measured from the  $V_{DD}/2$  of the input to  $V_{DD}/2$  of the output.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DD</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DD</sub>/2.

# Additive Phase Jitter (1.5V Output)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the

fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. The source generator "IFR2042 10kHz – 56.4GHz Low Noise Signal Generator as external input to an Agilent 8133A 3GHz Pulse Generator".

# **Parameter Measurement Information**



3.3V Output Load AC Test Circuit



1.8V Output Load AC Test Circuit



**Output Skew** 



2.5V Output Load AC Test Circuit



1.5V Output Load AC Test Circuit



Part-to-Part Skew

# RENESAS

# Parameter Measurement Information, continued







1.5V Output Rise/Fall Time



2.5V and 3.3V Output Rise/Fall Time



Output Duty Cycle/Pulse Width/Period



1.8V Output Rise/Fall Time



**Propagation Delay** 

# **Applications Information**

# **Recommendations for Unused Output Pins**

### **Outputs:**

### **LVCMOS Outputs**

All unused LVCMOS outputs can be left floating. There should be no trace attached.

# RENESAS

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the 830154I-08. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the830154I-08 is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \*1mA = 3.465mW

#### **Total Static Power:**

= Power (core)<sub>MAX</sub> = 3.465mW

### Dynamic Power Dissipation at $F_{OUT\_MAX}$ (160MHz)

```
Total Power (160MHz) = [(C_{PD} * N) * Frequency * (V_{DDO})^2] = [(14pF *4) * 160MHz * (3.465V)^2] = 107.6mW
N = number of outputs
```

#### **Total Power**

Static Power + Dynamic Power Dissipation
 3.465mW + 107.6mW

= 111.065mW

### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 121.5°C/W per Table 6A below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.111W * 121.5^{\circ}C/W = 98.5^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

### Table 6A. Thermal Resistance $\theta_{\text{JA}}$ for 8 Lead TSSOP, Forced Convection

|                                             | $\theta_{\text{JA}}$ by Velocity |           |           |
|---------------------------------------------|----------------------------------|-----------|-----------|
| Meters per Second                           | 0                                | 1         | 2.5       |
| Multi-Layer PCB, JEDEC Standard Test Boards | 121.5°C/W                        | 117.3°C/W | 115.3°C/W |

### Table 6B. Thermal Resistance $\theta_{JA}$ for 8 Lead SOIC, Forced Convection

| θ <sub>JA</sub> by Velocity                 |         |        |        |  |
|---------------------------------------------|---------|--------|--------|--|
| Meters per Second                           | 0       | 1      | 2.5    |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 103°C/W | 94°C/W | 89°C/W |  |

# **Reliability Information**

## Table 7A. $\theta_{\text{JA}}$ vs. Air Flow Table for a 8 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |           |           |           |  |
|---------------------------------------------|-----------|-----------|-----------|--|
| Meter per Second                            | 0         | 1         | 2.5       |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 121.5°C/W | 117.3°C/W | 115.3°C/W |  |

### Table 7B. $\theta_{\text{JA}}$ vs. Air Flow Table for a 8 Lead SOIC

| $\theta_{JA}$ vs. Air Flow                  |         |        |        |  |  |
|---------------------------------------------|---------|--------|--------|--|--|
| Meter per Second                            | 0       | 1      | 2.5    |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 103°C/W | 94°C/W | 89°C/W |  |  |

### **Transistor Count**

The transistor count for 830154I-08 is: 191

# Package Outline and Package Dimensions

Package Outline - G Suffix for 8 Lead TSSOP



### Table 8A. Package Dimensions for 8Lead TSSOP

| All Din | All Dimensions in Millimeters |         |  |  |  |  |
|---------|-------------------------------|---------|--|--|--|--|
| Symbol  | Minimum                       | Maximum |  |  |  |  |
| N       | 8                             | 3       |  |  |  |  |
| Α       |                               | 1.20    |  |  |  |  |
| A1      | 0.5                           | 0.15    |  |  |  |  |
| A2      | 0.80                          | 1.05    |  |  |  |  |
| b       | 0.19                          | 0.30    |  |  |  |  |
| С       | 0.09                          | 0.20    |  |  |  |  |
| D       | 2.90                          | 3.10    |  |  |  |  |
| E       | 6.40                          | Basic   |  |  |  |  |
| E1      | 4.30                          | 4.50    |  |  |  |  |
| е       | 0.65 Basic                    |         |  |  |  |  |
| L       | 0.45                          | 0.75    |  |  |  |  |
| α       | 0°                            | 8°      |  |  |  |  |
| aaa     |                               | 0.10    |  |  |  |  |

Reference Document: JEDEC Publication 95, MO-153

Package Outline - M Suffix for 8 Lead SOIC





### Table 8B. Package Dimensions

| All Dimensions in Millimeters |         |         |  |  |  |  |
|-------------------------------|---------|---------|--|--|--|--|
| Symbol                        | Minimum | Maximum |  |  |  |  |
| Ν                             |         | 8       |  |  |  |  |
| Α                             | 1.35    | 1.75    |  |  |  |  |
| A1                            | 0.10    | 0.25    |  |  |  |  |
| В                             | 0.33    | 0.51    |  |  |  |  |
| С                             | 0.19    | 0.25    |  |  |  |  |
| D                             | 4.80    | 5.00    |  |  |  |  |
| Е                             | 3.80    | 4.00    |  |  |  |  |
| е                             | 1.27    | Basic   |  |  |  |  |
| Н                             | 5.80    | 6.20    |  |  |  |  |
| h                             | 0.25    | 0.50    |  |  |  |  |
| L                             | 0.40    | 1.27    |  |  |  |  |
| α                             | 0°      | 8°      |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-012

# **Ordering Information**

### Table 9. Ordering Information

| Part/Order Number | Marking  | Package                 | Shipping Packaging | Temperature   |
|-------------------|----------|-------------------------|--------------------|---------------|
| 830154AGI-08LF    | AI08L    | Lead-Free, 8 Lead TSSOP | Tube               | -40°C to 85°C |
| 830154AGI-08LFT   | AI08L    | Lead-Free, 8 Lead TSSOP | Tape & Reel        | -40°C to 85°C |
| 830154AMI-08LF    | 154Al08L | Lead-Free, 8 Lead SOIC  | Tube               | -40°C to 85°C |
| 830154AMI-08LFT   | 154Al08L | Lead-Free, 8 Lead SOIC  | Tape & Reel        | -40°C to 85°C |

]

# **Revision History**

| Revision Date  | Description of Change                                                                                                                                                                                                                    |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| March 30, 2016 | Removed ICS Chip from General Description.<br>Removed ICS from part number where needed.<br>Ordering Information - Removed quantity from tape and reel and deleted the LF note below the table.<br>Updated data sheet header and footer. |  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.