## HS-26C32RH, HS-26C32EH Radiation Hardened Quad Differential Line Receivers FN3402 Rev 6.00 Oct 21, 2021 The <u>HS-26C32RH</u>, <u>HS-26C32EH</u> are differential line receivers designed for digital data transmission over balanced lines and meets the requirements of EIA Standard RS-422. Radiation hardened CMOS processing assures low power consumption, high speed, and reliable operation in the most severe radiation environments. The HS-26C32RH, HS-26C32EH have an input sensitivity typically of 200mV over the common mode input voltage range of $\pm 7$ V. The receivers are also equipped with input fail safe circuitry, which causes the outputs to go to a logic "1" when the inputs are open. Enable and Disable functions are common to all four receivers. Detailed Electrical Specifications for these devices are contained in SMD 5962-95689. A link is provided on our homepage for downloading. ## **Applications** - · Line receiver for MIL-STD-1553 serial data bus - · Line receiver for RS422 ### **Features** - Electrically screened to SMD #5962-95689 - QML qualified per MIL-PRF-38535 requirements - 1.2 micron radiation hardened CMOS - EIA RS-422 compatible inputs - · CMOS compatible outputs - · Input fail-safe circuitry - · High impedance inputs when disabled or powered-down - Low power dissipation 138mW standby (max) - Operating supply range . . . . . . . . . . . . . 4.5V to 5.5V - · Radiation acceptance testing HS-26C32RH - HDR (50-300rad (Si)/s)...... 300krad(Si) - Radiation acceptance testing HS-26C32EH - LDR (0.01rad(Si)/s)......50krad(Si) - SEL immune to LET ......100MeV\*cm<sup>2</sup>/mg - Full -55°C to +125°C military temperature range - Pb-free (RoHS compliant) ## **Ordering Information** | ORDERING SMD<br>NUMBER ( <u>Note 1</u> ) | PART NUMBER (Note 2) | RADIATION HARDNESS<br>(Total lonizing Dose) | PACKAGE DESCRIPTION (RoHS COMPLIANT) | PKG.<br>DWG. # | CARRIER TYPE | TEMP. RANGE | |------------------------------------------|------------------------------------|---------------------------------------------|--------------------------------------|----------------|--------------|---------------| | 5962F9568901QEC | HS1-26C32RH-8 | HDR to 300krad(Si) | 16 Ld SBDIP | D16.3 | Tube | -55 to +125°C | | 5962F9568901QXC | HS9-26C32RH-8 | | 16 Ld FLATPACK | K16.A | Tray | | | 5962F9568901VEC | HS1-26C32RH-Q | | 16 Ld SBDIP | D16.3 | Tube | | | 5962F9568901VXC | HS9-26C32RH-Q | | 16 Ld FLATPACK | K16.A | Tray | | | 5962F9568901V9A | HS0-26C32RH-Q (Note 3) | | Die | N/A | N/A | | | 5962F9568901VYC | HS9G-26C32RH-Q (Notes 4, 5) | | 16 Ld FLATPACK | K16.A | Tray | | | N/A | HS0-26C32RH/SAMPLE<br>(Notes 3, 5) | N/A | Die | N/A | N/A | | | | HS1-26C32RH/PROTO<br>(Note 5) | | 16 Ld SBDIP | D16.3 | Tube | | | | HS9-26C32RH/PROTO<br>(Note 5) | | 16 Ld FLATPACK | K16.A | Tray | | | | HS9G-26C32RH/PROTO<br>(Notes 4, 5) | | 16 Ld FLATPACK | K16.A | Tray | | | 5962F9568903VEC | HS1-26C32EH-Q | HDR to 300krad(Si)<br>LDR to 50krad(Si) | 16 Ld SBDIP | D16.3 | Tube | | | 5962F9568903VXC | HS9-26C32EH-Q | | 16 Ld FLATPACK | K16.A | Tray | | | 5962F9568903V9A | HS0-26C32EH-Q (Note 3) | | Die | N/A | N/A | | #### NOTES: - 1. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering. - 2. These Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. - 3. Die product tested at T<sub>A</sub> = + 25 °C. The wafer probe test includes functional and parametric testing sufficient to make the die capable of meeting the electrical performance outlined in SMD. - 4. The lid of these packages are connected to the ground pin of the device. - 5. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across the temperature range specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE parts are capable of meeting the electrical limits and conditions specified in the DLA SMD. The /SAMPLE parts do not receive 100% screening across temperature to the DLA SMD electrical limits. These part types do not come with a certificate of conformance because they are not DLA qualified devices. # **Pin Configurations** (16 LD SBDIP) MIL-STD-1835: CDIP2-T16 **TOP VIEW** AIN 1 16 V<sub>DD</sub> BIN AIN 2 15 AOUT 3 14 BIN ENABLE 4 BOUT 12 ENABLE COUT 11 DOUT CIN 6 CIN 10 DIN GND 8 9 DIN HS1-26C32RH, HS1-26C32EH HS9-26C32RH, HS9-26C32EH (16 LD FLATPACK) MIL-STD-1835: CDFP4-F16 **TOP VIEW** #### NOTES: - 6. For details on input output structures refer to application note AN9520. - 7. For details on package dimensions refer MIL-STD-1835. # **Logic Diagram** **TABLE 1. TRUTH TABLE** | | | OUTPUT | | | |------------------------|--------|--------|-----------------|------| | DEVICE POWER<br>ON/OFF | ENABLE | ENABLE | INPUT | OUT | | ON | 0 | 1 | х | HI-Z | | ON | 1 | х | VID ≥ VTH (Max) | 1 | | ON | 1 | х | VID ≤ VTH (Min) | 0 | | ON | х | 0 | VID ≥ VTH (Max) | 1 | | ON | х | 0 | VID ≤ VTH (Min) | 0 | | ON | 1 | х | Open | 1 | | ON | х | 0 | Open | 1 | | OFF | х | х | х | HI-Z | | X = Don't Care | | I . | 1 | I | 0 = Low 1 = High FIGURE 1. PROPAGATION DELAY TIMING DIAGRAM FIGURE 2. THREE-STATE LOW TIMING DIAGRAM FIGURE 3. PROPAGATION DELAY LOAD CIRCUIT FIGURE 4. THREE-STATE HIGH TIMING DIAGRAMS ### **TABLE 2. THREE-STATE LOW VOLTAGE LEVELS** | PARAMETER | HS-26C32RH<br>HS-26C32EH | UNITS | |-----------------|--------------------------|-------| | V <sub>DD</sub> | 4.50 | V | | v <sub>IH</sub> | 4.50 | V | | V <sub>S</sub> | 50 | % | | V <sub>T</sub> | 50 | % | | v <sub>w</sub> | V <sub>OL</sub> + 0.5 | V | | GND | 0 | V | FIGURE 5. THREE-STATE LOW LOAD CIRCUIT **TABLE 3. THREE-STATE HIGH VOLTAGE LEVELS** | PARAMETER | HS-26C32RH<br>HS-26C32EH | UNITS | |-----------------|--------------------------|-------| | $V_{DD}$ | 4.50 | V | | v <sub>IH</sub> | 4.50 | V | | V <sub>S</sub> | 50 | % | | V <sub>T</sub> | 50 | % | | v <sub>w</sub> | V <sub>OH</sub> - 0.5 | V | | GND | 0 | V | FIGURE 6. THREE-STATE HIGH LOAD CIRCUIT ## **Die Characteristics** #### **DIE DIMENSIONS:** 78 mils x 123 mils x 19 mils $\pm 1$ mil (1981 $\mu$ m x 3124 $\mu$ m x 483 $\mu$ m $\pm 25\mu$ m) ### **INTERFACE MATERIALS:** ### **Glassivation:** Type: PSG (Phosphorus Silicon Glass) Thickness: 8kÅ ±1kÅ ### **Metallization:** M1: Mo/TiW (Bottom) Thickness: 5800Å ±1kÅ M2: Al/Si/Cu (Top) Thickness: 10kÅ ±1kÅ #### Substrate: **AVLSI1RA** ### **Backside Finish:** Silicon #### **ASSEMBLY RELATED INFORMATION:** ### Substrate Potential (Powered Up): Internally tied to V<sub>DD</sub> ### **Worst Case Current Density:** $< 2.0e5 A/cm^2$ #### **Bond Pad Size:** 110µm x 100µm #### **Transistor Count:** 315 # **Metallization Mask Layout** HS-26C32RH, HS-26C32EH GND DIN TABLE 4. HS-26C32RH, HS-26C32EH PAD COORDINATES | PIN | PAD | RELATIVE TO PIN 1 | | | |--------|----------|-------------------|---------------|--| | NUMBER | NAME | X COORDINATES | Y COORDINATES | | | 1 | AIN | 0 | 0 | | | 2 | AIN | -337.1 | -362 | | | 3 | AOUT | -337.1 | -912.5 | | | 4 | ENABLE | -337.1 | -1319.3 | | | 5 | COUT | -337.1 | -1774.4 | | | 6 | CIN | -337.1 | -2233.7 | | | 7 | CIN | 0 | -2595.7 | | | 8 | GND | 418.4 | -2596.7 | | | 9 | DIN | 776.4 | -2595.7 | | | 10 | DIN | 1113.5 | -2233.7 | | | 11 | DOUT | 1113.5 | -1774.4 | | | 12 | ENABLE | 1113.5 | -1319.3 | | | 13 | BOUT | 1113.5 | -898.4 | | | 14 | BIN | 1113.5 | -362 | | | 15 | BIN | 776.4 | 0 | | | 16 | $V_{DD}$ | 420.2 | 1 | | NOTE: Dimensions in microns **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision. | DATE | REVISION | CHANGE | |--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Oct 21, 2021 | 6.00 | In the Features section on page 1 added Radiation acceptance testing bullets for RH and EH parts. Updated Ordering Information table on by adding carrier type and radiation testing information columns verified part numbers in table are correct, and added Notes 1, 3, and 5. Added Notes 6 and 7. Added Truth Table. Updated the Die Characteristics information as follows: -Updated die dimensions -Updated Glassivation Type and Thickness -Updated Metallization M1 thickness by adding ±1kÅ and updated M2 thickness to 10kÅ ±1kÅ -Updated Worst Case Current Density -Added Substrate, Backside finish, Substrate potential, and Transistor count Added Table 4 to the Metallization Mask Layout section. Added Revision History. Added POD drawings. | # **Package Outline Drawing** For the most recent package outline drawing, see K16.4. K16.A 16 Lead Ceramic Metal Seal Flatpack Package Rev 2, 1/10 ### NOTES: 1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab may be used to identify pin one. 2. If a pin one identification mark is used in addition to a tab, the limits of the tab dimension do not apply. 3\tag{3}\tag{The maximum limits of lead dimensions (section A-A) shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. 4. Measure dimension at all four corners. For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads. 6. Dimension shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied. - 7. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 8. Controlling dimension: INCH. For the most recent package outline drawing, see D16.3. #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - 3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. Dimension Q shall be measured from the seating plane to the base plane. - 6. Measure dimension S1 at all four corners. - 7. Measure dimension S2 from the top of the ceramic body to the nearest metallization or lead. - 8. N is the maximum number of terminal positions. - 9. Braze fillets shall be concave. - 10. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 11. Controlling dimension: INCH. D16.3 MIL-STD-1835 CDIP2-T16 (D-2, CONFIGURATION C) 16 Lead Ceramic Dual-In-Line Metal Seal Package (SBDIP) | | INCHES | | MILLIN | | | |--------|-----------|------------------|----------|------------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.840 | - | 21.34 | - | | Е | 0.220 | 0.310 | 5.59 | 7.87 | - | | е | 0.100 BSC | | 2.54 BSC | | - | | eA | 0.300 BSC | | 7.62 BSC | | - | | eA/2 | 0.150 BSC | | 3.81 BSC | | - | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 5 | | S1 | 0.005 | - | 0.13 | - | 6 | | S2 | 0.005 | - | 0.13 | - | 7 | | α | 90° | 105 <sup>o</sup> | 90° | 105 <sup>o</sup> | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | М | - | 0.0015 | - | 0.038 | 2 | | N | 16 | | 1 | 6 | 8 | Rev. 0 4/94 ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/