## HA-4902/883 **Precision Quad Comparator** FN3929 Rev.1.00 May 3, 2012 The HA-4902/883 is a monolithic, quad, precision comparator offering fast response time, low offset voltage, low offset current and virtually no channel-to-channel crosstalk for applications requiring accurate, high speed, signal level detection. This comparator can sense signals at ground level while being operated from either a single +5V supply (digital systems) or from dual supplies (analog networks) up to $\pm 15$ V. The HA-4902/883 contains a unique current driven output stage which can be connected to logic system supplies (VLOGIC+ and VLOGIC-) to make the output levels directly compatible (no external components needed) with any standard logic or special system logic levels. In combination analog/digital systems, the design employed in the HA-4902/883 input and output stages prevents troublesome ground coupling of signals between analog and digital portions of the system. This comparators' combination of features make it an ideal component for signal detection and processing in data acquisition systems, test equipment and microprocessor/analog signal interface networks. # **Pin Configuration** HA-4902/883 (16 LD CERDIP) TOP VIEW ## **Features** - This circuit is processed in accordance to MIL-STD-883 and is fully conformant under the provisions of Paragraph 1.2.1 - Fast Response Time (+25°C) | - Maximum | | |----------------------------|---------| | Low Offset Voltage (+25°C) | | | - Maximum | . 5.0mV | | - Typical | . 2.0mV | | Low Input Sensitivity | | | - Maximum | . 0.5mV | | - Typical | 0.05mV | | Low Offset Current (+25°C) | | - Single or Dual Voltage Supply Operation - · Selectable Output Logic Levels - Active Pull-Up/Pull-Down Output Circuit. No External Resistors Required # **Applications** - · Threshold Detector - · Zero Crossing Detector - Window Detector - · Analog Interfaces for Microprocessors - High Stability Oscillators - Logic System Interfaces # **Ordering Information** | PART<br>NUMBER | PART<br>MARKING | TEMP<br>RANGE (°C) | PACKAGE | PKG.<br>DWG.<br># | |----------------|-----------------|--------------------|--------------|-------------------| | HA1-4902/883 | HA1-4902/883 | -55 to +125 | 16 Ld CERDIP | F16.3 | ## **Absolute Maximum Ratings** | Voltage (Between V+ and V- Terminals) | 35V | |---------------------------------------|--------------| | Differential Input Voltage | ±15V | | Peak Output Current | ±50mA | | Output Short Circuit Current Duration | Indefinite | | (One Amplifier Sho | rted to GND) | | ESD Rating | <2000V | ## **Recommended Operating Conditions** | Operating Temperature Range | 55°C to +125°C | |--------------------------------------------|----------------| | Operating Supply Voltage | ±15V | | Logic Supply Voltage (V <sub>L</sub> +) | +5V | | Logic Reference Voltage (V <sub>L</sub> -) | 0V | ## **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | $\theta_{JC}(^{\circ}C/W)$ | |----------------------------------------------|----------------------|----------------------------| | CERDIP Package | 76 | 17 | | Maximum Junction Temperature | | +175°C | | Maximum Storage Temperature Range | 6 | 55°C to +150°C | | Package Power Dissipation Limit at +75°C | | | | CerDIP Package | | 1.31W | | Package Power Dissipation Derating Factor Ab | ove +75°C | | | CerDIP Package | | 13.1mW/°C | | Lead Temperature (Soldering 10s) | | +300°C | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTE 1. $\theta_{\text{JA}}$ is measured with the component mounted on an evaluation PC board in free air. #### TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS Device Tested at: Supply Voltage = $\pm 15V$ , $V_L$ + = 5V, $V_L$ - = 0V, unless otherwise specified. | D.C. PARAMETERS | SYMBOL | CONDITIONS | GROUP A<br>SUBGROUPS | TEMP (°C) | MIN | MAX | UNITS | |-----------------------|---------------------|------------------------------------------------------------|----------------------|-----------|------|-----|-------| | Input Offset Voltage | V <sub>IO</sub> | V <sub>CM</sub> = 0V, V <sub>OUT</sub> = 1.4V (See Note 4) | 1 | +25 | -5 | 5 | mV | | | | | 2, 3 | +125, -55 | -8 | 8 | mV | | Input Bias Current | +I <sub>B</sub> | V <sub>CM</sub> = OV | 1 | +25 | -150 | 150 | nA | | | | | 2, 3 | +125, -55 | -200 | 200 | nA | | | -I <sub>B</sub> | V <sub>CM</sub> = OV | 1 | +25 | -150 | 150 | nA | | | | | 2, 3 | +125, -55 | -200 | 200 | nA | | Input Offset Current | I <sub>IO</sub> | V <sub>CM</sub> = OV | 1 | +25 | -35 | 35 | nA | | | | | 2, 3 | +125, -55 | -45 | 45 | nA | | Input Sensitivity | IN <sub>SEN</sub> | (See Note 4) | 1 | +25 | -0.5 | 0.5 | mV | | | | | 2, 3 | +125, -55 | -0.6 | 0.6 | mV | | Output Voltage Levels | V <sub>OL</sub> | I <sub>SINK</sub> = 3mA | 1 | +25 | - | 0.4 | V | | | | | 2, 3 | +125, -55 | - | 0.4 | V | | | V <sub>OH</sub> | I <sub>SOURCE</sub> = 3mA | 1 | +25 | 3.5 | - | V | | | | | 2, 3 | +125, -55 | 3.5 | - | V | | Output Current | I <sub>SINK</sub> | V <sub>OUT</sub> ≤0.4V | 1 | +25 | 3 | - | mA | | | | | 2, 3 | +125, -55 | 3 | - | mA | | | I <sub>SOURCE</sub> | V <sub>OUT</sub> ≥3.5V | 1 | +25 | - | -3 | mA | | | | | 2, 3 | +125, -55 | - | -3 | mA | | Supply Current | +I <sub>CC</sub> | $V_{OUT} = V_{OL}, V_{OH}$ | 1 | +25 | - | 20 | mA | | | | | 2, 3 | +125, -55 | - | 20 | mA | | | -lcc | $V_{OUT} = V_{OL}, V_{OH}$ | 1 | +25 | - | 8 | mA | | | | | 2, 3 | +125, -55 | - | 10 | mA | | Logic Current | ΙL | $V_{OUT} = V_{OL}, V_{OH}$ | 1 | +25 | - | 6 | mA | | | | | 2, 3 | +125, -55 | - | 8 | mA | #### **TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS** Table 2 Intentionally left blank. See A. C. Specifications on Table 3. #### **TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS** Device Characterized at: Supply Voltage = ±15V, V<sub>L</sub>+ = 5V, V<sub>L</sub>- = 0V, unless otherwise specified. | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMP (°C) | MIN | MAX | UNITS | |-------------------|------------------|------------------------------------|-------|-----------|-----|------|-------| | Response Time | t <sub>pd0</sub> | +100mV Input Step, +10mV Overdrive | 2, 3 | +25 | - | 200 | ns | | | t <sub>pd1</sub> | -100mV Input Step, -10mV Overdrive | 2, 3 | +25 | - | 200 | ns | | Common Mode Range | +CMR | | 2 | +25 | - | 12.4 | ٧ | | | -CMR | | 2 | +25 | -15 | - | ٧ | #### NOTES: - 2. Parameters listed in Table 3 are controlled via design or process parameters and are not directly tested at final production. These parameters are lab characterized upon initial design release, or upon design changes. These parameters are guaranteed by characterization based upon data from multiple production runs which reflect lot to lot and within lot variation. - 3. $F \approx 100$ Hz, duty cycle $\approx 50\%$ , inverting input driven, all unused inverting inputs tie to +5V. - 4. Refer to enlarged area of test waveform A. Offset voltage is measured when V<sub>OUT</sub> = 1.4V. Sensitivity is measured on the transition edge at 0.4V and 3.5V. Sensitivity is the change in differential input voltage required to change the output state. Sensitivity includes the effects of offset voltage, offset current, common mode rejection and voltage gain. **TABLE 4. ELECTRICAL TEST REQUIREMENTS** | MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS (SEE TABLE 1 ) | |---------------------------------------------|--------------------------| | Interim Electrical Parameters (Pre Burn-In) | 1 | | Final Electrical Test Parameters | 1 (Note 5), 2, 3 | | Group A Test Requirements | 1, 2, 3 | | Groups C and D Endpoints | 1 | #### NOTE: 5. PDA applies to Subgroup 1 only. # Test Circuit (Applies to Tables 1 and 2) # **Test Waveform A** (Applies to Table 1) # **Test Waveform B** (Applies to Table 3) # V<sub>IO</sub> - 10mV V<sub>OL</sub> 1.4V OUTPUT V<sub>D</sub> (1) NOTE: Response time testing is done after $V_{IO}$ testing to acquire the actual device offset voltage. 10mV overdrive is then added (or subtracted depending on state) to this measured $V_{IO}$ value. # **Burn-in Circuit** #### HA1-4902/883 CERAMIC DIP #### NOTES: $R_{1}=5k\Omega,\,\pm5\%$ $\text{C}_{\textbf{1}},\,\text{C}_{\textbf{2}},\,\text{C}_{\textbf{3}} = 0.01 \mu\text{F/Socket (Min) or } 0.1 \mu\text{F/Row (Min)}$ $C_4$ , $C_5$ , $C_6$ = 0.01 $\mu$ F/Socket (Min) or 0.1 $\mu$ F/Row (Min) $D_1$ , $D_2$ , $D_3$ = 1N4002 or Equivalent/Board |(V+)-(V-)| = 30V $V_{L^-} = 0V, V_{L} + = 0.5V$ f<sub>0</sub> = 5V (Static Burn-In) # Schematic Diagram (1/4 of HA-4902/883) # **Die Characteristics** #### **DIE DIMENSIONS:** 90mils x 102mils x 20mils ± 1mil 2280μm x 2600μm x 508μm ± 25.4μm #### **METALLIZATION:** Type: Al, 1% Cu Thickness: 16kÅ ± 2kÅ #### **GLASSIVATION:** Type: Nitride (Si3N4) over Silox (SiO2, 5% Phos.) Silox Thickness: $12k\text{\AA} \pm 2k\text{\AA}$ Nitride Thickness: $3.5k\text{\AA} \pm 1.5k\text{\AA}$ #### **WORST CASE CURRENT DENSITY:** $0.4 \times 10^5 A/cm^2$ ## SUBSTRATE POTENTIAL (POWERED UP): V- **TRANSISTOR COUNT: 137** **PROCESS:** Bipolar and MOS Dielectric Isolation # **Metallization Mask Layout** HA-4902/883 **Design Information** The information contained in this section has been developed through characterization and is for use as application and design aid only. These characteristics are not 100% tested and no product guarantee is implied. **Typical Performance Curves** $T_A = +25^{\circ}C$ , $V_S = \pm 15V$ , $V_{LOGIC} + = 5V$ , $V_{LOGIC} = 0V$ , Unless Otherwise Specified FIGURE 1. INPUT BIAS CURRENT vs TEMPERATURE FIGURE 2. INPUT OFFSET CURRENT vs TEMPERATURE FIGURE 3. INPUT BIAS CURRENT vs COMMON MODE INPUT VOLTAGE (VDIFF = 0V) **Design Information (continued)** The information contained in this section has been developed through characterization and is for use as application and design aid only. These characteristics are not 100% tested and no product guarantee is implied. **Typical Performance Curves** $T_A = +25 \,^{\circ}C$ , $V_S = \pm 15 V$ , $V_{LOGIC} + = 5 V$ , $V_{LOGIC} = 0 V$ , Unless Otherwise Specified (Continued) FIGURE 4. SUPPLY CURRENT vs TEMPERATURE (FOR $\pm 15$ V SUPPLIES AND +5V LOGIC SUPPLY) FIGURE 5. SUPPLY CURRENT vs TEMPERATURE (FOR SINGLE +5V OPERATION) FIGURE 6. RESPONSE TIME FOR VARIOUS INPUT OVERDRIVES **Design Information (continued)** The information contained in this section has been developed through characterization and is for use as application and design aid only. These characteristics are not 100% tested and no product guarantee is implied. **Typical Performance Curves** $T_A = +25 \,^{\circ}C$ , $V_S = \pm 15 V$ , $V_{LOGIC} + = 5 V$ , $V_{LOGIC} = 0 V$ , Unless Otherwise Specified (Continued) FIGURE 7. MAXIMUM PACKAGE DISSIPATION vs AMBIENT TEMPERATURE FIGURE 8. POWER DISSIPATION vs SUPPLY VOLTAGE (NO LOAD CONDITION) NOTE: Total Power Dissipation (TPD) is the sum of individual dissipation contributions of V+, V-, and V<sub>LOGIC</sub> shown in curves of Power Dissipation vs Supply Voltages. The calculated TPD is then located on the graph of maximum Allowable Package Dissipation vs Ambient Temperature to determine ambient temperature operating limits imposed by the calculated TPD (see Performance Curves). For instance, the combination of ±15V, 5V, 0V (±V, V<sub>LOGIC</sub>+, V<sub>LOGIC</sub>-) gives a TPD of 350mW, the combination ±15V, 0V gives a TPD of 450mW. **Design Information** The information contained in this section has been developed through characterization and is for use as application and design aid only. These characteristics are not 100% tested and no product guarantee is implied. **Typical Performance Characteristics** Device Characterized at: Supply Voltage = $\pm 15V$ , $V_{L+} = 5V$ , $V_{L-} = 0V$ , unless otherwise specified. | PARAMETERS | CONDITIONS | TEMP | TYPICAL | DESIGN LIMIT | UNITS | |----------------------|-------------------------------------------------------|-------|---------|--------------|-------| | Offset Voltage | Note 4 | Full | 0.5 | Table 1 | mV | | Input Bias Current | | +25°C | 50 | Table 1 | nA | | | | Full | 90 | Table 1 | nA | | Input Offset Current | | +25°C | 10 | Table 1 | nA | | | | Full | 20 | Table 1 | nA | | Input Sensitivity | Note 4 | Full | 50 | Table 1 | μ۷ | | Output Level | V <sub>OL</sub> ; I <sub>SINK</sub> = 3mA | Full | 0.15 | Table 1 | V | | | V <sub>OH</sub> ; I <sub>SOURCE</sub> = 3mA | Full | 4.3 | Table 1 | V | | Supply Current | +I <sub>CC</sub> ; V <sub>OUT</sub> = V <sub>OH</sub> | Full | 10 | Table 1 | mA | | | +I <sub>CC</sub> ; V <sub>OUT</sub> = V <sub>OL</sub> | Full | 15 | Table 1 | mA | | | -I <sub>CC</sub> ; V <sub>OUT</sub> = V <sub>OH</sub> | Full | -6 | Table 1 | mA | | | -I <sub>CC</sub> ; V <sub>OUT</sub> = V <sub>OL</sub> | Full | -8 | Table 1 | mA | | Logic Current | I <sub>L</sub> ; V <sub>OUT</sub> = V <sub>OH</sub> | Full | 2 | Table 1 | mA | | | I <sub>L</sub> ; V <sub>OUT</sub> = V <sub>OL</sub> | Full | 4 | Table 1 | mA | | Response Time | t <sub>pd0</sub> | Full | 150 | Table 3 | ns | | | t <sub>pd1</sub> | Full | 150 | Table 3 | ns | # **Applying the HA-4902 Comparator** #### **Supply Connections** This device is exceptionally versatile in working with most available power supplies. The voltage applied to the V+ and V- terminals determines the allowable input signal range; while the voltage applied to the V<sub>L</sub>+ and V<sub>L</sub>- determines the output swing. In systems where dual analog supplies are available, these would be connected to V+ and V-, while the logic supply and return would be connected to V<sub>LOGIC</sub>+ and V<sub>LOGIC</sub>-. The analog and logic supply commons can be connected together at one point in the system, since the comparator is immune to noise on the logic supply ground. A negative output swing may be obtained by connecting V<sub>L</sub>+ to ground and V<sub>L</sub>- to a negative supply. Bipolar output swings (15V<sub>P-P</sub>, Max) may be obtained using dual supplies. In systems where only a single logic supply is available (+5V to +15V), V+ and $V_{\mbox{LOGIC}}$ + may be connected together to the positive supply while V- and V<sub>LOGIC</sub>- are grounded. If an input signal could swing negative with respect to the V-terminal, a resistor should be connected in series with the input to limit input current to <5mA since the C-B junction of the input transistor would be forward biased. ### **Unused Inputs** Inputs of unused comparator sections should be tied to a differential voltage source to prevent output "chatter" (V<sub>DIFF</sub> $\geq$ V<sub>IO</sub>). All unused inverting inputs may be tied to +5V and non-inverting inputs tied to ground. #### Crosstalk Simultaneous high frequency operation of all other channels in the package will not affect the output logic state of a given channel, provided that its differential input voltage is sufficient to define a given logic state $(\Delta V_{IN} \geq \pm V_{IO}).$ Low level or high impedance input lines should be shielded from other signal sources to reduce crosstalk and interference. ## **Power Supply Decoupling** Decouple all power supply lines with 0.01µF ceramic capacitors to a ground line located near the package to reduce coupling between channels or from external sources. #### **Response Time** Fast rise time (<200ns) input pulses of several volts amplitude may result in delay times somewhat longer than those illustrated for 100mV steps. Operating speed is optimized by limiting the maximum differential input voltage applied, with resistor-diode clamping networks. ## Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. This dimension allows for off-center lid, meniscus, and glass - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH. F16.3 MIL-STD-1835 GDIP1-T16 (D-2, CONFIGURATION A) 16 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INC | HES | MILLIMETERS | | | |--------|-----------|------------------|-------------|------------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.840 | - | 21.34 | 5 | | Е | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | е | 0.100 BSC | | 2.54 BSC | | - | | eA | 0.300 | BSC | 7.62 BSC | | - | | eA/2 | 0.150 | 0.150 BSC | | BSC | - | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | α | 90° | 105 <sup>0</sup> | 90° | 105 <sup>0</sup> | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | М | - | 0.0015 | - | 0.038 | 2, 3 | | N | 1 | 6 | 1 | 6 | 8 | Rev. 0 4/94 © Copyright Intersil Americas LLC 1994-2012. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>