# CA3260, CA3260A 4MHz, BiMOS Operational Amplifier with MOSFET Input/CMOS Output FN1266 Rev.7.00 Dec 10, 2009 CA3260A and CA3260 are integrated circuit operational amplifiers that combine the advantage of both CMOS and bipolar transistors on a monolithic chip. The CA3260 series circuits are dual versions of the popular CA3160 series. Gate protected P-Channel MOSFET (PMOS) transistors are used in the input circuit to provide very high input impedance, very low input current, and exceptional speed performance. The use of PMOS field effect transistors in the input stage results in common mode input voltage capability down to 0.5V below the negative supply terminal, an important attribute in single supply applications. A complementary symmetry MOS (CMOS) transistor pair, capable of swinging the output voltage to within 10mV of either supply voltage terminal (at very high values of load impedance), is employed as the output circuit. The CA3260 Series circuits operate at supply voltages ranging from 4V to 16V, or $\pm$ 2V to $\pm$ 8V when using split supplies. The CA3260A offers superior input characteristics over those of the CA3260. ## **Ordering Information** | PART<br>NUMBER | PART<br>MARKING | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>DWG.# | |---------------------|-----------------|---------------------|-------------------------|---------------| | CA3260E | CA3260E | -55 to +125 | 8 Ld PDIP | E8.3 | | CA3260EZ<br>(Note) | CA3260EZ | -55 to +125 | 8 Ld PDIP*<br>(Pb-free) | E8.3 | | CA3260AE | CA3260AE | -55 to +125 | 8 Ld PDIP | E8.3 | | CA3260AEZ<br>(Note) | 3260AEZ | -55 to +125 | 8 Ld PDIP*<br>(Pb-free) | E8.3 | <sup>\*</sup>Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### Features - · MOSFET Input Stage provides - Very High $Z_1$ = 1.5TΩ (1.5 x 10<sup>12</sup>Ω) (Typ) - Very Low I<sub>I</sub> . . . . . . . 5pA (Typ) at 15V Operation . . . . . . . . . . . . . . 2pA (Typ) at 5V Operation - · Ideal for Single Supply Applications - Common Mode Input Voltage Range Includes Negative Supply Rail; Input Terminals Can be Swung 0.5V Below Negative Supply Rail - CMOS Output Stage Permits Signal Swing to Either (Or Both) Supply Rails - Pb-Free Available (RoHS Compliant) ## **Applications** - · Ground Referenced Single Supply Amplifiers - Fast Sample-Hold Amplifiers - · Long Duration Timers/Monostables - · Ideal Interface with Digital CMOS - · High Input Impedance Wideband Amplifiers - Voltage Followers (e.g. Follower for Single Supply D/A Converter) - Voltage Regulators (Permits Control of Output Voltage Down to 0V) - · Wien Bridge Oscillators - · Voltage Controlled Oscillators - · Photo Diode Sensor Amplifiers ### **Pinout** CA3260, CA3260A (8 LD PDIP) TOP VIEW ## **Absolute Maximum Ratings** | DC Supply Voltage (V+ to V-) | 16V | |----------------------------------------|-----------------------| | DC Input Voltage | . (V+ +8V) to (V0.5V) | | Differential Input Voltage | 8V | | Input Terminal Current | 1mA | | Output Short Circuit Duration (Note 1) | Indefinite | #### **Operating Conditions** | _ | | |-------------------|----------------------| | Temperature Range | -55°C to +125°C | | Temperature Manye | <br>-55 0 10 1 125 0 | #### **Thermal Information** | Thermal Resistance (Typical, Note 2) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | | | | | | |--------------------------------------------------|------------------------|------------------------|--|--|--|--|--| | PDIP Package* | 100 | N/A | | | | | | | Maximum Junction Temperature (Plastic F | Package) | +150°C | | | | | | | Maximum Storage Temperature Range65°C to +150°C | | | | | | | | | Pb-Free Reflow Profile | | ee link below | | | | | | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | | | | | | | | | *Pb-free PDIPs can be used for three | ough hole | wave solder | | | | | | \*Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 1. Short circuit may be applied to ground or to either supply. - 2. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** $T_A$ = +25°C, Typical Values Intended Only for Design Guidance. | | | | | TYPICAL | | | | |----------------------------------------------------------------|-----------|------------------|--------------------------------------------------------|----------|----------|-------|--| | PARAMETER | | SYMBOL | TEST CONDITIONS | CA3260A | CA3260 | UNITS | | | Input Resistance | | R <sub>I</sub> | V <sub>S</sub> = ±7.5V | 1.5 | 1.5 | TΩ | | | Input Capacitance | | C <sub>I</sub> | f = 1MHz, V <sub>S</sub> = ±7.5V | 4.3 | 4.3 | pF | | | Unity Gain Crossover Frequ | ency | f <sub>T</sub> | V <sub>S</sub> = ±7.5V | 4 | 4 | MHz | | | Slew Rate | | SR | V <sub>S</sub> = ±7.5V | 10 | 10 | V/μs | | | Transient Response | Rise Time | t <sub>r</sub> | $C_L = 25pF, R_L = 2k\Omega, A_V = +1,$ | 0.09 | 0.09 | μs | | | | Overshoot | OS | $V_S = \pm 7.5V$ | 10 | 10 | % | | | Settling Time (to <0.1%, V <sub>IN</sub> = 4V <sub>P-P</sub> ) | | t <sub>S</sub> | $C_L = 25pF, R_L = 2k\Omega, A_V = +1, V_S = \pm 7.5V$ | 1.8 | 1.8 | μs | | | Input Offset Voltage | | V <sub>IO</sub> | V+ = 5V, V- = 0V | 2 | 6 | mV | | | Input Offset Current | | I <sub>IO</sub> | V+ = 5V, V- = 0V | 0.1 | 0.1 | pA | | | Input Current | | lį | V+ = 5V, V- = 0V | 2 | 2 | pA | | | Common Mode Rejection R | atio | CMRR | V+ = 5V, V- = 0V | 70 | 60 | dB | | | Large Signal Voltage Gain | | A <sub>OL</sub> | $A_{OL}$ $V_O = 4V_{P-P}$ , $R_L = 20k\Omega$ , | 100 | 100 | kV/V | | | | | | V+ = 5V, V- = 0V | 100 | 100 | dB | | | Common Mode Input Voltage Range | | V <sub>ICR</sub> | V+ = 5V, V- = 0V | 0 to 2.5 | 0 to 2.5 | V | | | Supply Current | | l+ | $V_{O} = 5V, R_{L} = \infty, V+ = 5V, V- = 0V$ | 1 | 1 | mA | | | | | | $V_{O}$ = 2.5V, $R_{L}$ = $\infty$ , V+ = 5V, V- = 0V | 1.2 | 1.2 | mA | | | Power Supply Rejection Rat | io | PSRR | $\Delta V_{IO}/\Delta V+$ , $V+=5V$ , $V-=0V$ | 200 | 200 | μV/V | | **Electrical Specifications** For Each Amplifier at T<sub>A</sub> = +25°C, V+ = 15V, V- = 0V, Unless Otherwise Specified. | | | TEST | | CA3260A | | CA3260 | | | | |-----------------------------|-----------------|---------------------------------------|-----|---------|-----|--------|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Input Offset Voltage | V <sub>IO</sub> | V <sub>S</sub> = ±7.5V | - | 2 | 5 | - | 6 | 15 | mV | | Input Offset Current | I <sub>IO</sub> | V <sub>S</sub> = ±7.5V | - | 0.5 | 20 | - | 0.5 | 30 | pA | | Input Current | II | V <sub>S</sub> = ±7.5V | - | 5 | 30 | - | 5 | 50 | рА | | Large Signal Voltage Gain | A <sub>OL</sub> | V <sub>O</sub> = 10V <sub>P-P</sub> , | 50 | 320 | - | 50 | 320 | - | kV/V | | | | $R_L = 10k\Omega$ | 94 | 110 | - | 94 | 110 | - | dB | | Common Mode Rejection Ratio | CMRR | | 80 | 95 | - | 70 | 90 | - | dB | Electrical Specifications For Each Amplifier at $T_A = +25$ °C, $V_{+} = 15V$ , $V_{-} = 0V$ , Unless Otherwise Specified. (Continued) | | | TEST | CA3260A | | CA3260 | | | | | |------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------|---------|---------------|--------|-------|---------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Common Mode Input Voltage<br>Range | V <sub>ICR</sub> | | 0 | -0.5 to<br>12 | 10 | 0 | -0.5 to<br>12 | 10 | V | | Power Supply Rejection Ratio | PSRR | $\Delta V_{IO}/\Delta V + $ $V + = 17.5V$ | - | 32 | 150 | - | 32 | 320 | μV/V | | Maximum Output Voltage | V <sub>OM</sub> + | $R_L = 10k\Omega$ | 11 | 13.3 | - | 11 | 13.3 | - | V | | | V <sub>OM</sub> - | - | - | 0.002 | 0.01 | - | 0.002 | 0.01 | V | | | V <sub>OM</sub> + | R <sub>L</sub> = ∞ | 14.99 | 15 | - | 14.99 | 15 | - | V | | | V <sub>OM</sub> - | | - | 0 | 0.01 | - | 0 | 0.01 | V | | Maximum Output Current | I <sub>OM</sub> + Source | V <sub>O</sub> = 0V | 12 | 22 | 45 | 12 | 22 | 45 | mA | | | I <sub>OM</sub> - Sink | V <sub>O</sub> = 15V | 12 | 20 | 45 | 12 | 20 | 45 | mA | | Total Supply Current V <sub>O</sub> (Amplifier A) = 7.5V V <sub>O</sub> (Amplifier B) = 7.5V | l+ | R <sub>L</sub> = ∞ | - | 9 | 15.5 | - | 9 | 15.5 | mA | | V <sub>O</sub> (Amplifier A) = 0V<br>V <sub>O</sub> (Amplifier B) = 0V | | | - | 1.2 | 3 | - | 1.2 | 3 | mA | | V <sub>O</sub> (Amplifier A) = 0V<br>V <sub>O</sub> (Amplifier B) = 7.5V | | | - | 5 | 8.5 | - | 5 | 8.5 | mA | | Input Offset Voltage<br>Temperature Drift | ΔV <sub>IO</sub> /ΔΤ | | - | 6 | - | - | 8 | - | μV/°C | | Crosstalk | | f = 1kHz | - | 120 | - | - | 120 | - | dB | # Schematic Diagram ## Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - 4. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and e<sub>A</sub> are measured with the leads constrained to be perpendicular to datum -C-. - 7. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). ### E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INC | HES | MILLIM | | | | | |----------------|-------|-------|----------|-------|----------|--|---| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | | Α | - | 0.210 | - | 5.33 | 4 | | | | A1 | 0.015 | - | 0.39 | - | 4 | | | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | | | B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 | | | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | | | D | 0.355 | 0.400 | 9.01 | 10.16 | 5 | | | | D1 | 0.005 | - | 0.13 | - | 5 | | | | Е | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | | | е | 0.100 | BSC | 2.54 | BSC | - | | | | e <sub>A</sub> | 0.300 | BSC | 7.62 BSC | | 3SC 7.62 | | 6 | | e <sub>B</sub> | - | 0.430 | - | 10.92 | 7 | | | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | | | N | 8 | 3 | 8 | 9 | | | | Rev. 0 12/93 © Copyright Intersil Americas LLC 1998-2009. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>