#### 9QXL2000C 20-Output Enhanced DB2000Q The 9QXL2000C is a 20-output very-low-additive phase jitter fanout buffer for PCle Gen6. It offers integrated terminations for $85\Omega$ transmission lines. ### **PCIe Clocking Architectures** - Common Clocked (CC) - Independent Reference (IR) with and without spread spectrum ### **Typical Applications** - Servers - Storage - Networking - SSDs #### **Output Features** 20 Low-Power HCSL (LP-HCSL) 85Ω output pairs #### **Features** - Low-Power HCSL (LP-HCSL) 85Ω outputs eliminate 80 resistors, saving 130mm<sup>2</sup> of area - Low-Power HCSL (LP-HCSL) outputs reduce device power consumption by 50% - 8 OE# pins configurable to control up to 20 outputs - 9 selectable SMBus addresses - Spread spectrum compatible - 10 × 10 mm 72-VFQFPN package ### **Key Specifications** - Output-to-output skew: < 50ps</li> - Additive phase jitter: DB2000Q < 12fs RMS</li> - Additive Phase jitter: PCIe Gen5 <7fs RMS</li> - Additive Phase jitter: PCIe Gen6 < 5fs RMS</li> - DB2000Q v1.1 pinout ### **Block Diagram** # **Contents** | 1. | Pin Information | 3 | |----|--------------------------------------------------------------------------------------------------------------------------------------------|----| | | <ul><li>1.1 Signal Types</li><li>1.2 Pin Assignments</li><li>1.2.1 Pin Descriptions</li></ul> | 4 | | 2. | Specifications | 7 | | | 2.1 Absolute Maximum Ratings 2.2 ESD Ratings 2.3 Electrical Specifications 2.4 Power Management 2.5 Power Connections 2.6 SMBus Addressing | | | 3. | Test Loads | 15 | | 4. | Alternate Terminations | 15 | | 5. | General SMBus Serial Interface Information5.1 How to Write5.2 How to Read | 16 | | 6. | Package Outline Drawings | 20 | | 7. | Marking Diagram | 20 | | 8. | Ordering Information | 20 | | 9. | Revision History | 20 | # 1. Pin Information # 1.1 Signal Types | Term | Description | |------|------------------------------------------------------------------------------------------------| | I | Input | | 0 | Input | | OD | Open Drain Output | | I/O | Bi-Directional | | PD | Pull-down | | PU | Pull-up | | Z | Tristate | | D | Driven | | Х | Don't care | | SE | Single ended | | DIF | Differential | | PWR | 3.3 V power | | GND | Ground | | PDT | Power Down Tolerant: These signals must tolerate being driven when the device is powered down. | Note that some pins have both internal pull-up and pull-down resistors which bias the pins to VDD/2. ### 1.2 Pin Assignments #### 72-VFQFPN (10 x 10 mm, 0.5mm pad pitch) ^ prefix indicates an internal pull-up resistor v prefix indicates an internal pull-down resistor ^v prefix indicates an internal pull-up and pull-down resistor #### 1.2.1 Pin Descriptions | Pin<br>Number | Pin Name | Туре | Description | |---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD | PWR | Power supply, nominally 3.3V. | | 2 | GND | GND | Ground pin. | | 3 | rcomp_NC | - | The DB2000Q specification calls this pin RCOMP. This pin is a true No Connect on the 9QXL2000 device, since it is not needed. Any existing connections on the board may remain to support non-DB2000Q devices. | | 4 | vdd_NC | - | The DB2000Q specification calls this pin VDD. This pin is a true No Connect on the 9QXL2000 device, since it is not needed. Any existing connections on the board may remain to support non-DB2000Q devices. | | 5 | NC | - | No connection. | | Pin<br>Number | Pin Name | Туре | Description | |---------------|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | ^CKPWRGD_PD# | I, SE, PU,<br>PDT | Input notifies device to sample latched inputs and start up on first high assertion. Low enters Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal pull-up resistor. | | 7 | GNDR | GND | Analog ground pin for the differential input (receiver). | | 8 | VDDR | PWR | Power supply for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately. Nominally 3.3V. | | 9 | DIF_IN | I, DIF,<br>PDT | HCSL true input. | | 10 | DIF_IN# | I, DIF,<br>PDT | HCSL complementary input. | | 11 | ^vSADR0_tri | I, SE, PD,<br>PU | SMBus address bit. This is a tri-level input that works in conjunction with other SADR pins, if present, to decode SMBus Addresses. It has internal pull up/down resistors to bias to VDD/2. See the SMBus Addressing table. | | 12 | SMBDAT | I/O, SE,<br>OD, PDT | Data pin of SMBUS circuitry | | 13 | SMBCLK | I, SE,<br>PDT | Clock pin of SMBUS circuitry | | 14 | ^vSADR1_tri | I, SE, PD,<br>PU | SMBus address bit. This is a tri-level input that works in conjunction with other SADR pins, if present, to decode SMBus Addresses. It has internal pull up/down resistors to bias to VDD/2. See the SMBus Addressing table. | | 15 | NC | - | No connection. | | 16 | NC | - | No connection. | | 17 | DIF_19# | O, DIF | HCSL complementary clock output. | | 18 | DIF_19 | O, DIF | HCSL true clock output. | | 19 | DIF_0 | O, DIF | HCSL true clock output. | | 20 | DIF_0# | O, DIF | HCSL complementary clock output. | | 21 | VDD | PWR | Power supply, nominally 3.3V. | | 22 | DIF_1 | O, DIF | HCSL true clock output. | | 23 | DIF_1# | O, DIF | HCSL complementary clock output. | | 24 | DIF_2 | O, DIF | HCSL true clock output. | | 25 | DIF_2# | O, DIF | HCSL complementary clock output. | | 26 | GND | GND | Ground pin. | | 27 | DIF_3 | O, DIF | HCSL true clock output. | | 28 | DIF_3# | O, DIF | HCSL complementary clock output. | | 29 | DIF_4 | O, DIF | HCSL true clock output. | | 30 | DIF_4# | O, DIF | HCSL complementary clock output. | | 31 | VDD | PWR | Power supply, nominally 3.3V. | | 32 | DIF_5 | O, DIF | HCSL true clock output. | | 33 | DIF_5# | O, DIF | HCSL complementary clock output. | | 34 | OE5# | I, SE, PU,<br>PDT | Active low input for enabling output 5. 1 = disable output, 0 = enable output. | | Pin<br>Number | Pin Name | Туре | Description | |---------------|----------|-------------------|----------------------------------------------------------------------------------| | 35 | DIF_6 | O, DIF | HCSL true clock output. | | 36 | DIF_6# | O, DIF | HCSL complementary clock output. | | 37 | OE6# | I, SE, PU,<br>PDT | Active low input for enabling output 6. 1 = disable output, 0 = enable output. | | 38 | DIF_7 | O, DIF | HCSL true clock output. | | 39 | DIF_7# | O, DIF | HCSL complementary clock output. | | 40 | OE7# | I, SE, PU,<br>PDT | Active low input for enabling output 7. 1 = disable output, 0 = enable output. | | 41 | DIF_8 | O, DIF | HCSL true clock output. | | 42 | DIF_8# | O, DIF | HCSL complementary clock output. | | 43 | OE8# | I, SE, PU,<br>PDT | Active low input for enabling output 8. 1 = disable output, 0 = enable output. | | 44 | GND | GND | Ground pin. | | 45 | VDD | PWR | Power supply, nominally 3.3V. | | 46 | DIF_9 | O, DIF | HCSL true clock output. | | 47 | DIF_9# | O, DIF | HCSL complementary clock output. | | 48 | OE9# | I, SE, PU,<br>PDT | Active low input for enabling output 9. 1 = disable output, 0 = enable output. | | 49 | DIF_10 | O, DIF | HCSL true clock output. | | 50 | DIF_10# | O, DIF | HCSL complementary clock output. | | 51 | OE10# | I, SE, PU,<br>PDT | Active low input for enabling output 10. 1 = disable output, 0 = enable output. | | 52 | DIF_11 | O, DIF | HCSL true clock output. | | 53 | DIF_11# | O, DIF | HCSL complementary clock output. | | 54 | OE11# | I, SE, PU,<br>PDT | Active low input for enabling output 11. 1 = disable output, 0 = enable output. | | 55 | DIF_12 | O, DIF | HCSL true clock output. | | 56 | DIF_12# | O, DIF | HCSL complementary clock output. | | 57 | OE12# | I, SE, PU,<br>PDT | Active low input for enabling output 12. 1 = disable output, 0 = enable output. | | 58 | VDD | PWR | Power supply, nominally 3.3V. | | 59 | DIF_13 | O, DIF | HCSL true clock output. | | 60 | DIF_13# | O, DIF | HCSL complementary clock output. | | 61 | DIF_14 | O, DIF | HCSL true clock output. | | 62 | DIF_14# | O, DIF | HCSL complementary clock output. | | 63 | GND | GND | Ground pin. | | 64 | DIF_15 | O, DIF | HCSL true clock output. | | 65 | DIF_15# | O, DIF | HCSL complementary clock output. | | 66 | DIF_16 | O, DIF | HCSL true clock output. | | Pin<br>Number | Pin Name | Туре | Description | |---------------|----------|--------|----------------------------------| | 67 | DIF_16# | O, DIF | HCSL complementary clock output. | | 68 | VDD | PWR | Power supply, nominally 3.3V. | | 69 | DIF_17 | O, DIF | HCSL true clock output. | | 70 | DIF_17# | O, DIF | HCSL complementary clock output. | | 71 | DIF_18 | O, DIF | HCSL true clock output. | | 72 | DIF_18# | O, DIF | HCSL complementary clock output. | | 73 | EPAD | GND | Connect EPAD to ground. | # 2. Specifications ## 2.1 Absolute Maximum Ratings **CAUTION:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |-------------------------------------|--------------------|-----------------------------------------|-----------|---------|-----------------------|------| | Supply Voltage <sup>[1][2]</sup> | $V_{DDx}$ | | - | - | 3.9 | V | | Input Low Voltage [1] | V <sub>IL</sub> | | GND - 0.5 | - | - | V | | Input High Voltage [3] | V <sub>IH</sub> | Except for SMBus interface. | - | - | V <sub>DD</sub> + 0.5 | V | | Input High Voltage [1] | V <sub>IHSMB</sub> | SMBus clock and data pins. | - | - | 3.9 | V | | Storage Temperature [1] | Ts | | -65 | - | 150 | °C | | Junction Temperature <sup>[1]</sup> | Tj | Maximum operating junction temperature. | - | - | 125 | °C | - 1. Confirmed by design and characterization, not 100% tested in production. - 2. Operation under these conditions is neither implied nor guaranteed. - 3. Not to exceed 3.9V. # 2.2 ESD Ratings | ESD Model/Test | Symbol | Rating | Unit | |--------------------------------------------------------|----------|--------|------| | Human Body Model (JESD22-A114 (JS-001) Classification) | ESD prot | 2000 | V | | Charged Device Model (JESD22-C101 Classification) | ESD prot | 500 | V | ## 2.3 Electrical Specifications $T_{AMB}$ = over the specified operating range. Supply voltages per normal operation conditions; see Test Loads for loading conditions. **Table 1. SMBus Parameters** | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |------------------------------------|---------------------|-----------------------------------------------------------------|---------|---------|--------------------|------| | SMBus Input Low Voltage | V <sub>ILSMB</sub> | | - | - | 0.8 | V | | SMBus Input High Voltage | V <sub>IHSMB</sub> | | 2.1 | - | V <sub>DDSMB</sub> | V | | SMBus Output Low Voltage | V <sub>OLSMB</sub> | At I <sub>PULLUP.</sub> | - | - | 0.4 | V | | SMBus Sink Current | I <sub>PULLUP</sub> | At V <sub>OL.</sub> | 4 | - | - | mA | | Nominal Bus Voltage <sup>[1]</sup> | $V_{\rm DDSMB}$ | | 2.7 | - | 3.6 | V | | SMBCLK/SMBDAT Rise Time [1] | t <sub>RSMB</sub> | (Max $V_{IL}$ - 0.15V) to (Min $V_{IH}$ + 0.15V). | - | - | 1000 | ns | | SMBCLK/SMBDAT Fall Time [1] | t <sub>FSMB</sub> | (Min V <sub>IH</sub> + 0.15V) to (Max V <sub>IL</sub> - 0.15V). | - | - | 300 | ns | | SMBus Operating Frequency [2] | f <sub>SMBMAX</sub> | Maximum SMBus operating frequency. | - | - | 400 | kHz | <sup>1.</sup> Confirmed by design and characterization, not 100% tested in production. Table 2. DIF\_IN Clock Input Parameters | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |--------------------------------------|--------------------|-----------------------------------------|---------|---------|---------|------| | Input Crossover Voltage – DIF_IN [1] | V <sub>CROSS</sub> | Cross over voltage. | 100 | - | 1400 | mV | | Input Swing – DIF_IN [1] | V <sub>SWING</sub> | Differential value. | 200 | - | - | mV | | Input Slew Rate – DIF_IN [1][2] | dv/dt | Measured differentially. | 0.6 | - | - | V/ns | | | I <sub>IH</sub> | DIF_IN, V <sub>IN</sub> = 0.8V | -3 | - | 3 | μΑ | | Input Current | | DIF_IN#, V <sub>IN</sub> = 0.8V | 5 | - | 15 | μA | | input Guirent | I <sub>IL</sub> | DIF_IN, V <sub>IN</sub> = GND | -12 | - | -6 | μΑ | | | | DIF_IN#, V <sub>IN</sub> = GND | -3 | - | 3 | μA | | Input Duty Cycle | d <sub>tin</sub> | Measurement from differential waveform. | 45 | - | 55 | % | <sup>1.</sup> See the Phase Jitter tables for values required for performance. Table 3. Input/Supply/Common Parameters | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |-------------------------------|------------------|------------------------------------------------------|-----------|---------|-----------------------|------| | Supply Voltage | V <sub>DDx</sub> | Supply voltage for core and analog. | 3.135 | 3.3 | 3.465 | V | | Ambient Operating Temperature | T <sub>AMB</sub> | Extended Industrial range. | -40 | 25 | 105 | °C | | Input High Voltage | V <sub>IH</sub> | Single-ended inputs, except SMBus, tri-level inputs. | 2 | - | V <sub>DD</sub> + 0.3 | V | | Input Low Voltage | V <sub>IL</sub> | Single-ended inputs, except SMBus, tri-level inputs. | GND - 0.3 | - | 0.8 | V | <sup>2.</sup> The device must be powered up with CKPWRGD\_PD# = '1' for the SMBus to be active. Measured from -150mV to +150mV on the differential waveform (derived from REFCLK+ minus REFCLK-). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zerocrossing. Table 3. Input/Supply/Common Parameters (Cont.) | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |----------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------|-----------------------|--------| | Input High Voltage | V <sub>IH</sub> | Tri-level inputs. | 2.2 | - | V <sub>DD</sub> + 0.3 | V | | Input Mid Voltage | V <sub>IM</sub> | Tri-level inputs. | 1.2 | V <sub>DD</sub> /2 | 1.8 | V | | Input Low Voltage | V <sub>IL</sub> | Tri-level inputs. | GND - 0.3 | - | 0.8 | V | | | | Single-ended inputs unless otherwise listed.<br>Clock Inputs are listed in Table 2. V <sub>IN</sub> = VDD. | 25 | - | 35 | μΑ | | Input Current | I <sub>IH</sub> | CKPWRGD_PD#, V <sub>IN</sub> = VDD. | -1 | - | 5 | μA | | | | SADR[1:0]_tri, V <sub>IN</sub> = VDD. | 25 | - | 35 | μA | | | | Single-ended inputs unless otherwise listed.<br>Clock Inputs are listed in Table 2. V <sub>IN</sub> = GND. | -3 | - | 3 | μΑ | | Input Current | I <sub>IL</sub> | CKPWRGD_PD#, V <sub>IN</sub> = GND. | -35 | - | -20 | μA | | | | SADR[1:0]_tri, V <sub>IN</sub> = GND. | -35 | - | -20 | μA | | Input Frequency | F <sub>IN</sub> | - | 1 | - | 400 | MHz | | Pin Inductance [1] | L <sub>pin</sub> | - | - | - | 7 | nΗ | | | C <sub>IN</sub> | Logic inputs, except DIF_IN. | 1.5 | - | 5 | pF | | Capacitance | C <sub>INDIF_IN</sub> | DIF_IN differential clock inputs. [1][2] | 1.5 | - | 2.7 | pF | | | C <sub>OUT</sub> | Output pin capacitance. | - | - | 6 | pF | | Clk Stabilization | T <sub>STAB</sub> | Measured from when all power supplies have reached > 90% of nominal voltage to the first stable clock edge on the output. CKPWRGD_PD# tied to VDD in this case. [1][3] | - | 1.2 | 3 | ms | | | | VDD stable, measured from de-assertion of CKPWRGD_PD#. [1][3] | - | 0.3 | 1.0 | ms | | OE# Latency <sup>[1][3][4]</sup> | t <sub>LATOE</sub> # | DIF start after OE# assertion. DIF stop after OE# deassertion. | 4 | 5 | 10 | clocks | | Tfall <sup>[3]</sup> | t <sub>F</sub> | Fall time of control inputs. | - | - | 5 | ns | | Trise [3] | t <sub>R</sub> | Rise time of control inputs. | - | - | 5 | ns | <sup>1.</sup> Confirmed by design and characterization, not 100% tested in production. <sup>2.</sup> DIF\_IN input. <sup>3.</sup> Control input must be monotonic from 20% to 80% of input swing. <sup>4.</sup> Time from deassertion until outputs are > 200mV. **Table 4. Current Consumption** | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |------------------|--------------------|---------------------------------------------------------------|---------|---------|---------|------| | Operating Supply | I <sub>DD</sub> | $V_{DD,}$ All outputs 100MHz, $C_L = 2pF$ ; $Zo = 85\Omega$ . | - | 224 | 246 | mA | | Current [1] | I <sub>DDR</sub> | $V_{DDR}$ . All outputs 100MHz, $C_L = 2pF$ ; Zo = 85Ω. | - | 0.6 | 1.3 | mA | | Power Down | I <sub>DDPD</sub> | All differential pairs low-low. | - | 3.5 | 5 | mA | | Current [1] | I <sub>DDRRP</sub> | All differential pairs low-low. | - | 0.6 | 1.3 | mA | <sup>1.</sup> This is the sum of VDD and VDDA on the 9QXL2000C. **Table 5. Skew and Differential Jitter Parameters** | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |------------------|--------------------------|--------------------------------------------------------------------------------------|---------|---------|---------|-------| | CLK_IN, DIF[x:0] | t <sub>PD</sub> | Input-to-output skew. [1][2][3][4][5][6] | 1.2 | 1.4 | 1.6 | ns | | CLK_IN, DIF[x:0] | t <sub>PDVARIATION</sub> | Input-to-output skew variation for a given device at a given voltage.[1][2][3][5][7] | 1.1 | 1.2 | 1.4 | ps/°C | | DIF[x:0] | t <sub>SKEW_ALL</sub> | Output-to-output skew across all outputs. [1][2][3][6] | 26 | 38 | 50 | ps | - 1. Measured into fixed 2pF load cap. Input to output skew is measured at the first output edge following the corresponding input. Slew rate set to fast. - 2. Measured from differential cross-point to differential cross-point. - 3. All input-to-output specs refer to the timing between an input edge and the specific output edge created by it. - 4. Measured with scope averaging on to find mean value. - 5. Confirmed by design and characterization, not 100% tested in production. - 6. Measured from differential waveform. - 7. This is the amount of input-to-output delay variation with respect to temperature. 2 ps/°C is equivalent to 250ps over the -40°C to +85°C temperature range. - 8. Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in Bypass Mode. Table 6. LP-HCSL Outputs Driving High-Impedance Receiver at 100MHz [1] | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Industry<br>Limits <sup>[2]</sup> | Unit | |-------------------------------------|------------|----------------------------------------------------------|---------|---------|---------|-----------------------------------|-------| | Maximum Voltage [3][4] | Vmax | Measurement on single- | - | - | 1092 | 1150 | ., | | Minimum Voltage [3][5] | Vmin | ended signal using absolute value (scope averaging off). | -112 | - | - | -300 | mV | | Voltage High [3] | Vhigh | Vhigh set to default (800mV). | 741 | 866 | 994 | N/A | mV | | Voltage Low [3] | Vlow | viligii set to deladit (6001117). | -101 | -17 | 67 | IN/A | IIIV | | Crossing Voltage (abs) [3][6] | Vcross_abs | Scope averaging off. | 318 | 414 | 490 | 250 – 550 | mV | | Crossing Voltage (var) [3][6][7][8] | Δ-Vcross | Scope averaging off. | - | 1 | 77 | 140 | IIIV | | Slew Rate [9][10] | dV/dt | Scope averaging on, fast slew rate. | 2.1 | 3.0 | 4.0 | 1 – 4 | V/ns | | Siew Rate (3)(13) | av/at | Scope averaging on, slow slew rate. | 1.6 | 2.4 | 3.3 | 1.5 – 3.5 | V/IIS | Table 6. LP-HCSL Outputs Driving High-Impedance Receiver at 100MHz (Cont.) [1] | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Industry<br>Limits <sup>[2]</sup> | Unit | |---------------------------------|-----------------|------------------------------------------------|---------|---------|---------|-----------------------------------|------| | Rise/Fall Matching [3][11] | ΔtR/tF | Single-ended measurement fast slew rate. | - | 4.1 | 19.4 | 20 | % | | Rise/Fall Matching (9μ.) ΔtR/tF | | Single-ended measurement slow slew rate. | - | 3.6 | 15.5 | 20 | 70 | | Output Duty Cycle [9] | t <sub>DC</sub> | VT = 0V, Differential. 50%<br>duty cycle input | 49.4 | 49.9 | 50.4 | 45 – 55 | % | - 1. Standard high impedance load with CL = 2pF. See Test Loads - 2. The specification limits are taken from either the PCIe Base Specification Revision 6.0, Version 1.0 or from relevant processor specifications, whichever is more stringent. - 3. Measured from single-ended waveform. - 4. Defined as the maximum instantaneous voltage including overshoot. - 5. Defined as the minimum instantaneous voltage including undershoot. - 6. Measured at crossing point where the instantaneous voltage value of the rising edge of REFCLK+ equals the falling edge of REFCLK-. - 7. Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement. - 8. Defined as the total variation of all crossing voltages of Rising REFCLK+ and Falling REFCLK-. This is the maximum allowed variance in VCROSS for any particular system. - 9. Measured from differential waveform. - 10. Measured from -150 mV to +150 mV on the differential waveform (derived from REFCLK+ minus REFCLK-). The signal must be monotonic through the measurement region for rise and fall time. The 300 mV measurement window is centered on the differential zero crossing - 11. Matching applies to rising edge rate for REFCLK+ and falling edge rate for REFCLK-. It is measured using a ±75 mV window centered on the median cross point where REFCLK+ rising meets REFCLK- falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of REFCLK+ should be compared to the Fall Edge Rate of REFCLK-; the maximum allowed difference should not exceed 20% of the slowest edge rate. Table 7. PCIe Refclk Additive Phase Jitter - Normal Conditions | Parameter | Symbol | Conditions [1] | Typical | Maximum | Industry<br>Limits | Unit | |-------------------------------------------|---------------------------|------------------------------------------|---------|---------|--------------------|----------| | PCIe Gen1 (2.5 GT/s) [2][3][4][5] | t <sub>jphPCleG1-CC</sub> | | 528 | 623 | 86,000 | fs pk-pk | | PCIe Gen2 Hi-Band (5.0 GT/s) [2][3][4][5] | | | 32 | 37 | 3,000 | | | PCIe Gen2 Lo-Band (5.0 GT/s) [2][3][4][5] | | Additive Phase Jitter,<br>Common Clocked | 9 | 11 | 3,100 | | | PCIe Gen3 (8.0 GT/s) [2][3][4][5] | t <sub>jphPCleG3-CC</sub> | Architecture | 15 | 18 | 1,000 | fs RMS | | PCIe Gen4 (16.0 GT/s) [2][3][4][5][6] | t <sub>jphPCleG4-CC</sub> | - | 15 | 18 | 500 | | | PCIe Gen5 (32.0 GT/s) [2][3][4][5][7] | t <sub>jphPCleG5-CC</sub> | - | 6 | 7 | 150 | | | PCIe Gen6 (64.0 GT/s) [2][3][4][5][8] | t <sub>jphPCleG6-CC</sub> | - | 3.5 | 4.1 | 100 | | | PCIe Gen2 IR (5.0 GT/s) [2][3][9] | t <sub>jphPCleG2-lR</sub> | | 41 | 48 | | | | PCIe Gen3 IR (8.0 GT/s) [2][3][5][9] | t <sub>jphPCleG3-IR</sub> | - | 11 | 12 | | | | PCIe Gen4 IR (16.0 GT/s) [2][3][9] | t <sub>jphPCleG4-IR</sub> | IR (SRNS, SRIS) Architecture | 11 | 13 | N/A | fs RMS | | PCIe Gen5 IR (32.0 GT/s) [2][3][9] | t <sub>jphPCleG5-IR</sub> | | 10 | 11 | | | | PCIe Gen6 IR (64.0 GT/s) [2][3][9] | t <sub>jphPCleG6-IR</sub> | | 12 | 14 | | | - 1. Differential input swing = 1600mV and input slew rate = 3.5V/ns. - 2. The REFCLK jitter is measured after applying the filter functions found in PCI Express Base Specification 6.0, Revision 1.0. See the Test Loads section of the data sheet for the exact measurement setup. The worst case results for each data rate are summarized in this table. Equipment noise is removed from all measurements. - 3. Jitter measurements shall be made with a capture of at least 100,000 clock cycles captured by a real-time oscilloscope (RTO) with a sample rate of 20 GS/s or greater. Broadband oscilloscope noise must be minimized in the measurement. The measured PP jitter is used (no extrapolation) for RTO measurements. Alternately, jitter measurements may be used with a Phase Noise Analyzer (PNA) extending (flat) and integrating and folding the frequency content up to an offset from the carrier frequency of at least 200MHz (at 300MHz absolute frequency) below the Nyquist frequency. For PNA measurements for the 2.5 GT/s data rate, the RMS jitter is converted to peak to peak jitter using a multiplication factor of 8.83. In the case where real-time oscilloscope and PNA measurements have both been done and produce different results, the RTO result must be used. - SSC spurs from the fundamental and harmonics are removed up to a cutoff frequency of 2MHz taking care to minimize removal of non-SSC content. - 5. The rms sum of the source jitter and the additive jitter (arithmetic sum for PCle Gen1) must be less than the jitter specification listed. - 6. Note that 700fs RMS is to be used in channel simulations to account for additional noise in a real system. - 7. Note that 250fs RMS is to be used in channel simulations to account for additional noise in a real system. - 8. Note that 150fs RMS is to be used in channel simulations to account for additional noise in a real system. - 9. The PCI Express Base Specification 6.0, Revision 1.0 provides the filters necessary to calculate SRIS jitter values; it does not provide specification limits, hence the reference to this footnote in the Limit column. SRIS values are informative only. A common practice is to split the common clock budget in half. For 16GT/s data rates and above, the user must choose whether to use the output jitter specification, or the input jitter specification, which includes an allocation for the jitter added by the channel. Using 32GT/s, the Refclk jitter budget is 150fs RMS. One half of the Refclk jitter budget is 106fs RMS. At the clock input, the system must deliver 250fs RMS. One half of this value is 177fs RMS. If the clock is placed next to the PCIe device in an SRIS system, the channel is very short and the user may choose to use this more relaxed value as the jitter limit. Table 8. PCle Refclk Additive Phase Jitter - Degraded Conditions | Parameter | Symbol | Conditions [1] | Typical | Maximum | Industry<br>Limits | Unit | |-------------------------------------------|---------------------------|---------------------------------------|---------|---------|--------------------|----------| | PCIe Gen1 (2.5 GT/s) [2][3][4][5] | t <sub>jphPCleG1-CC</sub> | | 692 | 839 | 86,000 | fs pk-pk | | PCIe Gen2 Hi-Band (5.0 GT/s) [2][3][4][5] | | | 41 | 49 | 3,000 | | | PCIe Gen2 Lo-Band (5.0 GT/s) [2][3][4][5] | t <sub>jphPCleG2-CC</sub> | Additive Phase Jitter, Common Clocked | 11 | 14 | 3,100 | | | PCIe Gen3 (8.0 GT/s) [2][3][4][5] | t <sub>jphPCleG3-CC</sub> | Architecture | 20 | 24 | 1,000 | fs RMS | | PCIe Gen4 (16.0 GT/s) [2][3][4][5][6] | t <sub>jphPCleG4-CC</sub> | _ | 20 | 24 | 500 | 1 | | PCIe Gen5 (32.0 GT/s) [2][3][4][5][7] | t <sub>jphPCleG5-CC</sub> | _ | 8 | 10 | 150 | | | PCIe Gen6 (64.0 GT/s) [2][3][4][5][8] | t <sub>jphPCleG6-CC</sub> | _ | 5 | 6 | 100 | | | PCIe Gen2 IR (5.0 GT/s) [2][3][9] | t <sub>jphPCleG2-IR</sub> | | 52 | 63 | | | | PCIe Gen3 IR (8.0 GT/s) [2][3][5][9] | t <sub>jphPCleG3-IR</sub> | | 14 | 17 | | | | PCIe Gen4 IR (16.0 GT/s) [2][3][9] | t <sub>jphPCleG4-IR</sub> | IR (SRNS, SRIS) Architecture | 14 | 17 | N/A | fs RMS | | PCIe Gen5 IR (32.0 GT/s) [2][3][9] | t <sub>jphPCleG5-IR</sub> | , wormootal o | 12 | 15 | | | | PCIe Gen6 IR (64.0 GT/s) [2][3][9] | t <sub>jphPCleG6-IR</sub> | | 15 | 19 | | | - 1. Differential input swing = 1600mV and input slew rate = 3.5V/ns. - 2. The REFCLK jitter is measured after applying the filter functions found in PCI Express Base Specification 6.0, Revision 1.0. See the Test Loads section of the data sheet for the exact measurement setup. The worst case results for each data rate are summarized in this table. Equipment noise is removed from all measurements. - 3. Jitter measurements shall be made with a capture of at least 100,000 clock cycles captured by a real-time oscilloscope (RTO) with a sample rate of 20 GS/s or greater. Broadband oscilloscope noise must be minimized in the measurement. The measured PP jitter is used (no extrapolation) for RTO measurements. Alternately, jitter measurements may be used with a Phase Noise Analyzer (PNA) extending (flat) and integrating and folding the frequency content up to an offset from the carrier frequency of at least 200MHz (at 300MHz absolute frequency) below the Nyquist frequency. For PNA measurements for the 2.5 GT/s data rate, the RMS jitter is converted to peak to peak jitter using a multiplication factor of 8.83. In the case where real-time oscilloscope and PNA measurements have both been done and produce different results, the RTO result must be used. - SSC spurs from the fundamental and harmonics are removed up to a cutoff frequency of 2MHz taking care to minimize removal of non-SSC content. - 5. The rms sum of the source jitter and the additive jitter (arithmetic sum for PCle Gen1) must be less than the jitter specification listed. - 6. Note that 700fs RMS is to be used in channel simulations to account for additional noise in a real system. - 7. Note that 250fs RMS is to be used in channel simulations to account for additional noise in a real system. - 8. Note that 150fs RMS is to be used in channel simulations to account for additional noise in a real system. - 9. The PCI Express Base Specification 6.0, Revision 1.0 provides the filters necessary to calculate SRIS jitter values; it does not provide specification limits, hence the reference to this footnote in the Limit column. SRIS values are informative only. A common practice is to split the common clock budget in half. For 16GT/s data rates and above, the user must choose whether to use the output jitter specification, or the input jitter specification, which includes an allocation for the jitter added by the channel. Using 32GT/s, the Refclk jitter budget is 150fs RMS. One half of the Refclk jitter budget is 106fs RMS. At the clock input, the system must deliver 250fs RMS. One half of this value is 177fs RMS. If the clock is placed next to the PCIe device in an SRIS system, the channel is very short and the user may choose to use this more relaxed value as the jitter limit. Table 9. Non-PCIe Refclk Phase Jitter | Parameter | Symbol | Conditions | Typical | Maximum | Specification<br>Limits | Unit | |-------------------------|-------------------------|------------------------------------------------|---------|---------|-------------------------|------| | Additive Phase Jitter - | t <sub>jphDB2000Q</sub> | 100MHz, Intel supplied filter. [1][2][3] | 10 | 12 | 80 [4] | fs | | Normal Conditions | t <sub>jph12k-20M</sub> | 156.25MHz (12kHz – 20MHz) <sup>[1][2][3]</sup> | 30 | 36 | N/A | RMS | | Additive Phase Jitter - | t <sub>jphDB2000Q</sub> | 100MHz, Intel supplied filter. [1][2][3] | 10 | 12 | 80 [4] | fs | | Degraded Conditions | t <sub>jph12k-20M</sub> | 156.25MHz (12kHz – 20MHz) [1][2][3] | 30 | 36 | N/A | RMS | - 1. See Test Loads for test configuration. - 2. SMA100B used as signal source. - 3. The 9QXL2000C devices meet all legacy QPI/UPI specifications by meeting the PCIe and DB2000Q specifications listed in this document. - 4. The rms sum of the source jitter and the additive jitter (arithmetic sum for PCle Gen1) must be less than the jitter specification listed. - 5. Differential input swing = 1600mV and input slew rate = 3.5V/ns. - Differential input swing = 800mV and input slew rate = 1.5V/ns. #### 2.4 **Power Management** | | Inputs | | | | | | | |-------------|---------|-------------------|--------------------------------------------|---|---------|--|--| | CKPWRGD_PD# | DIF_IN | OEx bit Byte[2:0] | OEx bit Byte[2:0] OE Pin CFG bit Byte[8,9] | | DIFx | | | | 0 | Х | Х | Х | X | Low/Low | | | | 1 | Din a | 0 | Х | Х | Low/Low | | | | ı | Running | 1 | 0 | Х | Running | | | | 1 | Punning | 1 | 1 | 0 | Running | | | | ı | Running | 1 | 1 | 1 | Low/Low | | | #### 2.5 **Power Connections** | Pin No | Description | | |-----------------------|---------------|-------------| | V <sub>DD</sub> | GND | Description | | 8 | 7 | Analog Rx | | 1, 21, 31, 45, 58, 68 | 2, 26, 44, 63 | DIF clocks | ## 2.6 SMBus Addressing | P | in | SMBus Address (Read/Write bit = 0) | |------------|------------|-------------------------------------| | SMB_A1_tri | SMB_A0_tri | Swidus Address (Read/Write bit = 0) | | 0 | 0 | D8 | | 0 | М | DA | | 0 | 1 | DE | | М | 0 | C2 | | М | М | C4 | | М | 1 | C6 | | 1 | 0 | CA | | 1 | М | CC | | 1 | 1 | CE | ## 3. Test Loads Figure 1. AC/DC Test Load for High Impedance Receivers Figure 2. Test Setup for DB2000Q Additive Phase Jitter Measurement Table 10. Parameters for Test Loads | Rs (Ω) | Ζο (Ω) | L (cm) | C <sub>L</sub> (pF) | |----------|--------|--------|---------------------| | Internal | 85 | 30.5 | 2 | ### 4. Alternate Terminations The LP-HCSL output can easily drive other logic families. See <u>"AN-891 Driving LVPECL, LVDS, and CML Logic with "Universal" Low-Power HCSL Outputs"</u> for termination schemes for LVPECL, LVDS, CML and SSTL. ### 5. General SMBus Serial Interface Information #### 5.1 How to Write - Controller (host) sends a start bit - Controller (host) sends the write address - Renesas clock will acknowledge - Controller (host) sends the beginning byte location N - Renesas clock will acknowledge - Controller (host) sends the byte count = X - Renesas clock will acknowledge - Controller (host) starts sending ByteN ByteN + X -1 - Renesas clock will acknowledge each byte one at a time - Controller (host) sends a stop bit | | Index Block Write Operation | | | | | | | |-----------|-----------------------------|------------------|--------------------------|--|--|--|--| | Controll | er (Host) | | Renesas (Slave/Receiver) | | | | | | Т | starT bit | | | | | | | | Slave A | Address | | | | | | | | WR | WRite | | | | | | | | | | | ACK | | | | | | Beginning | g Byte = N | | | | | | | | | | | ACK | | | | | | Data Byte | Count = X | | | | | | | | | | | ACK | | | | | | Beginnin | g Byte N | | | | | | | | | | | ACK | | | | | | 0 | | $\rceil_{ imes}$ | | | | | | | 0 | | X Byte | 0 | | | | | | 0 | | ē | 0 | | | | | | | | | 0 | | | | | | Byte N | Byte N + X - 1 | | | | | | | | | | | ACK | | | | | | Р | stoP bit | | | | | | | #### 5.2 How to Read - Controller (host) will send a start bit - Controller (host) sends the write address - Renesas clock will acknowledge - Controller (host) sends the beginning byte location N - Renesas clock will acknowledge - Controller (host) will send a separate start bit - Controller (host) sends the read address - Renesas clock will acknowledge - Renesas clock will send the data byte count = X - Renesas clock sends ByteN + X 1 - Renesas clock sends Byte0 ByteX (if X<sub>(H)</sub> was written to Byte8) - Controller (host) will need to acknowledge each byte - · Controller (host) will send a not acknowledge bit - Controller (host) will send a stop bit | | Index Block | Rea | d Operation | |----------|-----------------|--------|--------------------------| | Control | ller (Host) | | Renesas (Slave/Receiver) | | Т | starT bit | | | | Slave | Address | | | | WR | WRite | | | | | | | ACK | | Beginnin | ig Byte = N | | | | | | | ACK | | RT | Repeat starT | | | | Slave | Address | | | | RD | ReaD | | | | | X Byte | | ACK | | | | | | | | | | Data Byte Count=X | | Д | CK | | | | | | | Beginning Byte N | | Д | CK | | | | | | e | 0 | | | 0 | X Byte | 0 | | | 0 | | 0 | | 0 | | | | | | | | Byte N + X - 1 | | N | Not acknowledge | | | | Р | stoP bit | | | ### Table 11. SMBus Output Enable Register | Byte 0 | Name | Control Function | Туре | 0 | 1 | Default | |--------|-----------|------------------|------|---------|--------|---------| | Bit 7 | | Reserved | | | | 0 | | Bit 6 | DIF_19_En | Output Enable | RW | Low/Low | Enable | 1 | | Bit 5 | DIF_18_En | Output Enable | RW | Low/Low | Enable | 1 | | Bit 4 | DIF_17_En | Output Enable | RW | Low/Low | Enable | 1 | | Bit 3 | DIF_16_En | Output Enable | RW | Low/Low | Enable | 1 | | Bit 2 | | Reserved | | | 0 | | | Bit 1 | Reserved | | | 0 | | | | Bit 0 | Reserved | | | 0 | | | ## Table 12. SMBus Output Enable Register | Byte 1 | Name | Control Function | Туре | 0 | 1 | Default | |--------|----------|------------------|------|---------|-------------------------------|---------| | Bit 7 | DIF_7_En | Output Enable | RW | | | 1 | | Bit 6 | DIF_6_En | Output Enable | RW | | | 1 | | Bit 5 | DIF_5_En | Output Enable | RW | | | 1 | | Bit 4 | DIF_4_En | Output Enable | RW | Low/Low | Pin Control<br>(See Byte 8, 9 | 1 | | Bit 3 | DIF_3_En | Output Enable | RW | LOW/LOW | or 10) | 1 | | Bit 2 | DIF_2_En | Output Enable | RW | | · | 1 | | Bit 1 | DIF_1_En | Output Enable | RW | | | 1 | | Bit 0 | DIF_0_En | Output Enable | RW | | | 1 | #### Table 13. SMBus Output Enable Register | Byte 2 | Name | Control Function | Туре | 0 | 1 | Default | |--------|-----------|------------------|------|---------|-----------------------------------------|---------| | Bit 7 | DIF_15_En | Output Enable | RW | | | 1 | | Bit 6 | DIF_14_En | Output Enable | RW | | | 1 | | Bit 5 | DIF_13_En | Output Enable | RW | | Pin Control<br>(See Byte 8, 9<br>or 10) | 1 | | Bit 4 | DIF_12_En | Output Enable | RW | Low/Low | | 1 | | Bit 3 | DIF_11_En | Output Enable | RW | LOW/LOW | | 1 | | Bit 2 | DIF_10_En | Output Enable | RW | | | 1 | | Bit 1 | DIF_9_En | Output Enable | RW | | | 1 | | Bit 0 | DIF_8_En | Output Enable | RW | | | 1 | Table 14. SMBus Reserved Register | Byte 3 | Name | Control Function | Туре | 0 | 1 | Default | |--------|---------|-----------------------------|------|--------------|---------------|-----------| | Bit 7 | RB_OE12 | Real Time Readback of OE#12 | R | | | Real-time | | Bit 6 | RB_OE11 | Real Time Readback of OE#11 | R | | | Real-time | | Bit 5 | RB_OE10 | Real Time Readback of OE#10 | R | | | Real-time | | Bit 4 | RB_OE9 | Real Time Readback of OE#9 | R | OE# pin Low | OE# Pin High | Real-time | | Bit 3 | RB_OE8 | Real Time Readback of OE#8 | R | OE# pill Low | OE# FIII HIGH | Real-time | | Bit 2 | RB_OE7 | Real Time Readback of OE#7 | R | | | Real-time | | Bit 1 | RB_OE6 | Real Time Readback of OE#6 | R | | | Real-time | | Bit 0 | RB_OE5 | Real Time Readback of OE#5 | R | | | Real-time | ## Byte 4 is Reserved Table 15. SMBus Vendor and Revision ID Register | Byte 5 | Name | Control Function | Туре | 0 | 1 | Default | |--------|------|------------------|------|---------------|--------|---------| | Bit 7 | RID3 | | R | B rev is 0001 | | 0 | | Bit 6 | RID2 | REVISION ID | R | | | 0 | | Bit 5 | RID1 | REVISION ID | R | | | х | | Bit 4 | RID0 | | R | | х | | | Bit 3 | VID3 | | R | | | 0 | | Bit 2 | VID2 | VENDOR ID | R | Renes | ac/IDT | 0 | | Bit 1 | VID1 | VENDORID | R | Refles | a5/1D1 | 0 | | Bit 0 | VID0 | | R | | | 1 | #### Table 16. SMBus Device ID | Byte 6 | Name | Control Function | Туре | 0 | 1 | Default | |--------|-------------|------------------|------|------|-------|---------| | Bit 7 | D | evice ID 7 (MSB) | R | | | 1 | | Bit 6 | | Device ID 6 | R | | | 1 | | Bit 5 | | Device ID 5 | R | | | 0 | | Bit 4 | | Device ID 4 | R | 2000 | io CO | 0 | | Bit 3 | | Device ID 3 | R | 2000 | is Co | 1 | | Bit 2 | Device ID 2 | | R | | | 0 | | Bit 1 | Device ID 1 | | R | | | х | | Bit 0 | Device ID 0 | | R | | | 0 | Table 17. SMBus OE Pin Configuration B Register | Byte 9 | Name | Control Function | Туре | 0 | 1 | Default | |--------|------------|------------------|------|------------------|----------|---------| | Bit 7 | OE12#_CFGB | Controls DIF_13 | RW | | | 0 | | Bit 6 | OE11#_CFGB | Controls DIF_14 | RW | | | 0 | | Bit 5 | OE10#_CFGB | Controls DIF_15 | RW | | | 0 | | Bit 4 | OE09#_CFGB | Controls DIF_0 | RW | Does not Control | Controls | 0 | | Bit 3 | OE08#_CFGB | Controls DIF_1 | RW | Does not Control | Controls | 0 | | Bit 2 | OE07#_CFGB | Controls DIF_2 | RW | | | 0 | | Bit 1 | OE06#_CFGB | Controls DIF_3 | RW | | | 0 | | Bit 0 | OE05#_CFGB | Controls DIF_4 | RW | | | 0 | ## Table 18. SMBus OE Pin Configuration C and Output Amplitude Register | Byte 10 | Name | Control Function | Туре | 0 | 1 | Default | |---------|------------|------------------------------------|------|------------------|-----------|---------| | Bit 7 | OE12#_CFGC | Controls DIF_16 | | | | 0 | | Bit 6 | OE11#_CFGC | Controls DIF_17 | | Does not Control | Controls | 0 | | Bit 5 | OE10#_CFGC | Controls DIF_18 | | Does not Control | Controls | 0 | | Bit 4 | OE09#_CFGC | Controls DIF_19 | | | | 0 | | Bit 3 | AMP[3] | | RW | | | 0 | | Bit 2 | AMP[2] | Global Differential Output Control | RW | 0.6V–1V 2 | 5mV/step. | 1 | | Bit 1 | AMP[1] | Giobai Diliciential Output Control | RW | Default | ~ 0.8V | 1 | | Bit 0 | AMP[0] | | RW | | | 1 | ### Bytes 11-20 are Reserved ### Table 19. SMBus PD\_RESTORE | Byte 21 | Name | Control Function | Type | 0 | 1 | Default | |---------|-------------|----------------------------------|------|----------------|--------------|---------| | Bit 7 | | Reserved | | | | 0 | | Bit 6 | | Reserved | | | | 0 | | Bit 5 | | Reserved | | | | 0 | | Bit 4 | | Reserved | | | | 0 | | Bit 3 | PD_RESTORE# | Save Configuration in Power Down | RW | Config Cleared | Config Saved | 1 | | Bit 2 | | Reserved | | | | 0 | | Bit 1 | Reserved | | | 0 | | | | Bit 0 | | Reserved | | | | 0 | ## 6. Package Outline Drawings The package outline drawings are located at the end of this document and are accessible from the Renesas website. The package information is the most current data available and is subject to change without revision of this document. ## 7. Marking Diagram - Lines 2 and 3: part number - "K" denotes extended temperature range - Line 4: - "#" denotes the stepping number. - "YYWW" denotes the last two digits of the year and work-week the part was assembled. - "\$" denotes the mark code. - · "LOT" denotes the lot number. - "COO" denotes country of origin. # 8. Ordering Information | Part Number | Package Description | Carrier Type | Temperature Range | |----------------|--------------------------------------|--------------|-------------------| | 9QXL2000CNLGK | 10 x 10 mm, 0.50mm pitch 72-VFQFPN | Trays | -40°C to +105°C | | 9QXL2000CNLGK8 | 10 × 10 mm, 0.30mm pitch 72-VI QI FN | Reel | -40 C to 1100 C | ## 9. Revision History | Revision | Date | Description | |----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.01 | Apr 5, 2022 | <ul> <li>Inserted Signal Types table and updated Pin Types column in Pin Descriptions with latest nomenclature.</li> <li>Corrected footnote on Table 4 to reference 9QXL2000C instead of 9QXL2001C.</li> <li>Removed reference to ACP for FIN parameter and deleted extra line in Table 3.</li> <li>Assigned table numbers to SMBus registers.</li> <li>Corrected Byte 10[3:0] in Table 18 from 3 bits at 100mv/step to 4 bits at 25mV/ step.</li> </ul> | | 1.00 | Mar 31, 2022 | Initial release. | ## **Package Outline Drawing** PSC-4208-01 NLG72P1 DEPN 10.0 x 10.0 x 0.90 mm Body, 0.50 mm Pitch 72-VFQFPN 10.0 x 10.0 x 0.90 mm Body, 0.50 mm Pitch Rev.05, May 09, 2025 #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.