## 2.5V Wide Range Frequency Clock Driver (45MHz - 233MHz) ### **Recommended Application:** - Zero Delay Board Fan Out, SO-DIMM - Provides complete DDR registered DIMM solution with ICSSSTV16857, ICSSSTV16859 or ICSSSTV32852 ### **Product Description/Features:** - · Low skew, low jitter PLL clock driver - 1 to 5 differential clock distribution (SSTL\_2) - Feedback pins for input to output synchronization - Spread Spectrum tolerant inputs ### **Switching Characteristics:** - CYCLE CYCLE jitter: <60ps</li> - OUTPUT OUTPUT skew: <60ps - Period jitter: ±30ps - DUTY CYCLE: 49.5% 50.5% # **Pin Configuration** 24-Pin TSSOP 4.40 mm. Body, 0.65 mm. pitch ## **Functionality** | | INPUTS | 3 | OUTPUTS | | | | | | |---------------|---------|---------|---------|------|---------|---------|--------------|--| | AVDD | CLK_INT | CLK_INC | CLKT | CLKC | FB_OUTT | FB_OUTC | PLL State | | | GND | L | Н | L | Н | L | Н | Bypassed/off | | | GND | Н | L | Н | L | Н | L | Bypassed/off | | | 2.5V<br>(nom) | L | Н | L | Н | L | Н | on | | | 2.5V<br>(nom) | Н | L | Н | L | Н | L | on | | ## **Block Diagram** ## **Pin Descriptions** | PIN NUMBER | PIN NAME | TYPE | DESCRIPTION | |-------------------|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 5, 12, 20 | VDD | PWR | Power supply, 2.5V | | 1, 4, 13 | GND | PWR | Ground | | 8 | AVDD | PWR | Analog power supply, 2.5V | | 9 | AGND | PWR | Analog ground | | 3, 11, 15, 21, 24 | CLKT[0:4] | OUT | "True" Clock of differential pair outputs | | 2, 10, 14, 22, 23 | CLKC[0:4] | OUT | "Complementary" clocks of differential pair outputs | | 6 | CLK_INT | IN | "True" reference clock input | | 7 | CLK_INC | IN | "Complementary" reference clock input | | 16 | FB_OUTT | OUT | "True" " Feedback output, dedicated for external feedback. It switches at the same frequency as the CLK. This output must be wired to FB_INT | | 17 | FB_OUTC | OUT | "Complementary" Feedback output, dedicated for external feedback. It switches at the same frequency as the CLK. This output must be wired to FB_INC | | 19 | FB_INT | IN | "True" Feedback input, provides feedback signal to the internal PLL for synchronization with CLK_INT to eliminate phase error | | 18 | FB_INC | IN | "Complementary" Feedback input, provides signal to the internal PLL for synchronization with CLK_INC to eliminate phase error | This PLL Clock Buffer is designed for a V<sub>DD</sub> of 2.5V, an AV<sub>DD</sub> of 2.5V and differential data input and output levels. **ICS95V847** is a zero delay buffer that distributes a differential clock input pair (CLK\_INT, CLK\_INC) to five differential pair of clock outputs (CLKT[4:0], CLKC[4:0]) and one differential pair feedback clock output (FB\_OUT, FB\_OUTC). The clock outputs are controlled by input clock (CLK\_INT, CLK\_INC), the feedback clock (FB\_INT, FB\_INC) and the analog power input (AVDD). When AVDD is grounded, the PLL is turned off and bypassed for test purposes. The PLL in ICS95V847 clock driver uses the input clock (CLK\_INC, CLK\_INT) and the feedback clock (FB\_INT, FB\_INC) to provide high-performance, low-skew, low-jitter differential output clocks (CLKT[4:0], CLKC[4:0]). ICS95V847 is also able to track Spread Spectrum Clock (SSC) for reduced EMI. ICS95V847 is characterized for operation from 0°C to 85°C. ## **Absolute Maximum Ratings** Supply Voltage (VDD & AVDD)....--0.5V to 4.6V Ambient Operating Temperature . . . . . . 0°C to +85°C Storage Temperature . . . . . . -65°C to +150°C Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ### **Electrical Characteristics - Input/Supply/Common Output Parameters** $T_A = 0 - 85$ °C; Supply Voltage $A_{VDD}$ , $V_{DD} = 2.5 \text{ V} + /- 0.2 \text{V}$ (unless otherwise stated) | | | | | · · · · · · · · · · · · · · · · · · · | | | |--------------------------------|--------------------|-------------------------------------------------------------------------------|-----------------------|---------------------------------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Input High Current | I <sub>IH</sub> | $V_I = V_{DD}$ or GND | 5 | | | μA | | Input Low Current | I <sub>IL</sub> | $V_I = V_{DD}$ or GND | | | 5 | μA | | Operating Supply | I <sub>DD2.5</sub> | C <sub>L</sub> = 0pf @ 200MHz | | | 148 | mA | | Current | I <sub>DDPD</sub> | $C_L = 0pf$ | | | 100 | μA | | High Impedance Output Current | I <sub>OZ</sub> | $V_{DD} = 2.7V$ , $V_{DD} = V_{DD}$ or $V_{DD} = V_{DD}$ or $V_{DD} = V_{DD}$ | | | ±10 | mA | | Input Clamp Voltage | V <sub>IK</sub> | $V_{DD} = 2.3V \text{ lin} = -18\text{mA}$ | | | -1.2 | V | | High-level output | V | I <sub>OH</sub> = -1 mA | V <sub>DD</sub> - 0.1 | | | V | | voltage | V <sub>OH</sub> | I <sub>OH</sub> = -12 mA | 1.7V | | | V | | l avvilaval avtavt valtana | \/ | I <sub>OL</sub> =1 mA | | | 0.1 | V | | Low-level output voltage | V <sub>OL</sub> | I <sub>OH</sub> =12 mA | | | 0.6 | V | | Input Capacitance <sup>1</sup> | C <sub>IN</sub> | $V_I = GND \text{ or } V_{DD}$ | 2.5 | | 3.5 | pF | <sup>&</sup>lt;sup>1</sup>Guaranteed by design at 233MHz, not 100% tested in production. ### **Recommended Operating Condition** (see note1) T<sub>A</sub> = 0 - 85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|----------------------|--------------------|---------------------------|----------------------------------------------------------------|---------------------------|-------| | Supply Voltage | $V_{DD}$ , $A_{VDD}$ | | 2.3 | 2.5 | 2.7 | V | | Low level input voltage | | CLKT, CLKC, FB_INC | | 0.4 | V <sub>DD</sub> /2 - 0.18 | V | | Low level illput voltage | $V_{IL}$ | PD# | -0.3 | | 0.7 | V | | High level input voltage | $V_{IH}$ | CLKT, CLKC, FB_INC | $V_{DD}/2 + 0.18$ | 2.1 | | V | | High level input voltage | VIH | PD# | 1.7 | | $V_{DD} + 0.6$ | V | | DC input signal voltage (note 2) | $V_{IN}$ | | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Differential input signal | W | DC - CLKT, FB_INT | 0.36 | | $V_{DD} + 0.6$ | V | | voltage (note 3) | $V_{ID}$ | AC - CLKT, FB_INT | 0.7 | 0.4<br>.3<br>+ 0.18 2.1<br>7<br>.3<br>.3<br>.6<br>.7<br>- 0.15 | $V_{DD} + 0.6$ | V | | Output differential cross-voltage (note 4) | V <sub>ox</sub> | | V <sub>DD</sub> /2 - 0.15 | | V <sub>DD</sub> /2 + 0.15 | V | | Input differential cross-voltage (note 4) | $V_{IX}$ | | V <sub>DD</sub> /2 - 0.2 | V <sub>DD</sub> /2 | $V_{DD}/2 + 0.2$ | V | | High level output current | I <sub>OH</sub> | | | | -6.4 | mA | | Low level output current | I <sub>OL</sub> | | | | 5.5 | mA | | Operating free-air temperature | $T_A$ | | 0 | | 85 | °C | ### Notes: - 1. Unused inputs must be held high or low to prevent them from floating. - 2. DC input signal voltage specifies the allowable DC execution of differential input. - 3. Differential inputs signal voltages specifies the differential voltage [VTR-VCP] required for switching, where VT is the true input level and VCP is the complementary input level. - 4. Differential cross-point voltage is expected to track variations of $V_{DD}$ and is the voltage at which the differential signal must be crossing. ### **Timing Requirements** $T_A = 0 - 85$ °C; Supply Voltage $A_{VDD}$ , $V_{DD} = 2.5 \text{ V}$ +/- 0.2V (unless otherwise stated) | | 100, 00 | , | | , | | |--------------------------------|---------------------|------------------|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | | Max clock frequency | freq <sub>op</sub> | 2.5V±0.2V @ 25°C | 45 | 233 | MHz | | Application Frequency<br>Range | freq <sub>App</sub> | 2.5V±0.2V @ 25°C | 95 | 210 | MHz | | Input clock duty cycle | d <sub>tin</sub> | | 40 | 60 | % | | CLK stabilization | T <sub>STAB</sub> | | | 15 | μs | **Switching Characteristics (see note 3)** | | | , , , , , , , , , , , , , , , , , , , | | | | | |------------------------------------|-------------------------------|---------------------------------------|-----|-----|-----|-------| | PARAMETER | SYMBOL | CONDITION | MIN | TYP | MAX | UNITS | | Low-to high level | <b>.</b> 1 | CLK_IN to any output | | 5.5 | | ns | | propagation delay time | t <sub>PLH</sub> 1 | CER_IN to any output | | 3.3 | | 115 | | High-to low level propagation | <b>4</b> 1 | CLK_IN to any output | | 5.5 | | ns | | delay time | t <sub>PLL</sub> 1 | CER_IN to any output | | 5.5 | | 115 | | Output enable time | t <sub>EN</sub> | PD# to any output | | 5 | | ns | | Output disable time | tdis | PD# to any output | | 5 | | ns | | Period jitter | T <sub>jit (per)</sub> | 100MHz to 200MHz | -30 | | 30 | ps | | Half-period jitter | t(jit_hper) | 100MHz to 200MHz | -75 | | 30 | ps | | Input clock slew rate | t <sub>sl(i)</sub> | | 1 | | 4 | V/ns | | Output clock slew rate | t <sub>sl(o)</sub> | | 1 | | 2.5 | V/ns | | Cycle to Cycle Jitter <sup>1</sup> | $T_{\rm cyc}$ - $T_{\rm cyc}$ | 100MHz to 200MHz | | | 60 | ps | | Phase error | t <sub>(phase error)</sub> 4 | | -50 | 0 | 50 | ps | | Output to Output Skew | $T_{skew}$ | | | | 60 | ps | #### Notes: - 1. Refers to transition on noninverting output in PLL bypass mode. - 2. While the pulse skew is almost constant over frequency, the duty cycle error increases at higher frequencies. This is due to the formula: duty cycle= $t_{WH}/t_{C}$ , where the cycle ( $t_{C}$ ) decreases as the frequency goes up. - 3. Switching characteristics guaranteed for application frequency range. - 4. Static phase offset shifted by design. ### **Parameter Measurement Information** Figure 1. IBIS Model Output Load NOTE: V(TT) = GND Figure 2. Output Load Test Circuit Figure 3. Cycle-to-Cycle Jitter 0718E-11/24/08 ### **Parameter Measurement Information** Figure 4. Static Phase Offset Figure 5. Output Skew $$Y_X$$ , $FB\_OUTC$ $$Y_X$$ , $FB\_OUTC$ $$Y_X$$ , $FB\_OUTC$ $$Y_X$$ , $FB\_OUTC$ $$t_{(jit\_per)} = t_{C(n)} - \frac{1}{f_O}$$ Figure 6. Period Jitter ### **Parameter Measurement Information** Figure 7. Half-Period Jitter Figure 8. Input and Output Slew Rates | | In Milli | meters | In Inches | | | |--------|----------|-----------|-------------------|-------|--| | SYMBOL | COMMON D | IMENSIONS | COMMON DIMENSIONS | | | | | MIN | MAX | MIN | MAX | | | Α | | 1.20 | 1 | .047 | | | A1 | 0.05 | 0.15 | .002 | .006 | | | A2 | 0.80 | 1.05 | .032 | .041 | | | b | 0.19 | 0.30 | .007 | .012 | | | С | 0.09 | 0.20 | .0035 | .008 | | | D | SEE VAF | RIATIONS | SEE VARIATIONS | | | | Е | 6.40 E | BASIC | 0.252 BASIC | | | | E1 | 4.30 | 4.50 | .169 | .177 | | | е | 0.65 E | BASIC | 0.0256 | BASIC | | | L | 0.45 | 0.75 | .018 | .030 | | | N | SEE VAF | RIATIONS | SEE VARIATIONS | | | | а | 0° | 8° | 0° | 8° | | | aaa | | 0.10 | | .004 | | | | · | · | | · | | ### **VARIATIONS** | NI | Dr | nm. | D (inch) | | | |----|------|------|----------|------|--| | Ν | MIN | MAX | MIN | MAX | | | 24 | 7.70 | 7.90 | .303 | .311 | | Reference Doc.: JEDEC Publication 95, MO-153 10-0035 4.40 mm. Body, 0.65 mm. pitch TSSOP (173 mil) (0.0256 lnch) ## **Ordering Information** 95V847yGLF-T 0718E-11/24/08 ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.