

## Features

- ◆ High-speed access
  - Commercial & Industrial: 25/35ns (max.)
- ◆ Low-power operation
  - IDT71V321L
  - Active: 325mW (typ.)
  - Standby: 1mW (typ.)
- ◆ Two  $\overline{\text{INT}}$  flags for port-to-port communications
- ◆ On-chip port arbitration logic (IDT71V321 only)
- ◆  $\overline{\text{BUSY}}$  output flag
- ◆ Fully asynchronous operation from either port
- ◆ Battery backup operation—2V data retention (L only)
- ◆ TTL-compatible, single 3.3V power supply
- ◆ Available in 52-pin PLCC, 64-pin TQFP and STQFP packages
- ◆ Industrial temperature range ( $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ ) is available for selected speeds
- ◆ Green parts available, see ordering information

## Functional Block Diagram



3026 drw 01

## NOTES:

1. IDT71V321 (MASTER):  $\overline{\text{BUSY}}$  is an output
2.  $\overline{\text{BUSY}}$  and  $\overline{\text{INT}}$  are totem-pole outputs.

JULY 2019

## Description

The IDT71V321 is a high-speed 2K x 8 Dual-Port Static RAMs with internal interrupt logic for interprocessor communications. The IDT71V321 is designed to be used as a stand-alone 8-bit Dual-Port RAM.

The device provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by  $\overline{CE}$ , permits the on chip circuitry of each

port to enter a very low standby power mode.

Fabricated using CMOS high-performance technology, these devices typically operate on only 325mW of power. Low-power (L) versions offer battery backup data retention capability, with each Dual-Port typically consuming 200 $\mu$ W from a 2V battery.

The IDT71V321 devices are packaged in a 52-pin PLCC, a 64-pin TQFP (thin quad flatpack), and a 64-pin STQFP (super thin quad flatpack).

## Pin Configurations<sup>(1,2,3)</sup>



## NOTES:

1. All Vcc pins must be connected to power supply.
2. All GND pins must be connected to ground supply.
3. J52-1 package body is approximately .75 in x .75 in x .17 in.  
PP64-1 package body is approximately 10mm x 10mm x 1.4mm.  
PN64-1 package body is approximately 14mm x 14mm x 1.4mm.
4. This package code is used to reference the package diagram.

**71V321L**  
High Speed 3.3V 2K x 8 Dual-Port Static RAM with Interrupts

Industrial and Commercial Temperature Ranges

Absolute Maximum Ratings<sup>(1)</sup>

| Symbol               | Rating                               | Commercial & Industrial | Unit |
|----------------------|--------------------------------------|-------------------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6            | V    |
| TA                   | Operating Temperature                | 0 to +70                | °C   |
| TBIAS                | Temperature Under Bias               | -55 to +125             | °C   |
| TSTG                 | Storage Temperature                  | -65 to +150             | °C   |
| IOUT                 | DC Output Current                    | 50                      | mA   |

3026 tbl 01

## NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to  $\leq 20\text{mA}$  for the period of  $VTERM \geq Vcc + 10\%$ .

Recommended Operating Temperature and Supply Voltage<sup>(1,2)</sup>

| Grade      | Ambient Temperature | GND | Vcc             |
|------------|---------------------|-----|-----------------|
| Commercial | 0°C to +70°C        | 0V  | 3.3V $\pm$ 0.3V |
| Industrial | -40°C to +85°C      | 0V  | 3.3V $\pm$ 0.3V |

3026 tbl 02

## NOTES:

- This is the parameter TA. This is the "instant on" case temperature.
- Industrial temperature: for specific speeds, packages and powers contact your sales office.

## Recommended DC Operating Conditions

| Symbol          | Parameter          | Min.                | Typ. | Max.                                | Unit |
|-----------------|--------------------|---------------------|------|-------------------------------------|------|
| Vcc             | Supply Voltage     | 3.0                 | 3.3  | 3.6                                 | V    |
| GND             | Ground             | 0                   | 0    | 0                                   | V    |
| V <sub>IH</sub> | Input High Voltage | 2.0                 | —    | V <sub>CC</sub> +0.3 <sup>(2)</sup> | V    |
| V <sub>IL</sub> | Input Low Voltage  | -0.3 <sup>(1)</sup> | —    | 0.8                                 | V    |

3026 tbl 03

## NOTES:

- V<sub>IL</sub> (min.) = -1.5V for pulse width less than 20ns.
- VTERM must not exceed Vcc + 0.3V.

Capacitance<sup>(1)</sup>

(TA = +25°C, f = 1.0MHz) TQFP Only

| Symbol           | Parameter          | Conditions <sup>(2)</sup> | Max. | Unit |
|------------------|--------------------|---------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 3dV     | 9    | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 3dV    | 10   | pF   |

3026 tbl 04

## NOTES:

- This parameter is determined by device characterization but is not production tested.
- 3dv references the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V.

DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (V<sub>CC</sub> = 3.3V  $\pm$  0.3V)

| Symbol          | Parameter                            | Test Conditions                                                                           | 71V321S |      | 71V321L |      | Unit |
|-----------------|--------------------------------------|-------------------------------------------------------------------------------------------|---------|------|---------|------|------|
|                 |                                      |                                                                                           | Min.    | Max. | Min.    | Max. |      |
| I <sub>U</sub>  | Input Leakage Current <sup>(1)</sup> | V <sub>CC</sub> = 3.6V,<br>V <sub>IN</sub> = 0V to V <sub>CC</sub>                        | —       | 10   | —       | 5    | µA   |
| I <sub>O</sub>  | Output Leakage Current               | CE = V <sub>IH</sub> , V <sub>OUT</sub> = 0V to V <sub>CC</sub><br>V <sub>CC</sub> = 3.6V | —       | 10   | —       | 5    | µA   |
| V <sub>OL</sub> | Output Low Voltage                   | I <sub>OL</sub> = 4mA                                                                     | —       | 0.4  | —       | 0.4  | V    |
| V <sub>OH</sub> | Output High Voltage                  | I <sub>OH</sub> = -4mA                                                                    | 2.4     | —    | 2.4     | —    | V    |

3026 tbl 05

## NOTE:

- At V<sub>CC</sub>  $\leq$  2.0V input leakages are undefined.

DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,2)</sup> (V<sub>CC</sub> = 3.3V ± 0.3V)

| Symbol           | Parameter                                                 | Test Condition                                                                                                                                                                                                                       | Version | 71V321X25<br>Com'l & Ind |                        | 71V321X35<br>Com'l & Ind |                       | 71V321X55<br>Com'l & Ind |                  | Unit |
|------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------|------------------------|--------------------------|-----------------------|--------------------------|------------------|------|
|                  |                                                           |                                                                                                                                                                                                                                      |         | Typ.                     | Max.                   | Typ.                     | Max.                  | Typ.                     | Max.             |      |
| I <sub>CC</sub>  | Dynamic Operating Current (Both Ports Active)             | $\overline{CE} = V_{IL}$ , Outputs Disabled<br>$SEM = V_{IH}$<br>$f = f_{MAX}^{(3)}$                                                                                                                                                 | COM'L   | S<br>L<br>55<br>55       | 130<br>100<br>55<br>95 | 55<br>55<br>125<br>125   | 125<br>95<br>55<br>55 | 55<br>55<br>115<br>115   | 115<br>85<br>115 | mA   |
|                  |                                                           |                                                                                                                                                                                                                                      | IND     | L<br>55                  | 130                    | 55                       | 125                   | 55                       | 115              |      |
| I <sub>SB1</sub> | Standby Current (Both Ports - TTL Level Inputs)           | $\overline{CE}_R = \overline{CE}_L = V_{IH}$<br>$SEM_R = SEM_L = V_{IH}$<br>$f = f_{MAX}^{(3)}$                                                                                                                                      | COM'L   | S<br>L<br>15<br>15       | 35<br>20<br>15<br>15   | 15<br>15<br>20<br>20     | 35<br>20<br>15<br>15  | 15<br>15<br>35<br>35     | 35<br>20<br>35   | mA   |
|                  |                                                           |                                                                                                                                                                                                                                      | IND     | L<br>15                  | 35                     | 15                       | 35                    | 15                       | 35               |      |
| I <sub>SB2</sub> | Standby Current (One Port - TTL Level Inputs)             | $\overline{CE}^{"A"} = V_{IL}$ and $\overline{CE}^{"B"} = V_{IH}^{(5)}$<br>Active Port Outputs Disabled,<br>$f=f_{MAX}^{(3)}$<br>$SEM_R = SEM_L = V_{IH}$                                                                            | COM'L   | S<br>L<br>25<br>25       | 75<br>55<br>25<br>25   | 25<br>25<br>50<br>50     | 70<br>50<br>25<br>25  | 25<br>25<br>60<br>40     | 60<br>40         | mA   |
|                  |                                                           |                                                                                                                                                                                                                                      | IND     | L<br>25                  | 75                     | 25                       | 70                    | 25                       | 60               |      |
| I <sub>SB3</sub> | Full Standby Current (Both Ports - All CMOS Level Inputs) | Both Ports $\overline{CE}_L$ and $\overline{CE}_R \geq V_{CC} - 0.2V$<br>$V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} < 0.2V$ , $f = 0^{(4)}$<br>$SEM_R = SEM_L \geq V_{CC} - 0.2V$                                                        | COM'L   | S<br>L<br>1.0<br>0.2     | 5<br>3                 | 1.0<br>0.2               | 5<br>3                | 1.0<br>0.2               | 5<br>3           | mA   |
|                  |                                                           |                                                                                                                                                                                                                                      | IND     | L<br>0.2                 | 6                      | 1.0                      | 5                     | 1.0                      | 5                |      |
| I <sub>SB4</sub> | Full Standby Current (One Port - All CMOS Level Inputs)   | $\overline{CE}^{"A"} \leq 0.2V$ and $\overline{CE}^{"B"} \geq V_{CC} - 0.2V^{(5)}$<br>$SEM_R = SEM_L \geq V_{CC} - 0.2V$<br>$V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} \leq 0.2V$<br>Active Port Outputs Disabled<br>$f = f_{MAX}^{(3)}$ | COM'L   | S<br>L<br>25<br>25       | 70<br>55<br>25<br>25   | 25<br>25<br>50<br>50     | 65<br>50<br>25<br>25  | 25<br>25<br>55<br>40     | 55<br>40         | mA   |
|                  |                                                           |                                                                                                                                                                                                                                      | IND     | L<br>25                  | 70                     | 25                       | 65                    | 25                       | 55               |      |

3026 tbl 06

## NOTES:

- 'X' in part numbers indicates power rating (S or L).
- V<sub>CC</sub> = 3.3V, T<sub>A</sub> = +25°C, and are not production tested. I<sub>CCDC</sub> = 70mA (Typ.).
- At f = f<sub>MAX</sub>, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/t<sub>RC</sub> and using "AC Test Conditions" of input levels of GND to 3V.
- f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby.
- Port "A" may be either left or right port. Port "B" is opposite from port "A".

## Data Retention Characteristics (L Version Only)

| Symbol                          | Parameter                            | Test Condition                                     | Min.                           | Typ. <sup>(1)</sup> | Max. | Unit |
|---------------------------------|--------------------------------------|----------------------------------------------------|--------------------------------|---------------------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |                                                    | 2.0                            | —                   | 0    | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $V_{CC} = 2V$ , $\overline{CE} \geq V_{CC} - 0.2V$ | —                              | 100                 | 500  | µA   |
| t <sub>CDR</sub> <sup>(3)</sup> | Chip Deselect to Data Retention Time | $V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} \leq 0.2V$  | —                              | 100                 | 1000 | µA   |
| t <sub>R</sub> <sup>(3)</sup>   | Operation Recovery Time              |                                                    | 0                              | —                   | —    | V    |
|                                 |                                      |                                                    | t <sub>RC</sub> <sup>(2)</sup> | —                   | —    | V    |

3026 tbl 07

## NOTES:

- V<sub>CC</sub> = 2V, T<sub>A</sub> = +25°C, and is not production tested.
- t<sub>RC</sub> = Read Cycle Time.
- This parameter is guaranteed by device characterization but not production tested.

## AC Test Conditions

|                               |                 |
|-------------------------------|-----------------|
| Input Pulse Levels            | GND to 3.0V     |
| Input Rise/Fall Times         | 5ns             |
| Input Timing Reference Levels | 1.5V            |
| Output Reference Levels       | 1.5V            |
| Output Load                   | Figures 1 and 2 |

3026 tbl 08

## Data Retention Waveform



3026 drw 04



Figure 1. AC Output Test Load

Figure 2. Output Test Load  
(for tHZ, tLZ, twZ, and tow)

\* Including scope and jig.

AC Electrical Characteristics Over the  
Operating Temperature Supply Voltage Range<sup>(2)</sup>

| Symbol            | Parameter                                      | 71V321X25<br>Com'l & Ind |      | 71V321X35<br>Com'l & Ind |      | 71V321X55<br>Com'l & Ind |      | Unit |
|-------------------|------------------------------------------------|--------------------------|------|--------------------------|------|--------------------------|------|------|
|                   |                                                | Min.                     | Max. | Min.                     | Max. | Min.                     | Max. |      |
| <b>READ CYCLE</b> |                                                |                          |      |                          |      |                          |      |      |
| t <sub>RC</sub>   | Read Cycle Time                                | 25                       | —    | 35                       | —    | 55                       | —    | ns   |
| t <sub>AA</sub>   | Address Access Time                            | —                        | 25   | —                        | 35   | —                        | 55   | ns   |
| t <sub>ACE</sub>  | Chip Enable Access Time                        | —                        | 25   | —                        | 35   | —                        | 55   | ns   |
| t <sub>AOE</sub>  | Output Enable Access Time                      | —                        | 12   | —                        | 20   | —                        | 25   | ns   |
| t <sub>OH</sub>   | Output Hold from Address Change                | 3                        | —    | 3                        | —    | 3                        | —    | ns   |
| t <sub>LZ</sub>   | Output Low-Z Time <sup>(1,2)</sup>             | 0                        | —    | 0                        | —    | 0                        | —    | ns   |
| t <sub>HZ</sub>   | Output High-Z Time <sup>(1,2)</sup>            | —                        | 12   | —                        | 15   | —                        | 30   | ns   |
| t <sub>PU</sub>   | Chip Enable to Power Up Time <sup>(2)</sup>    | 0                        | —    | 0                        | —    | 0                        | —    | ns   |
| t <sub>PD</sub>   | Chip Disable to Power Down Time <sup>(2)</sup> | —                        | 50   | —                        | 50   | —                        | 50   | ns   |

3026 tbl 09

## NOTES:

1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2).
2. This parameter is guaranteed by device characterization, but is not production tested.
3. 'X' in part numbers indicates power rating (S or L).

Timing Waveform of Read Cycle No. 1, Either Side<sup>(1)</sup>

## NOTES:

1. R/W = V<sub>ih</sub>,  $\overline{CE}$  = V<sub>il</sub>, and is  $\overline{OE}$  = V<sub>il</sub>. Address is valid prior to the coincidental with  $\overline{CE}$  transition LOW.
2. tBDD delay is required only in the case where the opposite port is completing a write operation to the same address location. For simultaneous read operations  $\overline{BUSY}$  has no relationship to valid output data.
3. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

Timing Waveform of Read Cycle No. 2, Either Side<sup>(3)</sup>

## NOTES:

1. Timing depends on which signal is asserted last,  $\overline{OE}$  or  $\overline{CE}$ .
2. Timing depends on which signal is de-asserted first,  $\overline{OE}$  or  $\overline{CE}$ .
3. R/W = V<sub>ih</sub> and the address is valid prior to or coincidental with  $\overline{CE}$  transition LOW.
4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(4)</sup>

| Symbol             | Parameter                                         | 71V321X25<br>Com'l & Ind |      | 71V321X35<br>Com'l & Ind |      | 71V321X55<br>Com'l & Ind |      | Unit |
|--------------------|---------------------------------------------------|--------------------------|------|--------------------------|------|--------------------------|------|------|
|                    |                                                   | Min.                     | Max. | Min.                     | Max. | Min.                     | Max. |      |
| <b>WRITE CYCLE</b> |                                                   |                          |      |                          |      |                          |      |      |
| t <sub>WC</sub>    | Write Cycle Time                                  | 25                       | —    | 35                       | —    | 55                       | —    | ns   |
| t <sub>EW</sub>    | Chip Enable to End-of-Write                       | 20                       | —    | 30                       | —    | 40                       | —    | ns   |
| t <sub>AW</sub>    | Address Valid to End-of-Write                     | 20                       | —    | 30                       | —    | 40                       | —    | ns   |
| t <sub>AS</sub>    | Address Set-up Time                               | 0                        | —    | 0                        | —    | 0                        | —    | ns   |
| t <sub>WP</sub>    | Write Pulse Width                                 | 20                       | —    | 30                       | —    | 40                       | —    | ns   |
| t <sub>WR</sub>    | Write Recovery Time                               | 0                        | —    | 0                        | —    | 0                        | —    | ns   |
| t <sub>DW</sub>    | Data Valid to End-of-Write                        | 12                       | —    | 20                       | —    | 20                       | —    | ns   |
| t <sub>HZ</sub>    | Output High-Z Time <sup>(1,2)</sup>               | —                        | 12   | —                        | 15   | —                        | 30   | ns   |
| t <sub>DH</sub>    | Data Hold Time <sup>(3)</sup>                     | 0                        | —    | 0                        | —    | 0                        | —    | ns   |
| t <sub>WZ</sub>    | Write Enable to Output in High-Z <sup>(1,2)</sup> | —                        | 15   | —                        | 15   | —                        | 30   | ns   |
| t <sub>OW</sub>    | Output Active from End-of-Write <sup>(1,2)</sup>  | 0                        | —    | 0                        | —    | 0                        | —    | ns   |

3026 tbl 10

## NOTES:

1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2).
2. This parameter is guaranteed by device characterization but is not production tested.
3. The specification for t<sub>DH</sub> must be met by the device supplying write data to the RAM under all operating conditions. Although t<sub>DH</sub> and t<sub>OW</sub> values will vary over voltage and temperature, the actual t<sub>DH</sub> will always be smaller than the actual t<sub>OW</sub>.
4. 'X' in part numbers indicates power rating (S or L).

## Timing Waveform of Write Cycle No. 1, (R/W Controlled Timing)<sup>(1,5,8)</sup>



## Timing Waveform of Write Cycle No. 2, (**CE** Controlled Timing)<sup>(1,5)</sup>



## NOTES.

**NOTES:**

1. R/W or  $\overline{CE}$  must be HIGH during all address transitions.
2. A write occurs during the overlap (tew or twp) of  $\overline{CE} = V_{IL}$  and R/W=  $V_{IL}$ .
3. twr is measured from the earlier of  $\overline{CE}$  or R/W going HIGH to the end of the write cycle.
4. During this period, the I/O pins are in the output state and input signals must not be applied.
5. If the  $\overline{CE}$  LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state.
6. Timing depends on which enable signal ( $\overline{CE}$  or R/W) is asserted last.
7. This parameter is determined to be device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2).
8. If  $\overline{OE}$  is LOW during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tbw) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If  $\overline{OE}$  is HIGH during a R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp.

AC Electrical Characteristics Over the  
Operating Temperature and Supply Voltage Range<sup>(6)</sup>

| Symbol             | Parameter                                          | 71V321X25<br>Com'l & Ind |      | 71V321X35<br>Com'l & Ind |      | 71V321X55<br>Com'l & Ind |      | Unit |
|--------------------|----------------------------------------------------|--------------------------|------|--------------------------|------|--------------------------|------|------|
|                    |                                                    | Min.                     | Max. | Min.                     | Max. | Min.                     | Max. |      |
| <b>BUSY Timing</b> |                                                    |                          |      |                          |      |                          |      |      |
| t <sub>BAA</sub>   | BUSY Access Time from Address                      | —                        | 20   | —                        | 20   | —                        | 30   | ns   |
| t <sub>BDA</sub>   | BUSY Disable Time from Address                     | —                        | 20   | —                        | 20   | —                        | 30   | ns   |
| t <sub>BAC</sub>   | BUSY Access Time from Chip Enable                  | —                        | 20   | —                        | 20   | —                        | 30   | ns   |
| t <sub>BDC</sub>   | BUSY Disable Time from Chip Enable                 | —                        | 20   | —                        | 20   | —                        | 30   | ns   |
| t <sub>WH</sub>    | Write Hold After <b>BUSY</b> <sup>(5)</sup>        | 12                       | —    | 15                       | —    | 20                       | —    | ns   |
| t <sub>WDD</sub>   | Write Pulse to Data Delay <sup>(1)</sup>           | —                        | 50   | —                        | 60   | —                        | 80   | ns   |
| t <sub>DDD</sub>   | Write Data Valid to Read Data Delay <sup>(1)</sup> | —                        | 35   | —                        | 45   | —                        | 65   | ns   |
| t <sub>APS</sub>   | Arbitration Priority Set-up Time <sup>(2)</sup>    | 5                        | —    | 5                        | —    | 5                        | —    | ns   |
| t <sub>BDD</sub>   | BUSY Disable to Valid Data <sup>(3)</sup>          | —                        | 30   | —                        | 30   | —                        | 45   | ns   |

3026 tbl 11

## NOTES:

1. Port-to-port delay through RAM cells from the writing port to the reading port, refer to "Timing Waveform of Write with Port-to-Port Read and **BUSY**."
2. To ensure that the earlier of the two ports wins.
3. t<sub>BDD</sub> is a calculated parameter and is the greater of 0, t<sub>WDD</sub> – t<sub>WP</sub> (actual) or t<sub>DDD</sub> – t<sub>DW</sub> (actual).
4. To ensure that a write cycle is inhibited on port "B" during contention on port "A".
5. To ensure that a write cycle is completed on port "B" after contention on port "A".
6. 'X' in part numbers indicates power rating (S or L).

Timing Waveform of Write with Port-to-Port Read and **BUSY**<sup>(2,3,4)</sup>

3026 drw 10

## NOTES:

1. To ensure that the earlier of the two ports wins.
2.  $\overline{CE}_L = \overline{CE}_R = V_{IL}$
3.  $OE = V_{IL}$  for the reading port.
4. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A".

Timing Waveform of Write with **BUSY**<sup>(3)</sup>

## NOTES:

1.  $t_{WH}$  must be met for **BUSY** output 71V321.
2. **BUSY** is asserted on port 'B' blocking **R/W<sup>B</sup>**, until **BUSY<sup>B</sup>** goes HIGH.
3. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A".

3026 dw 11

Timing Waveform of **BUSY** Arbitration Controlled by **CE** Timing<sup>(1)</sup>

3026 dw 12

Timing Waveform of **BUSY** Arbitration Controlled by Address Match Timing<sup>(1)</sup>

3026 dw 13

## NOTES:

1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
2. If **tAPS** is not satisfied, the **BUSY** will be asserted on one side or the other, but there is no guarantee on which side **BUSY** will be asserted.

AC Electrical Characteristics Over the  
Operating Temperature and Supply Voltage Range<sup>(1)</sup>

|                         |                      | 71V321X25<br>Com'l & Ind | 71V321X35<br>Com'l & Ind | 71V321X55<br>Com'l & Ind |      |      |      |      |
|-------------------------|----------------------|--------------------------|--------------------------|--------------------------|------|------|------|------|
| Symbol                  | Parameter            | Min.                     | Max.                     | Min.                     | Max. | Min. | Max. | Unit |
| <b>INTERRUPT TIMING</b> |                      |                          |                          |                          |      |      |      |      |
| tas                     | Address Set-up Time  | 0                        | —                        | 0                        | —    | 0    | —    | ns   |
| tWR                     | Write Recovery Time  | 0                        | —                        | 0                        | —    | 0    | —    | ns   |
| tINS                    | Interrupt Set Time   | —                        | 25                       | —                        | 25   | —    | 45   | ns   |
| tINR                    | Interrupt Reset Time | —                        | 25                       | —                        | 25   | —    | 45   | ns   |

3026 Ibl 12

## NOTES:

1. 'X' in part numbers indicates power rating (S or L).

Timing Waveform of Interrupt Mode<sup>(1)</sup>SET **INT**

3026 drw 14

CLEAR **INT**

3026 drw 15

## NOTES:

1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
2. See Interrupt Truth Table.
3. Timing depends on which enable signal ( $\overline{CE}$  or  $\overline{RW}$ ) is asserted last.
4. Timing depends on which enable signal ( $\overline{CE}$  or  $\overline{RW}$ ) is de-asserted first.

## Truth Tables

Table I — Non-Contention  
Read/Write Control<sup>(4)</sup>

| Left or Right Port <sup>(1)</sup> |    |    |         | Function                                                              |
|-----------------------------------|----|----|---------|-----------------------------------------------------------------------|
| R/W                               | CE | OE | D0-7    |                                                                       |
| X                                 | H  | X  | Z       | Port Deselected and in Power-Down Mode. lsb2 or lsb4                  |
| X                                 | H  | X  | Z       | CE <sub>R</sub> = CE <sub>L</sub> = VIH, Power-Down Mode lsb1 or lsb3 |
| L                                 | L  | X  | DATAIN  | Data on Port Written Into Memory <sup>(2)</sup>                       |
| H                                 | L  | L  | DATAOUT | Data in Memory Output on Port <sup>(3)</sup>                          |
| H                                 | L  | H  | Z       | High-impedance Outputs                                                |

3026 tbl 13

## NOTES:

1. A<sub>0L</sub> – A<sub>10L</sub> ≠ A<sub>0R</sub> – A<sub>10R</sub>.
2. If **BUSY** = L, data is not written.
3. If **BUSY** = L, data may not be valid, see t<sub>WDD</sub> and t<sub>DD</sub> timing.
4. 'H' = VIH, 'L' = VIL, 'X' = DON'T CARE, 'Z' = High-impedance.

Table II — Interrupt Flag<sup>(1,4)</sup>

| Left Port        |                 |                 |                                   |                  | Right Port       |                 |                 |                                   |                  | Function              |
|------------------|-----------------|-----------------|-----------------------------------|------------------|------------------|-----------------|-----------------|-----------------------------------|------------------|-----------------------|
| R/W <sub>L</sub> | CE <sub>L</sub> | OE <sub>L</sub> | A <sub>10L</sub> -A <sub>0L</sub> | INTL             | R/W <sub>R</sub> | CE <sub>R</sub> | OE <sub>R</sub> | A <sub>10R</sub> -A <sub>0R</sub> | INTR             |                       |
| L                | L               | X               | 7FF                               | X                | X                | X               | X               | X                                 | L <sup>(2)</sup> | Set Right INTR Flag   |
| X                | X               | X               | X                                 | X                | X                | L               | L               | 7FF                               | H <sup>(3)</sup> | Reset Right INTR Flag |
| X                | X               | X               | X                                 | L <sup>(3)</sup> | L                | L               | X               | 7FE                               | X                | Set Left INTL Flag    |
| X                | L               | L               | 7FE                               | H <sup>(2)</sup> | X                | X               | X               | X                                 | X                | Reset Left INTL Flag  |

3026 tbl 14

## NOTES:

1. Assumes **BUSY**<sub>L</sub> = **BUSY**<sub>R</sub> = VIH
2. If **BUSY**<sub>L</sub> = VIL, then No Change.
3. If **BUSY**<sub>R</sub> = VIL, then No Change.
4. 'H' = HIGH, 'L' = LOW, 'X' = DON'T CARE

Table III — Address **BUSY** Arbitration

| Inputs          |                 |                                                                        | Outputs                          |                                  | Function                     |
|-----------------|-----------------|------------------------------------------------------------------------|----------------------------------|----------------------------------|------------------------------|
| CE <sub>L</sub> | CE <sub>R</sub> | A <sub>0L</sub> -A <sub>10L</sub><br>A <sub>0R</sub> -A <sub>10R</sub> | BUSY <sub>L</sub> <sup>(1)</sup> | BUSY <sub>R</sub> <sup>(1)</sup> |                              |
| X               | X               | NO MATCH                                                               | H                                | H                                | Normal                       |
| H               | X               | MATCH                                                                  | H                                | H                                | Normal                       |
| X               | H               | MATCH                                                                  | H                                | H                                | Normal                       |
| L               | L               | MATCH                                                                  | (2)                              | (2)                              | Write Inhibit <sup>(3)</sup> |

3026 tbl 15

## NOTES:

1. Pins **BUSY**<sub>L</sub> and **BUSY**<sub>R</sub> are both outputs. **BUSY**<sub>x</sub> outputs on the IDT71V321 are totem-pole.
2. 'L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address and enable inputs of this port. If t<sub>APS</sub> is not met, either **BUSY**<sub>L</sub> or **BUSY**<sub>R</sub> = LOW will result. **BUSY**<sub>L</sub> and **BUSY**<sub>R</sub> outputs can not be LOW simultaneously.
3. Writes to the left port are internally ignored when **BUSY**<sub>L</sub> outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when **BUSY**<sub>R</sub> outputs are driving LOW regardless of actual logic level on the pin.

## Functional Description

The IDT7V1321 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7V321 has an automatic power down feature controlled by  $\overline{CE}$ . The  $\overline{CE}$  controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{CE} = V_{IH}$ ). When a port is enabled, access to the entire memory array is permitted.

## Interrupts

If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{INT}_L$ ) is asserted when the right port writes to memory location 7FE (HEX), where a write is defined as the  $\overline{CE}_R = R/W = V_{IL}$  per Truth Table II. The left port clears the interrupt by accessing address location 7FE when  $\overline{CE}_L = \overline{OE}_L = V_{IL}$ ,  $R/W$  is a "don't care". Likewise, the right port interrupt flag ( $\overline{INT}_R$ ) is asserted when the left port writes to memory location 7FF (HEX) and to clear the interrupt flag ( $\overline{INT}_R$ ), the right port must access the memory location 7FF. The message (8 bits) at 7FE or 7FF is user-defined, since it is an addressable SRAM location. If the interrupt function is not used, address locations 7FE and 7FF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table II for the interrupt operation.

## Busy Logic

Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The  $\overline{BUSY}$  pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a busy indication, the write signal is gated internally to prevent the write from proceeding.

The use of  $\overline{BUSY}$  logic is not required or desirable for all applications. In some cases it may be useful to logically OR the  $\overline{BUSY}$  outputs together and use any  $\overline{BUSY}$  indication as an interrupt source to flag the event of an illegal or illogical operation.

## Depth Expansion

The  $\overline{BUSY}$  arbitration, is based on the chip enable and address signals only. It ignores whether an access is a read or write.

The  $\overline{BUSY}$  outputs on the IDT7V321 are totem-pole type outputs and do not require pull-up resistors to operate. If these RAMs are being expanded in depth, then the  $\overline{BUSY}$  indication for the resulting array requires the use of an external AND gate



Figure 3. Busy and chip enable routing for depth expansion with IDT7V321.

## Ordering Information



3026 drw 17

## NOTES:

1. Contact your sales office Industrial temperature range is available for selected speeds, packages and powers.

LEAD FINISH (SnPb) parts are Obsolete. Product Discontinuation Notice - PDN# SP-17-02

Note that information regarding recently obsoleted parts are included in this datasheet for customer convenience.

## Orderable Part Information

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|
| 25         | 71V321L25JG       | PLG52     | PLCC      | C           |
|            | 71V321L25JG8      | PLG52     | PLCC      | C           |
|            | 71V321L25PFG      | PNG64     | TQFP      | C           |
|            | 71V321L25PFG8     | PNG64     | TQFP      | C           |
|            | 71V321L25PFGI     | PNG64     | TQFP      | I           |
|            | 71V321L25PFGI8    | PNG64     | TQFP      | I           |
|            | 71V321L25TFG      | PPG64     | TQFP      | C           |
|            | 71V321L25TFG8     | PPG64     | TQFP      | C           |
|            | 71V321L25TFGI     | PPG64     | TQFP      | I           |
| 35         | 71V321L35JG       | PLG52     | PLCC      | C           |
|            | 71V321L35JG8      | PLG52     | PLCC      | C           |
|            | 71V321L35JGI      | PLG52     | PLCC      | I           |
|            | 71V321L35JGI8     | PLG52     | PLCC      | I           |
|            | 71V321L35PFGI     | PNG64     | TQFP      | I           |
|            | 71V321L35PFGI8    | PNG64     | TQFP      | I           |

## Datasheet Document History

03/24/99:      Initiated datasheet document history  
                    Converted to new format  
                    Cosmetic and typographical corrections  
                    Page 2 Added additional notes to pin configurations  
06/15/99:      Changed drawing format  
10/15/99:      Page 12 Changed open drain to totem-pole in Table III, note 1  
10/21/99:      Page 13 Deleted 'does not' in copy from Busy Logic  
11/12/99:      Replaced IDT logo  
01/12/01:      Page 1 & 2 Moved full "Description" to page 2 and adjusted page layouts  
                    Page 3 Increased storage temperature parameters  
                    Clarified TA parameter  
                    Page 4 DC Electrical parameters—changed wording from "open" to "disabled"  
                    Changed  $\pm 200\text{mV}$  to 0mV in notes  
08/22/01:      Page 4, 5, 7, 9 & 11 Industrial temp range offering removed from DC & AC Electrical Chars for 35 and 55ns  
01/17/06:      Page 1 Added green availability to features  
                    Page 14 Added green indicator to ordering information  
                    Page 1 & 14 Replaced old IDT™ with new IDT™ logo  
08/25/06:      Page 11 Changed  $\overline{\text{INT}}^{\text{A}}$  to  $\overline{\text{INT}}^{\text{B}}$  in the CLEAR  $\overline{\text{INT}}$  drawing in the Timing Waveform of Interrupt Mode  
10/23/08:      Page 14 Removed "IDT" from orderable part number  
01/25/10:      Page 4 In order to correct the DC Chars table for the 71V321/71V421L35 speed grade and the Data Retention Chars table, I Temp values have been added to each table respectively. In addition, all of the AC Chars tables and the ordering information also now reflect this I temp correction  
06/25/15:      Page 2 Removed IDT in reference to fabrication  
                    Page 2 & 14 The package codes J52-1, PN64-1 & PP64-1 changed to J52, PN64 & PP64 respectively to match standard package codes  
                    Page 14 Added Tape and Reel indicator to Ordering Information  
10/14/15:      Page 1-15 Removed 71V421S/L from the part number, in the pin configurations and throughout the datasheet  
                    Page 1 - 15 Removed all references to Master/Slave throughout the datasheet  
                    Page 1 - 15 Updated the Com'l and Ind speeds for the 25/35/55ns offerings in Features , in the DC & AC Chars tables, in the Ordering Information and throughout the datasheet  
                    Page 13 Removed Width Expansion with Busy Logic Master/Slave Arrays diagram for part numbers 71V321/71V421S/L and updated with a Depth Expansion diagram for the single part number 71V321S/L  
                    Updated the corresponding Depth Expansion descriptive text in the Depth Expansion section of the datasheet  
01/12/18:      Product Discontinuation Notice - PDN# SP-17-02  
                    Last time buy expires June 15, 2018  
07/23/19:      Page 2      Updated package codes J52 to PLG52, PP64 to PPG64 and PN64 to PNG64  
                    Page 14     Added Orderable Part Information table

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).