

## Features

- ♦ High-speed access
  - Commercial: 20/25/35/55/100ns (max.)
  - Industrial: 25/55ns (max.)
  - Military: 25/35/55/100ns (max.)
- ♦ Low-power operation
  - IDT7130/IDT7140SA
    - Active: 550mW (typ.)
    - Standby: 5mW (typ.)
  - IDT7130/IDT7140LA
    - Active: 550mW (typ.)
    - Standby: 1mW (typ.)
- ♦ MASTER IDT7130 easily expands data bus width to 16-or-more-bits using SLAVE IDT7140
- ♦ On-chip port arbitration logic (IDT7130 Only)
- ♦ BUSY output flag on IDT7130; BUSY input on IDT7140
- ♦ INT flag for port-to-port communication
- ♦ Fully asynchronous operation from either port
- ♦ Battery backup operation-2V data retention (LA only)
- ♦ TTL-compatible, single 5V  $\pm 10\%$  power supply
- ♦ Military product compliant to MIL-PRF-38535 QML
- ♦ Industrial temperature range ( $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ ) is available for selected speeds
- ♦ Available in 48-pin DIP, LCC and Ceramic Flatpack, 52-pin PLCC, and 64-pin STQFP and TQFP
- ♦ Green parts available, see ordering information

## Functional Block Diagram



## NOTES:

1. IDT7130 (MASTER): BUSY is open drain output and requires pullup resistor.  
IDT7140 (SLAVE): BUSY is input.
2. Open drain output: requires pullup resistor.

2689 drw 01

## Description

The IDT7130/IDT7140 are high-speed 1K x 8 Dual-Port Static RAMs. The IDT7130 is designed to be used as a stand-alone 8-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT7140 "SLAVE" Dual-Port in 16-bit-or-more word width systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 16-or-more-bit memory system applications results in full-speed, error-free operation without the need for additional discrete logic.

Both devices provide two independent ports with separate control, address, and I/O pins that permit independent asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by  $\overline{CE}$ , permits the on chip circuitry

of each port to enter a very low standby power mode.

Fabricated using CMOS high-performance technology, these devices typically operate on only 550mW of power. Low-power (LA) versions offer battery backup data retention capability, with each Dual-Port typically consuming 200 $\mu$ W from a 2V battery.

The IDT7130/IDT7140 devices are packaged in 48-pin sidebrazed or plastic DIPs, LCCs, flatpacks, 52-pin PLCC, and 64-pin TQFP and STQFP. Military grade products are manufactured in compliance with the latest revision of MIL-PRF-38535 QML, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## Pin Configurations<sup>(1,2,3)</sup>



### NOTES:

1. All Vcc pins must be connected to power supply.
2. All GND pins must be connected to ground supply.
3. LC48 package body is approximately .57 in x .57 in x .68 in.  
FP48 package body is approximately .75 in x .75 in x .11 in.
4. This package code is used to reference the package diagram.

Pin Configurations<sup>(1,2,3)</sup> (con't.)

|                                    |    |                      |    |                               |
|------------------------------------|----|----------------------|----|-------------------------------|
| <u>CE<sub>L</sub></u>              | 1  | ●                    | 48 | V <sub>CC</sub>               |
| <u>R/W<sub>L</sub></u>             | 2  |                      | 47 | C <sub>ER</sub>               |
| <u>BUSY<sub>L</sub></u>            | 3  |                      | 46 | R/W <sub>R</sub>              |
| <u>INT<sub>L</sub></u>             | 4  | 7130                 | 45 | <u>BUSY<sub>R</sub></u>       |
| <u>O<sub>E</sub><sub>L</sub></u>   | 5  | 7140                 | 44 | <u>INT<sub>R</sub></u>        |
| <u>A<sub>0</sub><sub>L</sub></u>   | 6  |                      | 43 | O <sub>E</sub> <sub>R</sub>   |
| <u>A<sub>1</sub><sub>L</sub></u>   | 7  | PDG48 <sup>(4)</sup> | 42 | A <sub>0</sub> <sub>R</sub>   |
| <u>A<sub>2</sub><sub>L</sub></u>   | 8  | or                   | 41 | A <sub>1</sub> <sub>R</sub>   |
| <u>A<sub>3</sub><sub>L</sub></u>   | 9  | SB48 <sup>(4)</sup>  | 40 | A <sub>2</sub> <sub>R</sub>   |
| <u>A<sub>4</sub><sub>L</sub></u>   | 10 |                      | 39 | A <sub>3</sub> <sub>R</sub>   |
| <u>A<sub>5</sub><sub>L</sub></u>   | 11 | 48-Pin               | 38 | A <sub>4</sub> <sub>R</sub>   |
| <u>A<sub>6</sub><sub>L</sub></u>   | 12 | DIP                  | 37 | A <sub>5</sub> <sub>R</sub>   |
| <u>A<sub>7</sub><sub>L</sub></u>   | 13 | Top                  | 36 | A <sub>6</sub> <sub>R</sub>   |
| <u>A<sub>8</sub><sub>L</sub></u>   | 14 | View <sup>(5)</sup>  | 35 | A <sub>7</sub> <sub>R</sub>   |
| <u>A<sub>9</sub><sub>L</sub></u>   | 15 |                      | 34 | A <sub>8</sub> <sub>R</sub>   |
| <u>I/O<sub>0</sub><sub>L</sub></u> | 16 |                      | 33 | A <sub>9</sub> <sub>R</sub>   |
| <u>I/O<sub>1</sub><sub>L</sub></u> | 17 |                      | 32 | I/O <sub>7</sub> <sub>R</sub> |
| <u>I/O<sub>2</sub><sub>L</sub></u> | 18 |                      | 31 | I/O <sub>6</sub> <sub>R</sub> |
| <u>I/O<sub>3</sub><sub>L</sub></u> | 19 |                      | 30 | I/O <sub>5</sub> <sub>R</sub> |
| <u>I/O<sub>4</sub><sub>L</sub></u> | 20 |                      | 29 | I/O <sub>4</sub> <sub>R</sub> |
| <u>I/O<sub>5</sub><sub>L</sub></u> | 21 |                      | 28 | I/O <sub>3</sub> <sub>R</sub> |
| <u>I/O<sub>6</sub><sub>L</sub></u> | 22 |                      | 27 | I/O <sub>2</sub> <sub>R</sub> |
| <u>I/O<sub>7</sub><sub>L</sub></u> | 23 |                      | 26 | I/O <sub>1</sub> <sub>R</sub> |
| <u>GND</u>                         | 24 |                      | 25 | I/O <sub>0</sub> <sub>R</sub> |

2689 drw 02

NOTES:

1. All V<sub>CC</sub> pins must be connected to power supply.
2. All GND pins must be connected to ground supply.
3. PDG48 package body is approximately .55 in x .61 in x .19 in.  
SB48 package body is approximately .62 in x 2.43 in x .15 in.
4. This package code is used to reference the package diagram.
5. This text does not indicate orientation of the actual part-marking.

Pin Configurations<sup>(1,2,3)</sup> (con't.)



**NOTES:**

1. All Vcc pins must be connected to power supply.
2. All GND pins must be connected to ground supply.
3. PLG52 package body is approximately .75 in x .75 in x .17 in.
4. This package code is used to reference the package diagram.

Pin Configurations<sup>(1,2,3)</sup> (con't.)



NOTES:

1. All Vcc pins must be connected to power supply.
2. All GND pins must be connected to ground supply.
3. PPG64 package body is approximately 10 mm x 10 mm x 1.4mm.  
PNG64 package body is approximately 14mm x 14mm x 1.4mm.
4. This package code is used to reference the package diagram

## Absolute Maximum Ratings<sup>(1)</sup>

| Symbol           | Rating                               | Commercial & Industrial | Military     | Unit |
|------------------|--------------------------------------|-------------------------|--------------|------|
| $V_{TERM}^{(2)}$ | Terminal Voltage with Respect to GND | -0.5 to +7.0            | -0.5 to +7.0 | V    |
| $T_{BIAS}$       | Temperature Under Bias               | -55 to +125             | -65 to +135  | °C   |
| $T_{STG}$        | Storage Temperature                  | -65 to +150             | -65 to +150  | °C   |
| $I_{OUT}$        | DC Output Current                    | 50                      | 50           | mA   |

2689 tbl 01

### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- $V_{TERM}$  must not exceed  $V_{CC} + 10\%$  for more than 25% of the cycle time or 10ns maximum, and is limited to  $\leq 20\text{mA}$  for the period of  $V_{TERM} \geq V_{CC} + 10\%$ .

## Capacitance ( $T_A = +25^\circ\text{C}$ , $f = 1.0\text{MHz}$ )

STQFP and TQFP Packages Only

| Symbol    | Parameter <sup>(1)</sup> | Conditions             | Max. | Unit |
|-----------|--------------------------|------------------------|------|------|
| $C_{IN}$  | Input Capacitance        | $V_{IN} = 3\text{dV}$  | 9    | pF   |
| $C_{OUT}$ | Output Capacitance       | $V_{OUT} = 3\text{dV}$ | 10   | pF   |

2689 tbl 05

### NOTES:

- This parameter is determined by device characterization but is not production tested.
- 3dV references the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V.

## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range ( $V_{CC} = 5.0\text{V} \pm 10\%$ )

| Symbol     | Parameter                                                              | Test Conditions                                                                          | 7130SA<br>7140SA |      | 7130LA<br>7140LA |      | Unit |
|------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------|------|------------------|------|------|
|            |                                                                        |                                                                                          | Min.             | Max. | Min.             | Max. |      |
| $ I_{UL} $ | Input Leakage Current <sup>(1)</sup>                                   | $V_{CC} = 5.5\text{V}$ , $V_{IN} = 0\text{V}$ to $V_{CC}$                                | —                | 10   | —                | 5    | μA   |
| $ I_{OL} $ | Output Leakage Current <sup>(1)</sup>                                  | $V_{CC} = 5.5\text{V}$ ,<br>$\overline{CE} = V_{IH}$ , $V_{OUT} = 0\text{V}$ to $V_{CC}$ | —                | 10   | —                | 5    | μA   |
| $V_{OL}$   | Output Low Voltage ( $ I_{O0}-I_{O7} $ )                               | $I_{OL} = 4\text{mA}$                                                                    | —                | 0.4  | —                | 0.4  | V    |
| $V_{OL}$   | Open Drain Output Low Voltage ( $\overline{BUSY}$ , $\overline{INT}$ ) | $I_{OL} = 16\text{mA}$                                                                   | —                | 0.5  | —                | 0.5  | V    |
| $V_{OH}$   | Output High Voltage                                                    | $I_{OH} = -4\text{mA}$                                                                   | 2.4              | —    | 2.4              | —    | V    |

2689 tbl 04

### NOTE:

- At  $V_{CC} \leq 2.0\text{V}$  leakages are undefined.

DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,5)</sup> (V<sub>CC</sub> = 5.0V ± 10%)

| Symbol           | Parameter                                             | Test Condition                                                                                                                                                               | Version   | 7130X20 <sup>(2)</sup><br>7140X20 <sup>(2)</sup><br>Com'l Only |            | 7130X25<br>7140X25<br>Com'l, Ind & Military |            | 7130X35<br>7140X35<br>Com'l & Military |            | Unit |
|------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------|------------|---------------------------------------------|------------|----------------------------------------|------------|------|
|                  |                                                       |                                                                                                                                                                              |           | Typ.                                                           | Max.       | Typ.                                        | Max.       | Typ.                                   | Max.       |      |
| I <sub>CC</sub>  | Dynamic Operating Current (Both Ports Active)         | $\bar{CE}_L$ and $\bar{CE}_R = V_{IL}$ , Outputs Disabled, $f = f_{MAX}^{(3)}$                                                                                               | COM'L     | SA<br>LA<br>110<br>110                                         | 250<br>200 | 110<br>110                                  | 220<br>170 | 110<br>110                             | 165<br>120 | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>—<br>—                                             | —<br>—     | 110<br>110                                  | 280<br>220 | 110<br>110                             | 230<br>170 |      |
| I <sub>S81</sub> | Standby Current (Both Ports - TTL Level Inputs)       | $\bar{CE}_L$ and $\bar{CE}_R = V_{IH}$ , $f = f_{MAX}^{(3)}$                                                                                                                 | COM'L     | SA<br>LA<br>30<br>30                                           | 65<br>45   | 30<br>30                                    | 65<br>45   | 25<br>25                               | 65<br>45   | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>—<br>—                                             | —<br>—     | 30<br>30                                    | 80<br>60   | 25<br>25                               | 80<br>60   |      |
| I <sub>S82</sub> | Standby Current (One Port - TTL Level Inputs)         | $\bar{CE}_A^* = V_{IL}$ and $\bar{CE}_B^* = V_{IH}^{(6)}$ , Active Port Outputs Disabled, $f = f_{MAX}^{(3)}$                                                                | COM'L     | SA<br>LA<br>65<br>65                                           | 165<br>125 | 65<br>65                                    | 150<br>115 | 50<br>50                               | 125<br>90  | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>—<br>—                                             | —<br>—     | 65<br>65                                    | 160<br>125 | 50<br>50                               | 150<br>115 |      |
| I <sub>S83</sub> | Full Standby Current (Both Ports - CMOS Level Inputs) | $\bar{CE}_L$ and $\bar{CE}_R \geq V_{CC} - 0.2V$ , $V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} \leq 0.2V$ , $f = 0^{(4)}$                                                         | COM'L     | SA<br>LA<br>1.0<br>0.2                                         | 15<br>5    | 1.0<br>0.2                                  | 15<br>5    | 1.0<br>0.2                             | 30<br>10   | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>—<br>—                                             | —<br>—     | 1.0<br>0.2                                  | 30<br>10   | —<br>—                                 | —<br>—     |      |
| I <sub>S84</sub> | Full Standby Current (One Port - CMOS Level Inputs)   | $\bar{CE}_A^* \leq 0.2V$ and $\bar{CE}_B^* \geq V_{CC} - 0.2V^{(6)}$ , $V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} \leq 0.2V$ , Active Port Outputs Disabled, $f = f_{MAX}^{(3)}$ | COM'L     | SA<br>LA<br>60<br>60                                           | 155<br>115 | 60<br>60                                    | 145<br>105 | 45<br>45                               | 110<br>85  | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>—<br>—                                             | —<br>—     | 60<br>60                                    | 155<br>115 | 45<br>45                               | 145<br>105 |      |

2689 tbl 06a

| Symbol           | Parameter                                             | Test Condition                                                                                                                                                               | Version   | 7130X55<br>7140X55<br>Com'l, Ind & Military |            | 7130X100<br>7140X100<br>Com'l, Ind & Military |            | Unit |
|------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------|------------|-----------------------------------------------|------------|------|
|                  |                                                       |                                                                                                                                                                              |           | Typ.                                        | Max.       | Typ.                                          | Max.       |      |
| I <sub>CC</sub>  | Dynamic Operating Current (Both Ports Active)         | $\bar{CE}_L$ and $\bar{CE}_R = V_{IL}$ , Outputs Disabled, $f = f_{MAX}^{(3)}$                                                                                               | COM'L     | SA<br>LA<br>110<br>110                      | 155<br>110 | 110<br>110                                    | 155<br>110 | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>110<br>110                      | 190<br>140 | 110<br>110                                    | 190<br>140 |      |
| I <sub>S81</sub> | Standby Current (Both Ports - TTL Level Inputs)       | $\bar{CE}_L$ and $\bar{CE}_R = V_{IH}$ , $f = f_{MAX}^{(3)}$                                                                                                                 | COM'L     | SA<br>LA<br>20<br>20                        | 65<br>35   | 20<br>20                                      | 55<br>35   | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>20<br>20                        | 65<br>45   | 20<br>20                                      | 65<br>45   |      |
| I <sub>S82</sub> | Standby Current (One Port - TTL Level Inputs)         | $\bar{CE}_A^* = V_{IL}$ and $\bar{CE}_B^* = V_{IH}^{(6)}$ , Active Port Outputs Disabled, $f = f_{MAX}^{(3)}$                                                                | COM'L     | SA<br>LA<br>40<br>40                        | 110<br>75  | 40<br>40                                      | 110<br>75  | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>40<br>40                        | 125<br>90  | 40<br>40                                      | 125<br>90  |      |
| I <sub>S83</sub> | Full Standby Current (Both Ports - CMOS Level Inputs) | $\bar{CE}_L$ and $\bar{CE}_R \geq V_{CC} - 0.2V$ , $V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} \leq 0.2V$ , $f = 0^{(4)}$                                                         | COM'L     | SA<br>LA<br>1.0<br>0.2                      | 15<br>4    | 1.0<br>0.2                                    | 15<br>4    | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>1.0<br>0.2                      | 30<br>10   | 1.0<br>0.2                                    | 30<br>10   |      |
| I <sub>S84</sub> | Full Standby Current (One Port - CMOS Level Inputs)   | $\bar{CE}_A^* \leq 0.2V$ and $\bar{CE}_B^* \geq V_{CC} - 0.2V^{(6)}$ , $V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} \leq 0.2V$ , Active Port Outputs Disabled, $f = f_{MAX}^{(3)}$ | COM'L     | SA<br>LA<br>40<br>40                        | 100<br>70  | 40<br>40                                      | 95<br>70   | mA   |
|                  |                                                       |                                                                                                                                                                              | MIL & IND | SA<br>LA<br>40<br>40                        | 110<br>85  | 40<br>40                                      | 110<br>80  |      |

2689 tbl 06b

NOTES:

1. 'X' in part numbers indicates power rating (SA or LA).
2. PLCC, TQFP and STQFP packages only.
3. At  $f = f_{MAX}$ , address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of  $1/t_{cyc}$ , and using "AC TEST CONDITIONS" of input levels of GND to 3V.
4.  $f = 0$  means no address or control lines change. Applies only to inputs at CMOS level standby.
5.  $V_{CC} = 5V$ ,  $T_A = +25^\circ C$  for Typ and is not production tested.  $V_{CC}$  DC = 100 mA (Typ)
6. Port "A" may be either left or right port. Port "B" is opposite from port "A".

Data Retention Characteristics (LA Version Only)

| Symbol                          | Parameter                            | Test Condition                                                                                                  | 7130LA/7140LA                  |                     |      | Unit |  |
|---------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|------|------|--|
|                                 |                                      |                                                                                                                 | Min.                           | Typ. <sup>(1)</sup> | Max. |      |  |
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   | V <sub>CC</sub> = 2.0V, $\overline{CE} \geq V_{CC} - 0.2V$<br>$V_{IN} \geq V_{CC} - 0.2V$ or $V_{IN} \leq 0.2V$ | 2.0                            | —                   | —    | V    |  |
| I <sub>CCDR</sub>               | Data Retention Current               |                                                                                                                 | MIL. & IND.                    | —                   | 100  | 4000 |  |
| t <sub>CDR</sub> <sup>(3)</sup> | Chip Deselect to Data Retention Time |                                                                                                                 | COM'L.                         | —                   | 100  | 1500 |  |
|                                 |                                      |                                                                                                                 | 0                              | —                   | —    | ns   |  |
| t <sub>R</sub> <sup>(3)</sup>   | Operation Recovery Time              |                                                                                                                 | t <sub>RC</sub> <sup>(2)</sup> | —                   | —    | ns   |  |

2689 tbl 07

NOTES:

1.  $V_{CC} = 2V$ ,  $T_A = +25^\circ C$ , and is not production tested.
2. t<sub>RC</sub> = Read Cycle Time
3. This parameter is guaranteed but not production tested.

Data Retention Waveform



2692 drw 06

## AC Test Conditions

|                               |                   |
|-------------------------------|-------------------|
| Input Pulse Levels            | GND to 3.0V       |
| Input Rise/Fall Times         | 5ns               |
| Input Timing Reference Levels | 1.5V              |
| Output Reference Levels       | 1.5V              |
| Output Load                   | Figures 1,2 and 3 |

2689tbl 08



Figure 1. Output Test Load



Figure 2. Output Test Load  
(for  $t_{HZ}$ ,  $t_{LZ}$ ,  $t_{WZ}$ , and  $t_{OW}$ )



Figure 3.  $\overline{\text{BUSY}}$  and  $\overline{\text{INT}}$   
AC Output Test Load

2689 drw 07

AC Electrical Characteristics Over the  
Operating Temperature Supply Voltage Range<sup>(3)</sup>

| Symbol            | Parameter                                      | 7130X20 <sup>(2)</sup><br>7140X20 <sup>(2)</sup><br>Com'l Only |      | 7130X25<br>7140X25<br>Com'l, Ind<br>& Military |      | 7130X35<br>7140X35<br>Com'l<br>& Military |      | Unit |
|-------------------|------------------------------------------------|----------------------------------------------------------------|------|------------------------------------------------|------|-------------------------------------------|------|------|
|                   |                                                | Min.                                                           | Max. | Min.                                           | Max. | Min.                                      | Max. |      |
| <b>READ CYCLE</b> |                                                |                                                                |      |                                                |      |                                           |      |      |
| t <sub>RC</sub>   | Read Cycle Time                                | 20                                                             | —    | 25                                             | —    | 35                                        | —    | ns   |
| t <sub>AA</sub>   | Address Access Time                            | —                                                              | 20   | —                                              | 25   | —                                         | 35   | ns   |
| t <sub>ACE</sub>  | Chip Enable Access Time                        | —                                                              | 20   | —                                              | 25   | —                                         | 35   | ns   |
| t <sub>AOE</sub>  | Output Enable Access Time                      | —                                                              | 11   | —                                              | 12   | —                                         | 20   | ns   |
| t <sub>OH</sub>   | Output Hold from Address Change                | 3                                                              | —    | 3                                              | —    | 3                                         | —    | ns   |
| t <sub>LZ</sub>   | Output Low-Z Time <sup>(1,4)</sup>             | 0                                                              | —    | 0                                              | —    | 0                                         | —    | ns   |
| t <sub>HZ</sub>   | Output High-Z Time <sup>(1,4)</sup>            | —                                                              | 10   | —                                              | 10   | —                                         | 15   | ns   |
| t <sub>PU</sub>   | Chip Enable to Power Up Time <sup>(4)</sup>    | 0                                                              | —    | 0                                              | —    | 0                                         | —    | ns   |
| t <sub>PD</sub>   | Chip Disable to Power Down Time <sup>(4)</sup> | —                                                              | 20   | —                                              | 25   | —                                         | 35   | ns   |

2689 tbl 09a

| Symbol            | Parameter                                      | 7130X55<br>7140X55<br>Com'l, Ind<br>& Military |      | 7130X100<br>7140X100<br>Com'l, Ind<br>& Military |      | Unit |
|-------------------|------------------------------------------------|------------------------------------------------|------|--------------------------------------------------|------|------|
|                   |                                                | Min.                                           | Max. | Min.                                             | Max. |      |
| <b>READ CYCLE</b> |                                                |                                                |      |                                                  |      |      |
| t <sub>RC</sub>   | Read Cycle Time                                | 55                                             | —    | 100                                              | —    | ns   |
| t <sub>AA</sub>   | Address Access Time                            | —                                              | 55   | —                                                | 100  | ns   |
| t <sub>ACE</sub>  | Chip Enable Access Time                        | —                                              | 55   | —                                                | 100  | ns   |
| t <sub>AOE</sub>  | Output Enable Access Time                      | —                                              | 25   | —                                                | 40   | ns   |
| t <sub>OH</sub>   | Output Hold from Address Change                | 3                                              | —    | 10                                               | —    | ns   |
| t <sub>LZ</sub>   | Output Low-Z Time <sup>(1,4)</sup>             | 5                                              | —    | 5                                                | —    | ns   |
| t <sub>HZ</sub>   | Output High-Z Time <sup>(1,4)</sup>            | —                                              | 25   | —                                                | 40   | ns   |
| t <sub>PU</sub>   | Chip Enable to Power Up Time <sup>(4)</sup>    | 0                                              | —    | 0                                                | —    | ns   |
| t <sub>PD</sub>   | Chip Disable to Power Down Time <sup>(4)</sup> | —                                              | 50   | —                                                | 50   | ns   |

2689 tbl 09b

**NOTES:**

1. Transition is measured 0mV from Low or High-impedance voltage Output Test Load (Figure 2).
2. PLCC, TQFP and STQFP packages only.
3. 'X' in part numbers indicates power rating (SA or LA).
4. This parameter is guaranteed by device characterization, but is not production tested.

Timing Waveform of Read Cycle No. 1, Either Side<sup>(1)</sup>



NOTES:

1.  $R/W = V_{IH}$ ,  $\overline{CE} = V_{IL}$ , and is  $\overline{OE} = V_{IL}$ . Address is valid prior to the coincidental with  $\overline{CE}$  transition LOW.
2. tBDD delay is required only in the case where the opposite port is completing a write operation to the same address location. For simultaneous read operations,  $\overline{BUSY}$  has no relationship to valid output data.
3. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

Timing Waveform of Read Cycle No. 2, Either Side<sup>(3)</sup>



NOTES:

1. Timing depends on which signal is asserted last,  $\overline{OE}$  or  $\overline{CE}$ .
2. Timing depends on which signal is de-asserted first,  $\overline{OE}$  or  $\overline{CE}$ .
3.  $R/W = V_{IH}$  and  $\overline{OE} = V_{IL}$ , and the address is valid prior to or coincidental with  $\overline{CE}$  transition LOW.
4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

AC Electrical Characteristics Over the  
Operating Temperature Supply Voltage Range<sup>(5)</sup>

| Symbol             | Parameter                                       | 7130X20 <sup>(2)</sup><br>7140X20 <sup>(2)</sup><br>Com'l Only |      | 7130X25<br>7140X25<br>Com'l, Ind<br>& Military |      | 7130X35<br>7140X35<br>Com'l<br>& Military |      | Unit |
|--------------------|-------------------------------------------------|----------------------------------------------------------------|------|------------------------------------------------|------|-------------------------------------------|------|------|
|                    |                                                 | Min.                                                           | Max. | Min.                                           | Max. | Min.                                      | Max. |      |
| <b>WRITE CYCLE</b> |                                                 |                                                                |      |                                                |      |                                           |      |      |
| t <sub>WC</sub>    | Write Cycle Time <sup>(3)</sup>                 | 20                                                             | —    | 25                                             | —    | 35                                        | —    | ns   |
| t <sub>EW</sub>    | Chip Enable to End-of-Write                     | 15                                                             | —    | 20                                             | —    | 30                                        | —    | ns   |
| t <sub>AW</sub>    | Address Valid to End-of-Write                   | 15                                                             | —    | 20                                             | —    | 30                                        | —    | ns   |
| t <sub>AS</sub>    | Address Set-up Time                             | 0                                                              | —    | 0                                              | —    | 0                                         | —    | ns   |
| t <sub>WP</sub>    | Write Pulse Width <sup>(4)</sup>                | 15                                                             | —    | 15                                             | —    | 25                                        | —    | ns   |
| t <sub>WR</sub>    | Write Recovery Time                             | 0                                                              | —    | 0                                              | —    | 0                                         | —    | ns   |
| t <sub>DW</sub>    | Data Valid to End-of-Write                      | 10                                                             | —    | 12                                             | —    | 15                                        | —    | ns   |
| t <sub>HZ</sub>    | Output High-Z Time <sup>(1)</sup>               | —                                                              | 10   | —                                              | 10   | —                                         | 15   | ns   |
| t <sub>DH</sub>    | Data Hold Time                                  | 0                                                              | —    | 0                                              | —    | 0                                         | —    | ns   |
| t <sub>WZ</sub>    | Write Enable to Output in High-Z <sup>(1)</sup> | —                                                              | 10   | —                                              | 10   | —                                         | 15   | ns   |
| t <sub>OW</sub>    | Output Active from End-of-Write <sup>(1)</sup>  | 0                                                              | —    | 0                                              | —    | 0                                         | —    | ns   |

2689 tbl 10a

| Symbol             | Parameter                                       | 7130X55<br>7140X55<br>Com'l, Ind<br>& Military |      | 7130X100<br>7140X100<br>Com'l, Ind<br>& Military |      | Unit |
|--------------------|-------------------------------------------------|------------------------------------------------|------|--------------------------------------------------|------|------|
|                    |                                                 | Min.                                           | Max. | Min.                                             | Max. |      |
| <b>WRITE CYCLE</b> |                                                 |                                                |      |                                                  |      |      |
| t <sub>WC</sub>    | Write Cycle Time <sup>(3)</sup>                 | 55                                             | —    | 100                                              | —    | ns   |
| t <sub>EW</sub>    | Chip Enable to End-of-Write                     | 40                                             | —    | 90                                               | —    | ns   |
| t <sub>AW</sub>    | Address Valid to End-of-Write                   | 40                                             | —    | 90                                               | —    | ns   |
| t <sub>AS</sub>    | Address Set-up Time                             | 0                                              | —    | 0                                                | —    | ns   |
| t <sub>WP</sub>    | Write Pulse Width <sup>(4)</sup>                | 30                                             | —    | 55                                               | —    | ns   |
| t <sub>WR</sub>    | Write Recovery Time                             | 0                                              | —    | 0                                                | —    | ns   |
| t <sub>DW</sub>    | Data Valid to End-of-Write                      | 20                                             | —    | 40                                               | —    | ns   |
| t <sub>HZ</sub>    | Output High-Z Time <sup>(1)</sup>               | —                                              | 25   | —                                                | 40   | ns   |
| t <sub>DH</sub>    | Data Hold Time                                  | 0                                              | —    | 0                                                | —    | ns   |
| t <sub>WZ</sub>    | Write Enable to Output in High-Z <sup>(1)</sup> | —                                              | 25   | —                                                | 40   | ns   |
| t <sub>OW</sub>    | Output Active from End-of-Write <sup>(1)</sup>  | 0                                              | —    | 0                                                | —    | ns   |

2689 tbl 10b

**NOTES:**

1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). This parameter is guaranteed by device characterization but is not production tested.
2. PLCC, TQFP and STQFP packages only.
3. For MASTER/SLAVE combination,  $t_{WC} = t_{BAA} + t_{WP}$ , since  $R\bar{W} = V_{IL}$  must occur after  $t_{BAA}$ .
4. If  $\bar{OE}$  is LOW during a R/W controlled write cycle, the write pulse width must be the larger of  $t_{WP}$  or  $(t_{WZ} + t_{DW})$  to allow the I/O drivers to turn off data to be placed on the bus for the required  $t_{OW}$ . If  $\bar{OE}$  is HIGH during a R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified  $t_{WP}$ .
5. 'X' in part numbers indicates power rating (SA or LA).

Timing Waveform of Write Cycle No. 1, ( $\overline{R/W}$  Controlled Timing)<sup>(1,5,8)</sup>



2689 drw 10

Timing Waveform of Write Cycle No. 2, ( $\overline{CE}$  Controlled Timing)<sup>(1,5)</sup>



2689 drw 11

NOTES:

1.  $\overline{R/W}$  or  $\overline{CE}$  must be HIGH during all address transitions.
2. A write occurs during the overlap ( $t_{EW}$  or  $t_{WP}$ ) of  $\overline{CE} = V_{IL}$  and  $\overline{R/W} = V_{IL}$ .
3.  $t_{WR}$  is measured from the earlier of  $\overline{CE}$  or  $\overline{R/W}$  going HIGH to the end of the write cycle.
4. During this period, the I/O pins are in the output state and input signals must not be applied.
5. If the  $\overline{CE}$  LOW transition occurs simultaneously with or after the  $\overline{R/W}$  LOW transition, the outputs remain in the HIGH impedance state.
6. Timing depends on which enable signal ( $\overline{CE}$  or  $\overline{R/W}$ ) is asserted last.
7. This parameter is determined by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2).
8. If  $\overline{OE}$  is LOW during a  $\overline{R/W}$  controlled write cycle, the write pulse width must be the larger of  $t_{WP}$  or ( $t_{WP} + t_{DW}$ ) to allow the I/O drivers to turn off data to be placed on the bus for the required  $t_{ow}$ . If  $\overline{OE}$  is HIGH during a  $\overline{R/W}$  controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified  $t_{WP}$ .

AC Electrical Characteristics Over the  
Operating Temperature and Supply Voltage Range<sup>(7)</sup>

| Symbol                                        | Parameter                                          | 7130X20 <sup>(1)</sup><br>7140X20 <sup>(1)</sup><br>Com'l Only |      | 7130X25<br>7140X25<br>Com'l, Ind<br>& Military |      | 7130X35<br>7140X35<br>Com'l<br>& Military |      | Unit |
|-----------------------------------------------|----------------------------------------------------|----------------------------------------------------------------|------|------------------------------------------------|------|-------------------------------------------|------|------|
|                                               |                                                    | Min.                                                           | Max. | Min.                                           | Max. | Min.                                      | Max. |      |
| <b>BUSY TIMING (For MASTER IDT 7130)</b>      |                                                    |                                                                |      |                                                |      |                                           |      |      |
| t <sub>BAA</sub>                              | BUSY Access Time from Address                      | —                                                              | 20   | —                                              | 20   | —                                         | 20   | ns   |
| t <sub>BDA</sub>                              | BUSY Disable Time from Address                     | —                                                              | 20   | —                                              | 20   | —                                         | 20   | ns   |
| t <sub>BAC</sub>                              | BUSY Access Time from Chip Enable                  | —                                                              | 20   | —                                              | 20   | —                                         | 20   | ns   |
| t <sub>BDC</sub>                              | BUSY Disable Time from Chip Enable                 | —                                                              | 20   | —                                              | 20   | —                                         | 20   | ns   |
| t <sub>WH</sub>                               | Write Hold After <u>BUSY</u> <sup>(6)</sup>        | 12                                                             | —    | 15                                             | —    | 20                                        | —    | ns   |
| t <sub>WDD</sub>                              | Write Pulse to Data Delay <sup>(2)</sup>           | —                                                              | 40   | —                                              | 50   | —                                         | 60   | ns   |
| t <sub>DDD</sub>                              | Write Data Valid to Read Data Delay <sup>(2)</sup> | —                                                              | 30   | —                                              | 35   | —                                         | 35   | ns   |
| t <sub>APS</sub>                              | Arbitration Priority Set-up Time <sup>(3)</sup>    | 5                                                              | —    | 5                                              | —    | 5                                         | —    | ns   |
| t <sub>BDD</sub>                              | BUSY Disable to Valid Data <sup>(4)</sup>          | —                                                              | 25   | —                                              | 35   | —                                         | 35   | ns   |
| <b>BUSY INPUT TIMING (For SLAVE IDT 7140)</b> |                                                    |                                                                |      |                                                |      |                                           |      |      |
| t <sub>WB</sub>                               | Write to <u>BUSY</u> Input <sup>(5)</sup>          | 0                                                              | —    | 0                                              | —    | 0                                         | —    | ns   |
| t <sub>WH</sub>                               | Write Hold After <u>BUSY</u> <sup>(6)</sup>        | 12                                                             | —    | 15                                             | —    | 20                                        | —    | ns   |
| t <sub>WDD</sub>                              | Write Pulse to Data Delay <sup>(2)</sup>           | —                                                              | 40   | —                                              | 50   | —                                         | 60   | ns   |
| t <sub>DDD</sub>                              | Write Data Valid to Read Data Delay <sup>(2)</sup> | —                                                              | 30   | —                                              | 35   | —                                         | 35   | ns   |

2689tbl 11a

| Symbol                                        | Parameter                                          | 7130X55<br>7140X55<br>Com'l, Ind<br>& Military |      | 7130X100<br>7140X100<br>Com'l, Ind<br>& Military |      | Unit |
|-----------------------------------------------|----------------------------------------------------|------------------------------------------------|------|--------------------------------------------------|------|------|
|                                               |                                                    | Min.                                           | Max. | Min.                                             | Max. |      |
| <b>BUSY TIMING (For MASTER IDT 7130)</b>      |                                                    |                                                |      |                                                  |      |      |
| t <sub>BAA</sub>                              | BUSY Access Time from Address                      | —                                              | 30   | —                                                | 50   | ns   |
| t <sub>BDA</sub>                              | BUSY Disable Time from Address                     | —                                              | 30   | —                                                | 50   | ns   |
| t <sub>BAC</sub>                              | BUSY Access Time from Chip Enable                  | —                                              | 30   | —                                                | 50   | ns   |
| t <sub>BDC</sub>                              | BUSY Disable Time from Chip Enable                 | —                                              | 30   | —                                                | 50   | ns   |
| t <sub>WH</sub>                               | Write Hold After <u>BUSY</u> <sup>(6)</sup>        | 20                                             | —    | 20                                               | —    | ns   |
| t <sub>WDD</sub>                              | Write Pulse to Data Delay <sup>(2)</sup>           | —                                              | 80   | —                                                | 120  | ns   |
| t <sub>DDD</sub>                              | Write Data Valid to Read Data Delay <sup>(2)</sup> | —                                              | 55   | —                                                | 100  | ns   |
| t <sub>APS</sub>                              | Arbitration Priority Set-up Time <sup>(3)</sup>    | 5                                              | —    | 5                                                | —    | ns   |
| t <sub>BDD</sub>                              | BUSY Disable to Valid Data <sup>(4)</sup>          | —                                              | 55   | —                                                | 65   | ns   |
| <b>BUSY INPUT TIMING (For SLAVE IDT 7140)</b> |                                                    |                                                |      |                                                  |      |      |
| t <sub>WB</sub>                               | Write to <u>BUSY</u> Input <sup>(5)</sup>          | 0                                              | —    | 0                                                | —    | ns   |
| t <sub>WH</sub>                               | Write Hold After <u>BUSY</u> <sup>(6)</sup>        | 20                                             | —    | 20                                               | —    | ns   |
| t <sub>WDD</sub>                              | Write Pulse to Data Delay <sup>(2)</sup>           | —                                              | 80   | —                                                | 120  | ns   |
| t <sub>DDD</sub>                              | Write Data Valid to Read Data Delay <sup>(2)</sup> | —                                              | 55   | —                                                | 100  | ns   |

2689tbl 11b

**NOTES:**

- PLCC, TQFP and STQFP packages only.
- Port-to-port delay through RAM cells from the writing port to the reading port, refer to "Timing Waveform of Write with Port-to-Port Read and BUSY."
- To ensure that the earlier of the two ports wins.
- t<sub>BDD</sub> is a calculated parameter and is the greater of 0, t<sub>WDD</sub> - t<sub>WP</sub> (actual) or t<sub>DDD</sub> - t<sub>DW</sub> (actual).
- To ensure that a write cycle is inhibited on port 'B' during contention on port 'A'.
- To ensure that a write cycle is completed on port 'B' after contention on port 'A'.
- 'X' in part numbers indicates power rating (S or L).

### Timing Waveform of Write with Port-to-Port Read and **BUSY**<sup>(2,3,4)</sup>



#### NOTES:

1. To ensure that the earlier of the two ports wins, **t<sub>BDD</sub>** is ignored for slave (IDT7140).
2.  $\overline{CE}_L = \overline{CE}_R = V_{IL}$
3.  $OE = V_{IL}$  for the reading port.
4. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A".

### Timing Waveform of Write with **BUSY**<sup>(3)</sup>



#### NOTES:

1. **t<sub>WH</sub>** must be met for both **BUSY** Input (IDT7140, slave) or Output (IDT7130 master).
2. **BUSY** is asserted on port "B" blocking **R/W<sup>B''</sup>**, until **BUSY<sup>B''</sup>** goes HIGH.
3. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A".

Timing Waveform of **BUSY** Arbitration Controlled by **CE** Timing<sup>(1)</sup>



2689 drw 14

Timing Waveform by **BUSY** Arbitration Controlled by Address Match Timing<sup>(1)</sup>



2689 drw 15

NOTES:

1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
2. If tAPS is not satisfied, the **BUSY** will be asserted on one side or the other, but there is no guarantee on which side **BUSY** will be asserted (7130 only).

AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(2)</sup>

|                         |                      | 7130X20 <sup>(1)</sup><br>7140X20 <sup>(1)</sup><br>Com'l Only |      | 7130X25<br>7140X25<br>Com'l, Ind & Military |      | 7130X35<br>7140X35<br>Com'l & Military |      |      |
|-------------------------|----------------------|----------------------------------------------------------------|------|---------------------------------------------|------|----------------------------------------|------|------|
| Symbol                  | Parameter            | Min.                                                           | Max. | Min.                                        | Max. | Min.                                   | Max. | Unit |
| <b>INTERRUPT TIMING</b> |                      |                                                                |      |                                             |      |                                        |      |      |
| t <sub>AS</sub>         | Address Set-up Time  | 0                                                              | —    | 0                                           | —    | 0                                      | —    | ns   |
| t <sub>WR</sub>         | Write Recovery Time  | 0                                                              | —    | 0                                           | —    | 0                                      | —    | ns   |
| t <sub>IS</sub>         | Interrupt Set Time   | —                                                              | 20   | —                                           | 25   | —                                      | 25   | ns   |
| t <sub>IR</sub>         | Interrupt Reset Time | —                                                              | 20   | —                                           | 25   | —                                      | 25   | ns   |

2689 tbl 12a

NOTES:

1. PLCC, TQFP and STQFP package only.
2. 'X' in part numbers indicates power rating (SA or LA).

AC Electrical characteristics Over the  
Operating Temperature and Supply Voltage Range<sup>(1)</sup>

|                         |                      | 7130X55<br>7140X55<br>Com'l, Ind<br>& Military | 7130X100<br>7140X100<br>Com'l, Ind<br>& Military |      |      |      |
|-------------------------|----------------------|------------------------------------------------|--------------------------------------------------|------|------|------|
| Symbol                  | Parameter            | Min.                                           | Max.                                             | Min. | Max. | Unit |
| <b>INTERRUPT TIMING</b> |                      |                                                |                                                  |      |      |      |
| tAS                     | Address Set-up Time  | 0                                              | —                                                | 0    | —    | ns   |
| tWR                     | Write Recovery Time  | 0                                              | —                                                | 0    | —    | ns   |
| tINS                    | Interrupt Set Time   | —                                              | 45                                               | —    | 60   | ns   |
| tINR                    | Interrupt Reset Time | —                                              | 45                                               | —    | 60   | ns   |

2689 tbl 12b

**NOTES:**

1. 'X' in part numbers indicates power rating (SA or LA).

Timing Waveform of Interrupt Mode<sup>(1)</sup>

**INT** Set:



2689 drw 16

**INT** Clear:



2689 drw 17

**NOTES:**

1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
2. See Interrupt Truth Table II.
3. Timing depends on which enable signal ( $\overline{CE}$  or  $\overline{R/W}$ ) is asserted last.
4. Timing depends on which enable signal ( $\overline{CE}$  or  $\overline{R/W}$ ) is de-asserted first.

## Truth Tables

### Truth Table I — Non-Contention Read/Write Control<sup>(4)</sup>

| Inputs <sup>(1)</sup> |    |    |                     | Function                                                                            |
|-----------------------|----|----|---------------------|-------------------------------------------------------------------------------------|
| R/W                   | CE | OE | Do-7                |                                                                                     |
| X                     | H  | X  | Z                   | Port Disabled and in Power-Down Mode, lsb2 or lsb4                                  |
| X                     | H  | X  | Z                   | CE <sub>R</sub> = CE <sub>L</sub> = VI <sub>H</sub> , Power-Down Mode, lsb1 or lsb3 |
| L                     | L  | X  | DATA <sub>IN</sub>  | Data on Port Written into Memory <sup>(2)</sup>                                     |
| H                     | L  | L  | DATA <sub>OUT</sub> | Data in Memory Output on Port <sup>(3)</sup>                                        |
| H                     | L  | H  | Z                   | High Impedance Outputs                                                              |

2689tbl 13

NOTES:

1. A<sub>0L</sub> – A<sub>10L</sub> ≠ A<sub>0R</sub> – A<sub>10R</sub>.
2. If BUSY = L, data is not written.
3. If BUSY = L, data may not be valid, see twdd and tddd timing.
4. 'H' = VI<sub>H</sub>, 'L' = VI<sub>L</sub>, 'X' = DON'T CARE, 'Z' = HIGH IMPEDANCE

### Truth Table II — Interrupt Flag<sup>(1,4)</sup>

| Left Port        |                 |                 |                                  |                  | Right Port       |                 |                 |                                  |                  | Function                          |
|------------------|-----------------|-----------------|----------------------------------|------------------|------------------|-----------------|-----------------|----------------------------------|------------------|-----------------------------------|
| R/W <sub>L</sub> | CE <sub>L</sub> | OE <sub>L</sub> | A <sub>9L</sub> -A <sub>0L</sub> | INT <sub>L</sub> | R/W <sub>R</sub> | CE <sub>R</sub> | OE <sub>R</sub> | A <sub>9R</sub> -A <sub>0R</sub> | INT <sub>R</sub> |                                   |
| L                | L               | X               | 3FF                              | X                | X                | X               | X               | X                                | L <sup>(2)</sup> | Set Right INT <sub>R</sub> Flag   |
| X                | X               | X               | X                                | X                | X                | L               | L               | 3FF                              | H <sup>(3)</sup> | Reset Right INT <sub>R</sub> Flag |
| X                | X               | X               | X                                | L <sup>(3)</sup> | L                | L               | X               | 3FE                              | X                | Set Left INT <sub>L</sub> Flag    |
| X                | L               | L               | 3FE                              | H <sup>(2)</sup> | X                | X               | X               | X                                | X                | Reset Left INT <sub>L</sub> Flag  |

2689tbl 14

NOTES:

1. Assumes BUSY<sub>L</sub> = BUSY<sub>R</sub> = VI<sub>H</sub>
2. If BUSY<sub>L</sub> = VI<sub>L</sub>, then No Change.
3. If BUSY<sub>R</sub> = VI<sub>L</sub>, then No Change.
4. 'H' = HIGH, 'L' = LOW, 'X' = DON'T CARE

### Truth Table III — Address **BUSY** Arbitration

| Inputs          |                 |                                                                      | Outputs                          |                                  | Function                     |
|-----------------|-----------------|----------------------------------------------------------------------|----------------------------------|----------------------------------|------------------------------|
| CE <sub>L</sub> | CE <sub>R</sub> | A <sub>0L</sub> -A <sub>9L</sub><br>A <sub>0R</sub> -A <sub>9R</sub> | BUSY <sub>L</sub> <sup>(1)</sup> | BUSY <sub>R</sub> <sup>(1)</sup> |                              |
| X               | X               | NO MATCH                                                             | H                                | H                                | Normal                       |
| H               | X               | MATCH                                                                | H                                | H                                | Normal                       |
| X               | H               | MATCH                                                                | H                                | H                                | Normal                       |
| L               | L               | MATCH                                                                | (2)                              | (2)                              | Write Inhibit <sup>(3)</sup> |

2689tbl 15

NOTES:

1. Pins BUSY<sub>L</sub> and BUSY<sub>R</sub> are both outputs for IDT7130 (master). Both are inputs for IDT7140 (slave). BUSY<sub>x</sub> outputs on the IDT7130 are open drain, not push-pull outputs. On slaves the BUSY<sub>x</sub> input internally inhibits writes.
2. 'L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address and enable inputs of this port. If t<sub>APS</sub> is not met, either BUSY<sub>L</sub> or BUSY<sub>R</sub> = LOW will result. BUSY<sub>L</sub> and BUSY<sub>R</sub> outputs can not be LOW simultaneously.
3. Writes to the left port are internally ignored when BUSY<sub>L</sub> outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSY<sub>R</sub> outputs are driving LOW regardless of actual logic level on the pin.

## Functional Description

The IDT7130/IDT7140 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7130/IDT7140 has an automatic power down feature controlled by  $\overline{CE}$ . The  $\overline{CE}$  controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{CE} = V_{IH}$ ). When a port is enabled, access to the entire memory array is permitted.

## Interrupts

If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{\text{INTL}}$ ) is asserted when the right port writes to memory location 3FE (HEX), where a write is defined as the  $\overline{\text{CE}_R} = \overline{\text{R/W}_R} = \text{VIL}$  per Truth Table II. The left port clears the interrupt by accessing address location 3FE when  $\overline{\text{CE}_L} = \overline{\text{OE}_L} = \text{VIL}$ ,  $\overline{\text{R/W}}$  is a "don't care". Likewise, the right port interrupt flag ( $\overline{\text{INTR}}$ ) is asserted when the left port writes to memory location 3FF (HEX) and to clear the interrupt flag ( $\overline{\text{INTR}}$ ), the right port must access the memory location 3FF. The message (8 bits) at 3FE or 3FF is user-defined, since it is an addressable SRAM location. If the interrupt function is not used, address locations 3FE and 3FF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table II for the interrupt operation.

## Busy Logic

Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The **BUSY** pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a **BUSY** indication, the write signal is gated internally to prevent the write from proceeding.

The use of **BUSY** logic is not required or desirable for all applications. In some cases it may be useful to logically OR the **BUSY** outputs together and use any **BUSY** indication as an interrupt source to flag the event of an illegal or illogical operation. In slave mode the **BUSY** pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the **BUSY** pins HIGH. If desired, unintended write operations can be prevented to a port by tying the **BUSY** pin for that port LOW.

The BUSY outputs on the IDT7130 RAM (Master) are open drain type outputs and require open drain resistors to operate. If these

RAMs are being expanded in depth, then the BUSY indication for the resulting array does not require the use of an external AND gate.

## Width Expansion with Busy Logic Master/Slave Arrays

When expanding an RAM array in width while using busy logic, one master part is used to decide which side of the RAM array will receive a busy indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the busy signal as a write inhibit signal. Thus on the IDT7130/IDT7140 RAMs the BUSY pin is an output if the part is Master (IDT7130), and the BUSY pin is an input if the part is a Slave (IDT7140) as shown in Figure 3.



Figure 3. Busy and chip enable routing for both width and depth expansion with IDT7130 (Master) and IDT7140 (Slave)RAMs.

If two or more master parts were used when expanding in width, a split decision could result with one master indicating busy on one side of the array and another master indicating busy on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word.

The **BUSY** arbitration, on a Master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a **BUSY** flag to be output from the master before the actual write pulse can be initiated with either the R/W signal or the byte enables. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave.

## Ordering Information



### NOTES:

1. Contact your local sales office for industrial temperature range for other speeds, packages and powers.
2. Green parts available. For specific speeds, packages and powers contact your local sales office.

LEAD FINISH (SnPb) parts are Obsolete excluding FP48, LC48 & SB48. Product Discontinuation Notice - PDN# SP-17-02  
Note that information regarding recently obsoleted parts are included in this datasheet for customer convenience.

## Orderable Part Information

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|
| 20         | 7130LA20JG        | PLG52     | PLCC      | C           |
|            | 7130LA20JG8       | PLG52     | PLCC      | C           |
|            | 7130LA20PFG       | PNG64     | TQFP      | C           |
|            | 7130LA20PFG8      | PNG64     | TQFP      | C           |
|            | 7130LA20TFG       | PPG64     | STQFP     | C           |
|            | 7130LA20TFG8      | PPG64     | STQFP     | C           |
| 25         | 7130LA25JGI       | PLG52     | PLCC      | I           |
|            | 7130LA25JGI8      | PLG52     | PLCC      | I           |
|            | 7130LA25L48B      | LC48      | LCC       | M           |
|            | 7130LA25PFGI      | PNG64     | TQFP      | I           |
|            | 7130LA25PFGI8     | PNG64     | TQFP      | I           |
|            | 7130LA25TFGI      | PPG64     | STQFP     | I           |
| 35         | 7130LA35C         | SB48      | SB        | C           |
|            | 7130LA35CB        | SB48      | SB        | M           |
|            | 7130LA35FB        | FP48      | FPACK     | M           |
|            | 7130LA35L48B      | LC48      | LCC       | M           |
|            | 7130LA35PDG       | PDG48     | PDIP      | C           |
| 55         | 7130LA55C         | SB48      | SB        | C           |
|            | 7130LA55CB        | SB48      | SB        | M           |
|            | 7130LA55FB        | FP48      | FPACK     | M           |
|            | 7130LA55L48B      | LC48      | LCC       | M           |
|            | 7130LA55PDGI      | PDG48     | PDIP      | I           |
| 100        | 7130LA100C        | SB48      | SB        | C           |
|            | 7130LA100CB       | SB48      | SB        | M           |
|            | 7130LA100L48B     | LC48      | LCC       | M           |
|            | 7130LA100PDG      | PDG48     | PDIP      | C           |

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|
| 20         | 7140LA20JG        | PLG52     | PLCC      | C           |
|            | 7140LA20JG8       | PLG52     | PLCC      | C           |
| 25         | 7140LA25PFG       | PNG64     | TQFP      | C           |
|            | 7140LA25PFG8      | PNG64     | TQFP      | C           |
| 35         | 7140LA35CB        | SB48      | SB        | M           |
|            | 7140LA35FB        | FP48      | FPACK     | M           |
|            | 7140LA35L48B      | LC48      | LCC       | M           |
|            | 7140LA35PDG       | PDG48     | PDIP      | C           |
| 55         | 7140LA55CB        | SB48      | SB        | M           |
|            | 7140LA55L48B      | LC48      | LCC       | M           |
| 100        | 7140LA100CB       | SB48      | SB        | M           |
|            | 7140LA100L48B     | LC48      | LCC       | M           |
|            | 7140LA100PDG      | PDG48     | PDIP      | C           |

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|
| 35         | 7140SA35CB        | SB48      | SB        | M           |
|            | 7140SA35L48B      | LC48      | LCC       | M           |
| 55         | 7140SA55CB        | SB48      | SB        | M           |
|            | 7140SA55L48B      | LC48      | LCC       | M           |
| 100        | 7140SA100CB       | SB48      | SB        | M           |

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|
| 25         | 7130SA25L48B      | LC48      | LCC       | M           |
| 35         | 7130SA35C         | SB48      | SB        | C           |
|            | 7130SA35CB        | SB48      | SB        | M           |
|            | 7130SA35L48B      | LC48      | LCC       | M           |
| 55         | 7130SA55C         | SB48      | SB        | C           |
|            | 7130SA55CB        | SB48      | SB        | M           |
|            | 7130SA55L48B      | LC48      | LCC       | M           |
| 100        | 7130SA100C        | SB48      | SB        | C           |
|            | 7130SA100CB       | SB48      | SB        | M           |
|            | 7130SA100L48B     | LC48      | LCC       | M           |

## Datasheet Document History

|           |                               |                                                                                                                                                                                                                                                                                                             |
|-----------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/15/99: |                               | Initiated datasheet document history<br>Converted to new format<br>Cosmetic and typographical corrections<br>Added additional notes to pin configurations                                                                                                                                                   |
|           | Pages 2 and 3                 |                                                                                                                                                                                                                                                                                                             |
| 06/08/99: |                               | Changed drawing format                                                                                                                                                                                                                                                                                      |
| 08/02/99: | Page 2                        | Corrected package number in note 3                                                                                                                                                                                                                                                                          |
| 09/29/99: | Page 2                        | Fixed pin 1 in DIP pin configuration                                                                                                                                                                                                                                                                        |
| 11/10/99: | Page 1 & 18                   | Replaced IDT logo                                                                                                                                                                                                                                                                                           |
| 06/23/00: | Page 4                        | Increased storage temperature parameters<br>Clarified TA parameter                                                                                                                                                                                                                                          |
|           | Page 5                        | DC Electrical parameters—changed wording from "open" to "disabled"                                                                                                                                                                                                                                          |
|           | Page 10                       | Changed $\pm 500\text{mV}$ to $0\text{mV}$ in notes                                                                                                                                                                                                                                                         |
| 01/08/02: | Page 1                        | Added Ceramic Flatpack to 48-pin package offerings                                                                                                                                                                                                                                                          |
|           | Page 2 & 3                    | Added date revision to pin configurations                                                                                                                                                                                                                                                                   |
|           | Page 4, 5, 8, 10, 12, 14 & 15 | Removed industrial temp option footnote from all tables                                                                                                                                                                                                                                                     |
| 01/08/02: | Page 5, 8, 10, 12, & 14       | Added industrial temp for 25ns to DC & AC Electrical Characteristics                                                                                                                                                                                                                                        |
|           | Page 5, 8, 10, 12, & 14       | Removed industrial temp for 35ns to DC & AC Electrical Characteristics                                                                                                                                                                                                                                      |
|           | Page 18                       | Added industrial temp for 25ns and removed industrial temp for 35ns in ordering information<br>Updated industrial temp option footnote                                                                                                                                                                      |
|           | Page 1 & 19                   | Replaced IDT <sup>TM</sup> logo with IDT <sup>®</sup> logo                                                                                                                                                                                                                                                  |
| 01/11/06: | Page 1                        | Added green availability to features                                                                                                                                                                                                                                                                        |
|           | Page 18                       | Added green indicator to ordering information                                                                                                                                                                                                                                                               |
|           | Page 1 & 19                   | Replaced old IDT <sup>TM</sup> with new IDT <sup>TM</sup> logo                                                                                                                                                                                                                                              |
| 04/14/06: | Page 18                       | Added "PDG" footnote to the ordering information                                                                                                                                                                                                                                                            |
| 10/21/08: | Page 18                       | Removed "IDT" from orderable part number                                                                                                                                                                                                                                                                    |
| 01/21/13: | Page 2                        | Added L48-1 package and F48-1 package pin configurations with corresponding footnotes                                                                                                                                                                                                                       |
|           | Page 13, 18, 19 & 20          | Typo/corrections                                                                                                                                                                                                                                                                                            |
|           | Page 20                       | Added T & Reel indicator to ordering information                                                                                                                                                                                                                                                            |
| 05/20/16: | Page 2                        | Split the F48 and L48 pin configuration, creating two separate pin configurations:<br>F48 pin ceramic flatpack rotated 90 degrees counterclockwise, removed footnote 5 reference and L48 LCC rotated 90 degrees clockwise to reflect pin 1 orientation and added dot at pin 1, removed footnote 5 reference |
|           | Page 3                        | P48 plastic DIP and C48 sidebrazed DIP, removed half moon and to reflect pin 1 orientation added dot at pin 1                                                                                                                                                                                               |
|           | Page 4                        | J52 PLCC rotated 90 degrees clockwise to reflect pin 1 orientation added dot at pin 1, removed footnote 5 reference                                                                                                                                                                                         |
|           | Page 5                        | PN64 TQFP and PP64 STQFP, chamfer removed, rotated 90 degrees counterclockwise to reflect pin 1 orientation and added dot at pin 1, removed footnote 5 reference                                                                                                                                            |
|           | Page 20                       | All incidences of -1, -2 have been removed from the datasheet                                                                                                                                                                                                                                               |
| 02/13/18: |                               | Product Discontinuation Notice - PDN# SP-17-02<br>Last time buy expires June 15, 2018                                                                                                                                                                                                                       |
| 07/12/21: | Page 1 - 23                   | Rebranded as Renesas datasheet                                                                                                                                                                                                                                                                              |
|           | Page 1 & 21                   | Deleted obsolete Industrial speed grade for 100ns                                                                                                                                                                                                                                                           |
|           | Page 2, 3, 4 & 5              | Updated package codes                                                                                                                                                                                                                                                                                       |
|           | Page 21                       | Added Orderable Part Information tables                                                                                                                                                                                                                                                                     |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).