# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

# 4283 Group SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

## DESCRIPTION

The 4283 Group enables fabrication of  $8\times7$  key matrix and has the followin timers;

- an 8-bit timer which can be used to set each carrier wave and has two reload register
- an 8-bit timer which can be used to auto-control and has a reload register.

## **FEATURES**

- Supply voltage ...... 1.8 V to 3.6 V

- Watchdog timer
- Power-on reset circuit
- Voltage drop detection circuit ...... Typical:1.50 V (system reset)

## APPLICATION

Various remote control transmitters

| Part number    | ROM size<br>(× 9 bits) | RAM size<br>(× 4 bits) | Package | ROM type      |
|----------------|------------------------|------------------------|---------|---------------|
| M34283G2-XXXGP | 2048 words             | 64 words               | 20P2F-A | QzROM         |
| M34283G2GP     | 2048 words             | 64 words               | 20P2F-A | QzROM (blank) |







# **BLOCK DIAGRAM**



# PERFORMANCE OVERVIEW

| Pa                                 | aramete   | r            | Function                                                                                       |  |  |  |  |
|------------------------------------|-----------|--------------|------------------------------------------------------------------------------------------------|--|--|--|--|
| Number of bas                      | ic instru | ctions       | 68                                                                                             |  |  |  |  |
| Minimum instruction execution time |           | ecution time | 8.0 μs (f(XiN) = 4.0 MHz, system clock = f(XiN)/8, VDD = 3 V)                                  |  |  |  |  |
| Memory sizes ROM                   |           |              | 2048 words X 9 bits                                                                            |  |  |  |  |
|                                    | RAM       |              | 64 words X 4 bits                                                                              |  |  |  |  |
| Input/Output                       | D0-D3     | Output       | Four independent output ports                                                                  |  |  |  |  |
| ports                              | D4–D7     | I/O          | Four independent I/O ports with the pull-down function                                         |  |  |  |  |
|                                    | E0-E2     | Input        | 3-bit input port with the pull-down function                                                   |  |  |  |  |
|                                    | E0, E1    | Output       | 2-bit output port (E <sub>0</sub> , E <sub>1</sub> )                                           |  |  |  |  |
|                                    | G0–G3     | I/O          | 4-bit I/O port with the pull-down function                                                     |  |  |  |  |
| CARR Output                        |           | Output       | 1-bit output port; CMOS output                                                                 |  |  |  |  |
| Timer Timer 1                      |           | l            | 8-bit timer with a reload register                                                             |  |  |  |  |
| Timer 2                            |           | 2            | 8-bit timer with two reload registers                                                          |  |  |  |  |
| Subroutine nes                     | sting     |              | 4 levels (However, only 3 levels can be used when the TABP p instruction is executed)          |  |  |  |  |
| Device structur                    | re        |              | CMOS silicon gate                                                                              |  |  |  |  |
| Package                            |           |              | 20-pin plastic molded SSOP (20P2F-A)                                                           |  |  |  |  |
| Operating temp                     | perature  | range        | –20 °C to 85 °C                                                                                |  |  |  |  |
| Supply voltage                     |           |              | 1.8 V to 3.6 V                                                                                 |  |  |  |  |
| Power                              | Active    | mode         | 400 μΑ                                                                                         |  |  |  |  |
| dissipation                        |           |              | $(f(X_{IN}) = 4.0 \text{ MHz}, \text{ system clock} = f(X_{IN})/8, \text{ VDD} = 3 \text{ V})$ |  |  |  |  |
| (typical value)                    | RAM b     | ack-up mode  | 0.1 μA (Ta=25°C, VDD = 3 V)                                                                    |  |  |  |  |

# **PIN DESCRIPTION**

| Pin   | Name                                      | Input/Output    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd   | Power supply                              | _               | Connected to a plus power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Vss   | Ground                                    | _               | Connected to a 0 V power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Xin   | System clock input                        | Input           | I/O pins of the system clock generating circuit. Connect a ceramic resonator                                                                                                                                                                                                                                                                                                                                                                                          |
| Хоит  | System clock output                       | Output          | between pins XIN and XOUT. The feedback resistor is built-in between pins XIN and XOUT.                                                                                                                                                                                                                                                                                                                                                                               |
| D0-D3 | Output port D                             | Output          | Each pin of port D has an independent 1-bit wide output function. The output structure is P-channel open-drain.                                                                                                                                                                                                                                                                                                                                                       |
| D4-D7 | I/O port D                                | I/O             | 1-bit I/O port. For input use, set the latch of the specified bit to "0." When the built-<br>in pull-down transistor is turned on, the key-on wakeup function using "H" level<br>sense and the pull-down transistor become valid. The output structure is P-channel<br>open-drain.                                                                                                                                                                                    |
| E0-E2 | I/O port E                                | Output<br>Input | <ul> <li>2-bit (E0, E1) output port. The output structure is P-channel open-drain.</li> <li>3-bit input port. For input use (E0, E1), set the latch of the specified bit to "0."</li> <li>When the built-in pull-down transistor is turned on, the key-on wakeup function using "H" level sense and the pull-down transistor become valid. Port E2 has an input-only port and has a key-on wakeup function using "H" level sense and pull-down transistor.</li> </ul> |
| G0–G3 | I/O port G                                | I/O             | 4-bit I/O port. For input use, set the latch of the specified bit to "0." The output structure is P-channel open-drain. When the built-in pull-down transistor is turned on, the key-on wakeup function using "H" level sense and pull-down transistor become valid.                                                                                                                                                                                                  |
| CARR  | Carrier wave output<br>for remote control | Output          | Carrier wave output pin for remote control. The output structure is CMOS circuit.                                                                                                                                                                                                                                                                                                                                                                                     |

| CONNECTIONS OF UNUSED PINS | CONNECTION | IS OF UN | USED | PINS |
|----------------------------|------------|----------|------|------|
|----------------------------|------------|----------|------|------|

| Pin    | Connection                          | Usage condition           |
|--------|-------------------------------------|---------------------------|
| D0-D3  | Open.                               |                           |
|        | Connect to VDD.                     |                           |
| D4-D7  | Open (Set the output latch to "1"). | Pull-down transistor OFF. |
|        | Open (Set the output latch to "0"). |                           |
|        | Connect to VDD.                     | Pull-down transistor OFF. |
| E0, E1 | Open (Set the output latch to "1"). | Pull-down transistor OFF. |
|        | Open (Set the output latch to "0"). |                           |
|        | Connect to VDD.                     | Pull-down transistor OFF. |
| E2     | Open.                               |                           |
|        | Connect to Vss.                     |                           |
| G0–G3  | Open (Set the output latch to "1"). | Pull-down transistor OFF. |
|        | Open (Set the output latch to "0"). |                           |
|        | Connect to VDD.                     | Pull-down transistor OFF. |
| CARR   | Open.                               |                           |

(Note when connecting to Vss and VDD)

• Connect the unused pins to Vss or Vbb at the shortest distance and use the thick wire against noise.

|           | 1     |        |                      |         |                        |         |                        |
|-----------|-------|--------|----------------------|---------|------------------------|---------|------------------------|
| Port      | Pin   | Input/ | Output structure     | Control | Control                | Control | Remark                 |
|           |       | Output |                      | bits    | instructions registers |         | Komark                 |
| Port D    | D0-D3 | Output | P-channel open-drain | 1 bit   | SD                     |         |                        |
|           |       | (4)    |                      |         | RD                     |         |                        |
|           |       |        |                      |         | CLD                    |         |                        |
|           | D4D7  | I/O    | •                    |         | SD                     | PU1     | Pull-down function and |
|           |       | (4)    |                      |         | RD                     |         | key-on wakeup function |
|           |       |        |                      |         | CLD                    |         | (programmable)         |
|           |       |        |                      |         | SZD                    |         |                        |
| Port E    | Eo    | I/O    | P-channel open-drain | Output: | OEA                    | PU0     | Pull-down function and |
|           | E1    | (2)    |                      | 2 bits  | IAE                    |         | key-on wakeup function |
|           |       |        |                      | Input:  |                        |         | (programmable)         |
|           | E2    | Input  |                      | 3 bits  | IAE                    |         |                        |
|           |       | (1)    |                      |         |                        |         |                        |
| Port G    | G0–G3 | I/O    | P-channel open-drain | 4 bits  | OGA                    | PU0     | Pull-down function and |
|           |       | (4)    |                      |         | IAG                    |         | key-on wakeup function |
|           |       |        |                      |         |                        |         | (programmable)         |
| Port CARR | CARR  | Output | CMOS                 | 1 bit   | SCAR                   |         |                        |
|           |       | (1)    |                      |         | RCAR                   |         |                        |

# PORT FUNCTION

## **DEFINITION OF CLOCK AND CYCLE**

• System clock (STCK) The system clock is the source clock for controlling this product. It can be selected as shown below whether to use the CCK instruction.

| CCK instruction | System clock | Instruction clock |
|-----------------|--------------|-------------------|
| When not using  | f(XIN)/8     | f(XIN)/32         |
| When using      | f(Xin)       | f(XIN)/4          |

- Instruction clock (INSTCK) The instruction clock is a signal derived by dividing the system clock by 4, and is the basic clock for controlling CPU. The one instruction clock cycle is equivalent to one machine cycle.
- Machine cycle The machine cycle is the cycle required to execute the instruction.



# PORT BLOCK DIAGRAMS



# FUNCTION BLOCK OPERATIONS CPU

#### (1) Arithmetic logic unit (ALU)

The arithmetic logic unit ALU performs 4-bit arithmetic such as 4-bit data addition, comparison, and bit manipulation.

#### (2) Register A and carry flag

Register A is a 4-bit register used for arithmetic, transfer, exchange, and I/O operation.

Carry flag CY is a 1-bit flag that is set to "1" when there is a carry with the AMC instruction (Figure 1).

It is unchanged with both A n instruction and AM instruction. The value of A<sub>0</sub> is stored in carry flag CY with the RAR instruction (Figure 2).

Carry flag CY can be set to "1" with the SC instruction and cleared to "0" with the RC instruction.

#### (3) Registers B and E

Register B is a 4-bit register used for temporary storage of 4bit data, and for 8-bit data transfer together with register A. Register E is an 8-bit register. It can be used for 8-bit data transfer with register B used as the high-order 4 bits and register A as the low-order 4 bits (Figure 3).

#### (4) Register D

Register D is a 3-bit register.

It is used to store a 7-bit ROM address together with register A and is used as a pointer within the specified page when the TABP p, BLA p, or BMLA p instruction is executed (Figure 4).



Fig. 1 AMC instruction execution example



Fig. 2 RAR instruction execution example







Fig. 4 TABP p instruction execution example

(5) Most significant ROM code reference enable flag (URS) URS flag controls whether to refer to the contents of the most significant 1 bit (bit 8) of ROM code when executing the TABP p instruction. If URS flag is "0," the contents of the most significant 1 bit of ROM code is not referred even when executing the TABP p instruction. However, if URS flag is "1," the contents of the most significant 1 bit of ROM code is set to flag CY when executing the TABP p instruction (Figure 4).

URS flag is "0" after system is released from reset and returned from RAM back-up mode. It can be set to "1" with the URSC instruction, but cannot be cleared to "0."

#### (6) Stack registers (SKs) and stack pointer (SP)

Stack registers (SKs) are used to temporarily store the contents of program counter (PC) just before branching until returning to the original routine when;

- performing a subroutine call, or
- executing the table reference instruction (TABP p).

Stack registers (SKs) are four identical registers, so that subroutines can be nested up to 4 levels. However, one of stack registers is used when executing a table reference instruction. Accordingly, be careful not to over the stack. The contents of registers SKs are destroyed when 4 levels are exceeded.

The register SK nesting level is pointed automatically by 2-bit stack pointer (SP).

Figure 5 shows the stack registers (SKs) structure.

Figure 6 shows the example of operation at subroutine call.

#### (7) Skip flag

Skip flag controls skip decision for the conditional skip instructions and continuous described skip instructions.

Note : The 4283 Group just invalidates the next instruction when a skip is performed. The contents of program counter is not increased by 2. Accordingly, the number of cycles does not change even if skip is not performed. However, the cycle count becomes "1" if the TABP p, RT, or RTS instruction is skipped.



Fig. 5 Stack registers (SKs) structure



Fig. 6 Example of operation at subroutine call



### (8) Program counter (PC)

Program counter (PC) is used to specify a ROM address (page and address). It determines a sequence in which instructions stored in ROM are read. It is a binary counter that increments the number of instruction bytes each time an instruction is executed. However, the value changes to a specified address when branch instructions, subroutine call instructions, return instructions, or the table reference instruction (TABP p) is executed.

Program counter consists of PC<sub>H</sub> (most significant bit to bit 7) which specifies to a ROM page and PC<sub>L</sub> (bits 6 to 0) which specifies an address within a page. After it reaches the last address (address 127) of a page, it specifies address 0 of the next page (Figure 7).

Make sure that the  $\ensuremath{\text{PC}}\xspace$  not exceed after the last page of the built-in ROM.

## (9) Data pointer (DP)

Data pointer (DP) is used to specify a RAM address and consists of registers X and Y. Register X specifies a file and register Y specifies a RAM digit (Figure 8).

Register Y is also used to specify the port D bit position.

When using port D, set the port D bit position to register Y certainly and execute the SD, RD, or SZD instruction (Figure 9).











Fig. 9 SD instruction execution example



## **PROGRAM MEMORY (ROM)**

The program memory is a mask ROM. 1 word of ROM is composed of 9 bits. ROM is separated every 128 words by the unit of page (addresses 0 to 127).

#### Table 1 ROM size and pages

| Part number | ROM size (X 9 bits) | Pages        |
|-------------|---------------------|--------------|
| M34283G2    | 2048 words          | 16 (0 to 15) |

Page 2 (addresses 010016 to 017F16) is the special page for subroutine calls. Subroutines written in this page can be called from any page with the 1-word instruction (BM). Subroutines extending from page 2 to another page can also be called with the BM instruction when it starts on page 2.

ROM pattern of all addresses can be used as data areas with the TABP p instruction.

# DATA MEMORY (RAM)

1 word of RAM is composed of 4 bits, but 1-bit manipulation (with the SB j, RB j, and SZB j instructions) is enabled for the entire memory area. A RAM address is specified by a data pointer. The data pointer consists of registers X and Y. Set a value to the data pointer certainly when executing an instruction to access RAM.

Table 2 shows the RAM size. Figure 11 shows the RAM map.

#### Table 2 RAM size

| Part number | RAM size                     |
|-------------|------------------------------|
| M34283G2    | 64 words X 4 bits (256 bits) |







Fig. 11 RAM map



# TIMERS

The 4283 Group has the programmable timer.

Programmable timer

The programmable timer has a reload register and enables the frequency dividing ratio to be set. It is decremented from a setting value n. When it underflows (count to n + 1), a timer 1 underflow flag is set to "1," new data is loaded from the reload register, and count continues (auto-reload function).



Fig. 12 Auto-reload function

The 4283 Group timer consists of the following circuit.

- Timer 1 : 8-bit programmable timer
- Timer 2 : 8-bit programmable timer

These timers can be controlled with the timer control registers V1 and V2. Each timer function is described below.

## Table 3 Function related timer

| Circuit      | Structure              | Count source                                | Frequency      | Use of output signal        | Control  |
|--------------|------------------------|---------------------------------------------|----------------|-----------------------------|----------|
| Circuit      | Structure              |                                             | dividing ratio |                             | register |
| Timer 1      | 8-bit programmable     | • Carrier wave output (CARRY)               | 1 to 256       | Carrier wave output control | V1       |
|              | binary down counter    | <ul> <li>Bit 5 of watchdog timer</li> </ul> |                |                             |          |
| Timer 2      | 8-bit programmable     | • f(XIN)                                    | 1 to 256       | Carrier wave output         | V2       |
|              | binary down counter    | • f(XIN)/2                                  |                |                             |          |
| 14-bit timer | 14-bit fixed frequency | Instruction clock                           | 16384          | Watchdog timer              |          |
|              |                        |                                             |                | Timer 1 count source        |          |





Fig. 13 Timers structure

## Table 4 Control registers related to timer

|      | Timer control register V1                |   | t reset : 0002                              | at RAM back-up : 0002 | W                       |                     |             |  |
|------|------------------------------------------|---|---------------------------------------------|-----------------------|-------------------------|---------------------|-------------|--|
| 1/10 | V12 Carrier wave output auto-control bit |   | O Auto-control output by timer 1 is invalid |                       | t by timer 1 is invalid |                     |             |  |
| V 12 |                                          |   | Auto-control output                         | t by timer 1 is valid |                         |                     |             |  |
|      | Times 4 count counce coloction bit       | 0 | Carrier wave output                         | it (CARRY)            |                         |                     |             |  |
| V I1 | V11 Timer 1 count source selection bit   |   | Bit 5 of watchdog ti                        | imer (WDT)            |                         |                     |             |  |
|      | V10 Timer 1 control bit -                |   |                                             | 0                     | 0                       | Stop (Timer 1 state | e retained) |  |
| V10  |                                          |   | Operating                                   |                       |                         |                     |             |  |

|       | Timer control register V2                    | at reset : 00002 |                    | at RAM back-up : 00002              | W |                     |                    |                        |  |
|-------|----------------------------------------------|------------------|--------------------|-------------------------------------|---|---------------------|--------------------|------------------------|--|
| 1/20  | V23 Carrier wave "H" interval expansion bit  |                  | To expand "H" inte | rval is invalid                     |   |                     |                    |                        |  |
| V Z 3 |                                              |                  | To expand "H" inte | rval is valid (when V22=1 selected) |   |                     |                    |                        |  |
| 1/0   |                                              |                  |                    |                                     |   | 0                   | Carrier wave gener | ation function invalid |  |
| V22   | Carrier wave generation function control bit | 1                | Carrier wave gener | ation function valid                |   |                     |                    |                        |  |
| 1/0   | V21 Timer 2 count source selection bit       |                  | f(XIN)             |                                     |   |                     |                    |                        |  |
| VZ1   |                                              |                  | f(XIN)/2           |                                     |   |                     |                    |                        |  |
| 1/0   |                                              |                  |                    | <b>T O ( 1 1 )</b>                  | 0 | Stop (Timer 2 state | retained)          |                        |  |
| V20   | Timer 2 control bit                          | 1                | Operating          |                                     |   |                     |                    |                        |  |

Note: "W" represents write enabled.

- (1) Control registers related to timer
  - Timer control register V1

Register V1 controls the timer 1 count source and autocontrol function of carrier wave output from port CARR by timer 1. Set the contents of this register through register A with the TV1A instruction.

 Timer control register V2 Register V2 controls the timer 2 count source and the carrier wave generation function by timer. Set the contents of this register through register A with the TV2A instruction.

#### (2) Precautions

Note the following for the use of timers.

- Count source Stop timer 1 or timer 2 counting to change its count source.
  Reading the count value
- Stop timer 1 or 2 counting and then execute the data read instruction (TAB1, TAB2) to read its data.
- Watchdog timer Be sure that the timing to execute the WRST instruction in order to operate WDT efficiently.
- Writing to reload register R1 When writing data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows.

Timer 1 count operation When the bit 5 of the watchdog timer (WDT) is selected as the timer 1 count source, the error of maximum  $\pm 256 \,\mu s$ (at the minimum instruction execution time : 8  $\mu s$ ) is generated from timer 1 start until timer 1 underflow. When programming, be careful about this error.

- Stop of timer 2
- Avoid a timing when timer 2 underflows to stop timer 2.
- Writing to reload register R2H
   When writing data to reload register R2H while timer 2 is operating, avoid a timing when timer underflows.

- Timer 2 carrier wave output function When to expand "H" interval of carrier wave is valid, set "1" or more to reload register R2H.
- Timer 1 and timer 2 carrier wave output function Count starts from the rising edge ② in Fig. 14 after the first falling edge of the count source, after timer 1 and timer 2 operations start ① in Fig. 14.

Time to first underflow ③ in Fig. 14 is different from time among next underflow ④ in Fig. 14 by the timing to start the timer and count source operations after count starts.







#### (3) Timer 1

Timer 1 is an 8-bit binary down counter with the timer 1 reload register (R1).

When timer is stopped, data can be set simultaneously in timer 1 and the reload register (R1) with the T1AB instruction.

When timer is operating, data can be set to only reload register R1 with the T1AB instruction.

When setting the next count data to reload register R1 at operating, set data before timer 1 underflows.

Timer 1 starts counting after the following process;

set data in timer 1,

② select the count source with the bit 1 of register V1, and③ set the bit 0 of register V1 to "1."

Once count is started, when timer 1 underflows (the next count pulse is input after the contents of timer 1 becomes "0"), the timer 1 underflow flag (T1F) is set to "1," new data is loaded from reload register R1, and count continues (auto-reload function).

When a value set in reload register R1 is n, timer 1 divides the count source signal by n + 1 (n = 0 to 255).

When the bit 2 of register V1 is set to "1," the carrier wave output enable/disable interval of port CARR is alternately generated each timer 1 underflows (Figure 15).

Data can be read from timer 1 to registers A and B. When reading the data, stop the counter and then execute the TAB1 instruction.

#### (4) Timer 2

Timer 2 is an 8-bit binary down counter with the timer 2 reload registers (R2H and R2L).

Data can be set simultaneously in timer 2 and the reload register (R2L) with the T2AB instruction.

The contents of reload register (R2L) set with the T2AB instruction can be set again to timer 2 with the T2R2L instruction. Data can be set to reload register (R2H) with the T2HAB instruction.

Timer 2 starts counting after the following process;

- ① set data in timer 2,
- 2 select the count source with the bit 1 of register V2, and
- ③ select the valid/invalid of the carrier wave generation function by bit 2 of register V1 (when this function is valid, select the valid/invalid of the carrier wave "H" interval expansion by bit 3), and

④ set the bit 0 of register V1 to "1."

When the carrier wave generation function is invalid (V2 $_2$ ="0"), the following operation is performed;

Once count is started, when timer 2 underflows (the next count pulse is input after the contents of timer 2 becomes "0"), the timer 2 underflow flag (T2F) is set to "1," new data is loaded from reload register R2L, and count continues (auto-reload function).

When a value set in reload register R2L is n, timer 2 divides the count source signal by n + 1 (n = 0 to 255).

When the carrier wave generation function is valid (V22="1"), the carrier wave which has the "L" interval set to the reload register R2L and "H" interval set to the reload register R2H can be output (Figure 16).

After the count of the "L" interval of carrier wave is started, timer 2 underflows and the timer 2 underflow flag (T2F) is set

to "1". Then, the "H" interval data of carrier wave is reloaded from the reload register R2H, and count continues.

When timer underflows again after auto-reload, the T2F flag is set to "1". And then, the "L" interval data of carrier wave is reloaded from the reload register R2L, and count continues. After that, each timer underflows, data is reloaded from reload register R2H and R2L alternately.

When a value set in reload register R2H is n, "H" interval of carrier wave is as follows;

- When to expand "H" interval is invalid (V2<sub>3</sub> = "0"), Count source X (n+1), n = 0 to 255
- When to expand "H" interval is valid (V2<sub>3</sub> = "1"), Count source X (n+1.5), n = 1 to 255

When a value set in reload register R2L is m, "L" interval of carrier wave is as follows;

Count source X (m+1), m = 0 to 255

Data can be read from timer 2 to registers A and B. When reading the data, stop the counter and then execute the TAB2 instruction.

#### (5) Timer underflow flags (T1F, T2F)

Timer 1 underflow flag or timer 2 underflow flag is set to "1" when the timer 1 or timer 2 underflows. The state of flags T1F and T2F can be examined with the skip instruction (SNZT1, SNZT2).

Flags T1F and T2F are cleared to "0" when the next instruction is skipped with a skip instruction.





Timer 2 count source Timer 2 count value 0316 (0216)(0116)(0016) 0216 0116\0016\0316\0216\0116\0016\ 0216 X0116X0016X0316X0216X0116X0016X 0216 (Reload register) (R2L) ŧ ŧ f **†** (R2L) (R2H) (R2L) (R2H) (R2H) Timer 2 underflow signal 3.5 clocks 3.5 clocks CARRYD interval interval ŧ Carrier wave period Carrier wave period: Timer 2 starts 7.5 clocks 7.5 clocks

Note: When to expand "H" interval of the carrier wave is valid, set "0116" or more to reload register R2H.

Fig. 16 Carrier wave generation example by timer 2



| Machine cycle Mi                                                                                                                                                             | Mi + 1                                                                                                                                                | Mi + 2                                                         |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|--|
| Instruction clock                                                                                                                                                            | TV2A instruction execution cyc                                                                                                                        | cle (V20) ←1                                                   |  |  |  |  |  |  |
| =f(XIN)/8                                                                                                                                                                    |                                                                                                                                                       |                                                                |  |  |  |  |  |  |
| Xin                                                                                                                                                                          |                                                                                                                                                       |                                                                |  |  |  |  |  |  |
| XIN/2<br>(Count source selected)                                                                                                                                             |                                                                                                                                                       |                                                                |  |  |  |  |  |  |
| Register V20                                                                                                                                                                 |                                                                                                                                                       |                                                                |  |  |  |  |  |  |
| Timer 2 count value                                                                                                                                                          | 0316                                                                                                                                                  | 0216(0116(0016)(0216)(0116(0016)(0316)(0216)                   |  |  |  |  |  |  |
| (Reload register)                                                                                                                                                            | (R2L)                                                                                                                                                 |                                                                |  |  |  |  |  |  |
| Timer 2 underflow signal                                                                                                                                                     |                                                                                                                                                       | (R2H) (R2L)                                                    |  |  |  |  |  |  |
| -                                                                                                                                                                            |                                                                                                                                                       |                                                                |  |  |  |  |  |  |
| CARRYD _                                                                                                                                                                     |                                                                                                                                                       |                                                                |  |  |  |  |  |  |
| Timer 2 count start timing                                                                                                                                                   |                                                                                                                                                       |                                                                |  |  |  |  |  |  |
| — Timer 2 count s                                                                                                                                                            |                                                                                                                                                       | count start timing                                             |  |  |  |  |  |  |
| Timer 2 count s Machine cycle Mi                                                                                                                                             |                                                                                                                                                       | 2 count start timing                                           |  |  |  |  |  |  |
|                                                                                                                                                                              | stop timing                                                                                                                                           |                                                                |  |  |  |  |  |  |
| Machine cycle Mi                                                                                                                                                             | stop timing                                                                                                                                           |                                                                |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8                                                                                                                           | stop timing                                                                                                                                           |                                                                |  |  |  |  |  |  |
| Machine cycle Mi                                                                                                                                                             | stop timing                                                                                                                                           |                                                                |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8<br>XIN<br>XIN/2<br>(Count source selected)                                                                                | stop timing                                                                                                                                           |                                                                |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8<br>XIN<br>XIN/2<br>(Count source selected)<br>Register V20                                                                | stop timing                                                                                                                                           | → Mi+2<br>Cle (V20)←0<br>→ → → → → → → → → → → → → → → → → → → |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8<br>XIN<br>XIN/2<br>(Count source selected)<br>Register V20<br>Timer 2 count value                                         | stop timing                                                                                                                                           | → Mi+2<br>Cle (V20)←0<br>→ → → → → → → → → → → → → → → → → → → |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8<br>XIN<br>XIN/2<br>(Count source selected)<br>Register V20<br>Timer 2 count value<br>(Reload register)                    | stop timing                                                                                                                                           | → Mi+2<br>Cle (V20)←0<br>→ → → → → → → → → → → → → → → → → → → |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8<br>XIN<br>XIN/2<br>(Count source selected)<br>Register V20<br>Timer 2 count value<br>(Reload register)                    | stop timing                                                                                                                                           | Mi+2<br>Cle (V20)←0                                            |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8<br>XIN<br>XIN/2<br>(Count source selected)<br>Register V20<br>Timer 2 count value<br>(Reload register)                    | stop timing                                                                                                                                           | Mi+2<br>Cle (V20)←0                                            |  |  |  |  |  |  |
| Machine cycle Mi<br>Instruction clock<br>=f(XIN)/8<br>XIN<br>(Count source selected)<br>Register V20<br>Timer 2 count value<br>(Reload register)<br>Timer 2 underflow signal | Mi + 1         TV2A instruction execution cyc         1         00100316/0216/0110/0016/0216/0110/0016/0316/0210/0110/001         (R2L)         (R2L) | Mi+2<br>cle (V20)←0                                            |  |  |  |  |  |  |

Fig. 17 Timer 2 count start/stop timing

## WATCHDOG TIMER

Watchdog timer provides a method to reset and restart the system when a program runs wild. Watchdog timer consists of 14-bit timer (WDT) and watchdog timer flags (WDF1, WDF2).

Watchdog timer downcounts the instruction clock (INSTCK) as the count source immediately after system is released from reset. When the timer WDT count value becomes 000016 and underflow occurs, the WDF1 flag is set to "1." Then, when the WRST instruction is not executed before the timer WDT counts 16383, WDF2 flag is set to "1" and internal reset signal is generated and system reset is performed.

Execute the WRST instruction at period of 16383 machine cycle or less to keep the microcomputer operation normal.

Timer WDT is also used for generation of oscillation stabilization time. When system is returned from reset and from RAM backup mode by key-input, software starts after the stabilization oscillation time until timer WDT downcounts to 3E0016 elapses. · Watchdog timer

Be sure that the timing to execute the WRST instruction in order to operate WDT efficiently.





## LOGIC OPERATION FUNCTION

The 4283 Group has the 4-bit logic operation function. The logic operation between the contents of register A and the low-order 4 bits of register E is performed and its result is stored in register A.

Each logic operation can be selected by setting logic operation selection register LO.

Set the contents of this register through register A with the TLOA instruction. The logic operation selected by register LO is executed with the LGOP instruction.

Table 5 shows the logic operation selection register LO.

#### Table 5 Logic operation selection register LO

| Lo  | Logic operation selection register LO |   | а               | t reset : 002                      | at RAM back-up : 002 | W |
|-----|---------------------------------------|---|-----------------|------------------------------------|----------------------|---|
|     |                                       |   | LO <sub>0</sub> | Logic operation function           |                      |   |
| LO1 |                                       | 0 | 0               | Exclusive logic OR operation (XOR) |                      |   |
|     | Logic operation selection bits        |   | 1               | OR operation (OR)                  |                      |   |
| LOO |                                       |   | 0               | AND operation (AND)                |                      |   |
|     |                                       | 1 | 1 Not available |                                    |                      |   |

Note: "W" represents write enabled.



# **RESET FUNCTION**

The 4283 Group has the power-on reset circuit, though it does not have  $\overline{\text{RESET}}$  pin. System reset is performed automatically at power-on, and software starts program from address 0 in page 0.

In order to make the built-in power-on reset circuit operate efficiently, set the voltage rising time until VDD= 0 to 2.2 V is obtained at power-on 1ms or less.

#### Note on Power-on reset

Under the following condition, the system reset occurs by the built-in the power-on reset circuit of this product;

- when the supply voltage (VDD) rises from 0 V to 2.2 V, within 1 ms.
- Also, note that system reset does not occur under the following conditions;
- when the supply voltage (VDD) rises from the voltage higher than 0V, or
- when it takes more than 1 ms for the supply voltage (VDD) to rise from 0 V to 2.2 V.



Fig. 19 Reset release timing



Fig. 20 Structure of reset pin and its peripherals, and power-on reset operation

#### (1) Internal state at reset

Table 6 shows port state at reset, and Figure 21 shows internal state at reset (they are retained after system is released from reset).

The contents of timers, registers, flags and RAM except shown in Figure 21 are undefined, so set the initial value to them.

#### Table 6 Port state at reset

| Name   | State at reset                                  |  |  |  |  |  |  |
|--------|-------------------------------------------------|--|--|--|--|--|--|
| D0-D3  | High impedance state                            |  |  |  |  |  |  |
| D4D7   | High impedance state (Pull-down transistor OFF) |  |  |  |  |  |  |
| G0–G3  | High impedance state (Pull-down transistor OFF) |  |  |  |  |  |  |
| E0, E1 | High impedance state (Pull-down transistor OFF) |  |  |  |  |  |  |
| CARR   | "L" output                                      |  |  |  |  |  |  |

Note: The contents of all output latch is initialized to "0."



| • Program counter (PC)                                   |
|----------------------------------------------------------|
| Address 0 in page 0 is set to program counter.           |
| Power down flag (P)                                      |
| • Timer 1 underflow flag (T1F)0                          |
| • Timer 2 underflow flag (T2F)0                          |
| Timer control register V1                                |
| Timer control register V2                                |
| Port CARR output flag (CAR)                              |
| Pull-down control register PU0                           |
| Pull-down control register PU1                           |
| Logic operation selection register LO                    |
| Most significant ROM code reference enable flag (URS)    |
| • Carry flag (CY)0                                       |
| • Register A 1 1 1 1                                     |
| • Register B 1 1 1 1                                     |
| • Register X                                             |
| • Register Y X X X X                                     |
| Stack pointer (SP)     1 1     "X" represents undefined. |

Fig. 21 Internal state at reset

## **VOLTAGE DROP DETECTION CIRCUIT**

The built-in voltage drop detection circuit is designed to detect a drop in voltage at operating and to reset the microcomputer if the supply voltage drops below the specified value (Typ. 1.50 V) or less.

The voltage drop detection circuit is stopped and power dissipation is reduced in the RAM back-up mode with the initialized CPU stopped.

#### Note on voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

A battery exchange of an application product is explained as an example.

The supply voltage falls below to the recommended operating voltage while CPU keeps active. Then, an unexpected oscillation-stop, which does not happen by POF instruction occurs before the supply voltage falls below to the detection voltage. In this time, even if the supply voltage re-goes up to the recommended operating voltage, since reset does not occur, MCU may not operate correctly.

Please confirm the oscillator you use and the frequency of system clock, and test the operation of your system sufficiently.







# **RAM BACK-UP MODE**

The 4283 Group has the RAM back-up mode.

When the POF instruction is executed, system enters the RAM back-up state.

As oscillation stops retaining RAM, the functions and states of reset circuit at RAM back-up mode, power dissipation can be reduced without losing the contents of RAM. Table 7 shows the function and states retained at RAM back-up. Figure 24 shows the state transition.

#### (1) Warm start condition

When the external wakeup signal is input after the system enters the RAM back-up state by executing the POF instruction, the CPU starts executing the software from address 0 in page 0. In this case, the P flag is "1."

#### (2) Cold start condition

The CPU starts executing the software from address 0 in page

- 0 when any of the following conditions is satisfied .
- reset by power-on reset circuit is performed
- reset by watchdog timer is performed
- reset by voltage drop detection circuit is performed
- In this case, the P flag is "0."

## (3) Identification of the start condition

Warm start (return from the RAM back-up state) or cold start (return from the normal reset state) can be identified by examining the state of the power down flag (P) with the SNZP instruction.

#### Table 7 Functions and states retained at RAM back-up

| Function                                     | RAM back-up |
|----------------------------------------------|-------------|
| Program counter (PC), registers A, B,        | ×           |
| carry flag (CY), stack pointer (SP) (Note 2) | ~           |
| Contents of RAM                              | 0           |
| Port CARR                                    | ×           |
| Ports D0-D7                                  | 0           |
| Ports E0, E1                                 | 0           |
| Port G                                       | 0           |
| Timer control registers V1, V2               | ×           |
| Pull-down control registers PU0, PU1         | 0           |
| Logic operation selection register LO        | ×           |
| Timer 1 function, Timer 2 function           | ×           |
| Timer underflow flags (T1F, T2F)             | ×           |
| Watchdog timer (WDT)                         | ×           |
| Watchdog timer flags (WDF1, WDF2)            | ×           |
| Most significant ROM code reference enable   | ×           |
| flag (URS)                                   | ^           |

Notes 1: "O" represents that the function can be retained, and "X" represents that the function is initialized. Registers and flags other than the above are undefined at RAM back-up, and set an initial value after returning.

2:The stack pointer (SP) points the level of the stack register and is initialized to "112" at RAM back-up.



#### Fig. 24 State transition



Rev.1.01 Mar 20, 2006 page 20 of 62 REJ03B0109-0101

### (4) Return signal

An external wakeup signal is used to return from the RAM back-up mode. Table 8 shows the return condition for each return source.

# Table 8 Return source and return condition

| Return source   | Return condition                | Remarks                                                               |  |  |
|-----------------|---------------------------------|-----------------------------------------------------------------------|--|--|
| Ports D4–D7     | Return by an external "H" level | Only key-on wakeup function of the port whose pull-down transistor is |  |  |
|                 | input.                          | turned ON by register PU1 is valid.                                   |  |  |
| Ports E0, E1, G | Return by an external "H" level | I Only key-on wakeup function of the port whose pull-down transisto   |  |  |
|                 | input.                          | turned ON by register PU0 is valid.                                   |  |  |
| Port E2         | Return by an external "H" level | Key-on wakeup function is always valid.                               |  |  |
|                 | input.                          |                                                                       |  |  |

#### (5) Pull-down control register

Table 9 Pull-down control registers

Registers PU0 and PU1 are 4-bit registers and control the ON/OFF of pull-down transistor and key-on wakeup function for ports  $E_0$ ,  $E_1$ , G and ports  $D_4$ – $D_7$ .

Set the contents of register PU0 or PU1 through register A with the TPU0A or TPU1A instruction, respectively.

| Pull-down control register PU0 |                                                                    |                                                   | reset : 00002                                   | at RAM back-up : state retained | W |
|--------------------------------|--------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------|---------------------------------|---|
| PU03                           | Ports G2, G3 pull-down transistor control                          | 0                                                 | Pull-down transisto                             | r OFF, key-on wakeup invalid    |   |
| P003                           | bit                                                                | 1                                                 | Pull-down transisto                             | r ON, key-on wakeup valid       |   |
| PU02                           | Ports G <sub>0</sub> , G <sub>1</sub> pull-down transistor control | 0 Pull-down transistor OFF, key-on wakeup invalid |                                                 |                                 |   |
| P002                           | bit                                                                | 1                                                 | Pull-down transisto                             | r ON, key-on wakeup valid       |   |
| PU01                           | Port Ex pull down transistor control hit                           | 0                                                 | Pull-down transistor OFF, key-on wakeup invalid |                                 |   |
|                                | PU01 Port E1 pull-down transistor control bit                      |                                                   | Pull-down transistor ON, key-on wakeup valid    |                                 |   |
| PU00                           |                                                                    | 0                                                 | Pull-down transistor OFF, key-on wakeup invalid |                                 |   |
| P000                           | Port E <sub>0</sub> pull-down transistor control bit               | 1                                                 | Pull-down transistor ON, key-on wakeup valid    |                                 |   |

|      | Pull-down control register PU1                       | at reset : 00002 |                                                 | at RAM back-up : state retained                 | W |  |  |  |
|------|------------------------------------------------------|------------------|-------------------------------------------------|-------------------------------------------------|---|--|--|--|
| PU13 | Port D7 pull-down transistor control bit             | 0                | Pull-down transisto                             | Pull-down transistor OFF, key-on wakeup invalid |   |  |  |  |
| PU13 |                                                      | 1                | Pull-down transisto                             | r ON, key-on wakeup valid                       |   |  |  |  |
| PU12 | Port D <sub>6</sub> pull-down transistor control bit | 0                | Pull-down transistor OFF, key-on wakeup invalid |                                                 |   |  |  |  |
|      |                                                      | 1                | Pull-down transistor ON, key-on wakeup valid    |                                                 |   |  |  |  |
| PU11 |                                                      | 0                | Pull-down transistor OFF, key-on wakeup invalid |                                                 |   |  |  |  |
|      | Port D <sub>5</sub> pull-down transistor control bit | 1                | Pull-down transisto                             | r ON, key-on wakeup valid                       |   |  |  |  |
| PU10 | Port D4 pull-down transistor control bit             | 0                | Pull-down transistor OFF, key-on wakeup invalid |                                                 |   |  |  |  |
| FUID |                                                      | 1                | Pull-down transistor ON, key-on wakeup valid    |                                                 |   |  |  |  |

Note: "W" represents write enabled.



# **CLOCK CONTROL**

The clock control circuit consists of the following circuits.

- System clock generating circuit
- · Control circuit to stop the clock oscillation
- · Control circuit to return from the RAM back-up state



Fig. 27 Clock control circuit structure

System clock signal  $f(X_{IN})$  is obtained by externally connecting a ceramic resonator. Connect this external circuit to pins  $X_{IN}$  and  $X_{OUT}$  at the shortest distance as shown Figure 28. A feedback resistor is built-in between  $X_{IN}$  pin and  $X_{OUT}$  pin.



Fig. 28 Ceramic resonator external circuit



# LIST OF PRECAUTIONS

#### ① Noise and latch-up prevention

Connect a capacitor on the following condition to prevent noise and latch-up;

- connect a bypass capacitor (approx. 0.01  $\mu F)$  between pins V\_DD and Vss at the shortest distance,
- · equalize its wiring in width and length, and
- use the thickest wire.
- Port E2 is also uesd as VPP pin. Connect this pin to Vss through the resistor about 5kΩ which is assigned to E2/VPP pin as close as possible at the shortest distance.

#### ② Register initial values 1

The initial value of the following registers are undefined after system is released from reset. After system is released from reset, set initial values.

- Register D (3 bits)
- Register E (8 bits)

#### ③ Register initial values 2

The initial value of the following registers are undefined at RAM backup. After system is returned from RAM back-up, set initial values.

- Register X (4 bits)
- Register Y (4 bits)
- Register D (3 bits)
- Register E (8 bits)

#### ④ Stack registers (SKs)

Stack registers (SK<sub>s</sub>) are four identical registers, so that subroutines can be nested up to 4 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together.

#### Notes on unused pins

| Pin    | Connection                          | Usage condition           |
|--------|-------------------------------------|---------------------------|
| D0-D3  | Open.                               |                           |
|        | Connect to VDD.                     |                           |
| D4-D7  | Open (Set the output latch to "1"). | Pull-down transistor OFF. |
|        | Open (Set the output latch to "0"). |                           |
|        | Connect to VDD.                     | Pull-down transistor OFF. |
| E0, E1 | Open (Set the output latch to "1"). | Pull-down transistor OFF. |
|        | Open (Set the output latch to "0"). |                           |
|        | Connect to VDD.                     | Pull-down transistor OFF. |
| E2     | Open.                               |                           |
|        | Connect to Vss.                     |                           |
| G0-G3  | Open (Set the output latch to "1"). | Pull-down transistor OFF. |
|        | Open (Set the output latch to "0"). |                           |
|        | Connect to VDD.                     | Pull-down transistor OFF. |
| CARR   | Open.                               |                           |

(Note when connecting to Vss and VDD)

 Connect the unused pins to Vss and Vbb at the shortest distance and use the thick wire against noise.

## 6 Timer

- Count source Stop timer 1 or timer 2 counting to change its count source.
  Reading the count value
- Stop timer 1 or 2 counting and then execute the data read instruction (TAB1, TAB2) to read its data.
- Watchdog timer
   Be sure that the timing to execute the WRST instruction in order to operate WDT efficiently.
- Writing to reload register R1 When writing data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows.
- Timer 1 count operation When the bit 5 of the watchdog timer (WDT) is selected as the timer 1 count source, the error of maximum  $\pm 256 \ \mu s$ (at the minimum instruction execution time : 8  $\mu s$ ) is generated from timer 1 start until timer 1 underflow. When programming, be careful about this error.
- Stop of timer 2
- Avoid a timing when timer 2 underflows to stop timer 2.
- Writing to reload register R2H
   When writing data to reload register R2H while timer 2 is operating, avoid a timing when timer underflows.
- Timer 2 carrier wave output function When to expand "H" interval of carrier wave is valid, set "1" or more to reload register R2H.
- Timer 1 and timer 2 carrier wave output function Count starts from the rising edge 2 in Fig. 29 after the first falling edge of the count source, after timer 1 and timer 2 operations start 1 in Fig. 29.

Time to first underflow  $\circledast$  in Fig. 29 is different from time among next underflow  $\circledast$  in Fig. 29 by the timing to start the timer and count source operations after count starts.



Fig. 29 Count start time and count time when operation starts (T1, T2)

⑦ Program counter

Make sure that the program counter does not specify after the last page of the built-in ROM.



#### 8 Power-on reset

Under the following condition, the system reset occurs by the built-in the power-on reset circuit of this product;

when the supply voltage (VDD) rises from 0 V to 2.2 V, within 1 ms.

Also, note that system reset does not occur under the following conditions;

- when the supply voltage (VDD) rises from the voltage higher than 0V, or
- when it takes more than 1 ms for the supply voltage (VDD) to rise from 0 V to 2.2 V.

#### Voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

A battery exchange of an application product is explained as an example.

The supply voltage falls below to the recommended operating voltage while CPU keeps active. Then, an unexpected oscillation-stop, which does not happen by POF instruction occurs before the supply voltage falls below to the detection voltage. In this time, even if the supply voltage re-goes up to the recommended operating voltage, since reset does not occur, MCU may not operate correctly.

Please confirm the oscillator you use and the frequency of system clock, and test the operation of your system sufficiently.



#### Fig. 30 VDD and VDET

#### In Note on Power Source Voltage

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the supply voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.

#### 1 Note on product shipped in blank

As for the product shipped in blank, Renesas does not perform the writing test to user ROM area after the assembly process though the QzROM writing test is performed enough before the assembly process. Therefore, a writing error of approx. 0.1 % may occur.

Moreover, please note the contact of cables and foreign bodies on a socket, etc. because a writing environment may cause some writing errors.

#### 12 QzROM

- Be careful not to apply overvoltage to MCU. The contents of QzROM may be overwritten because of overvoltage. Take care especially at turning on the power.
- (2) As for the product shipped in blank, Renesas does not perform the writing test to user ROM area after the assembly process though the QzROM writing test is performed enough before the assembly process. Therefore, a writing error of approx.0.1 % may occur. Moreover, please note the contact of cables and foreign bodies on a socket, etc. because a writing environment may cause some writing errors.

#### Notes On ROM Code Protect

(QzROM product shipped after writing)

As for the QzROM product shipped after writing, the ROM code protect is specified according to the ROM option setup data in the mask file which is submitted at ordering.

The ROM option setup data in the mask file is "0016" for protect enabled or "FF16" for protect disabled.

Note that the mask file which has nothing at the ROM option data or has the data other than "0016" and "FF16" can not be accepted.



# **INSTRUCTIONS**

The 4283 Group has the 68 instructions. Each instruction is described as follows;

- (1) List of instruction function
- (2) Machine instructions (index by alphabet)
- (3) Machine instructions (index by function)
- (4) Instruction code table

## SYMBOL

The symbols shown below are used in the following list of instruction function and the machine instructions.

| Symbol | Contents                                        | Symbol            | Contents                                      |
|--------|-------------------------------------------------|-------------------|-----------------------------------------------|
| A      | Register A (4 bits)                             | D                 | Port D (8 bits)                               |
| В      | Register B (4 bits)                             | E                 | Port E (3 bits)                               |
| DR     | Register D (3 bits)                             | G                 | Port G (4 bits)                               |
| ER     | Register E (8 bits)                             | CARR              | Port CARR (1 bit)                             |
| V1     | Timer control register V1 (3 bits)              | CAR               | CAR flag (1 bit)                              |
| V2     | Timer control register V2 (4 bits)              |                   |                                               |
| PU0    | Pull-down control register PU0 (4 bits)         | x                 | Hexadecimal variable                          |
| PU1    | Pull-down control register PU1 (4 bits)         | у                 | Hexadecimal variable                          |
| LO     | Logic operation selection register LO (2 bits)  | р                 | Hexadecimal variable                          |
|        |                                                 | n                 | Hexadecimal constant which represents the     |
| Х      | Register X (2 bits)                             |                   | immediate value                               |
| Y      | Register Y (4 bits)                             | j                 | Hexadecimal constant which represents the     |
| DP     | Data pointer (6 bits)                           |                   | immediate value                               |
|        | (It consists of registers X and Y)              | A3A2A1A0          | Binary notation of hexadecimal variable A     |
| PC     | Program counter (11 bits)                       |                   | (same for others)                             |
| РСн    | High-order 4 bits of program counter            |                   |                                               |
| PC∟    | Low-order 7 bits of program counter             | $\leftarrow$      | Direction of data movement                    |
| SK     | Stack register (11 bits X 4)                    | $\leftrightarrow$ | Data exchange between a register and memory   |
| SP     | Stack pointer (2 bits)                          | ?                 | Decision of state shown before "?"            |
| CY     | Carry flag                                      | ( )               | Contents of registers and memories            |
| R1     | Timer 1 reload register                         | —                 | Negate, Flag unchanged after executing        |
| T1     | Timer 1                                         |                   | instruction                                   |
| T1F    | Timer 1 underflow flag                          | M(DP)             | RAM address pointed by the data pointer       |
| R2H    | Timer 2 reload register                         | а                 | Label indicating address a6 a5 a4 a3 a2 a1 a0 |
| R2L    | Timer 2 reload register                         | р, а              | Label indicating address a6 a5 a4 a3 a2 a1 a0 |
| T2     | Timer 2                                         |                   | in page p3 p2 p1 p0                           |
| T2F    | Timer 2 underflow flag                          | С                 | Hex. number C + Hex. number x (also same for  |
| WDT    | Watchdog timer                                  | +                 | others)                                       |
| WDF1   | Watchdog timer flag 1                           | х                 |                                               |
| WDF2   | Watchdog timer flag 2                           |                   |                                               |
| URS    | Most significant ROM code reference enable flag |                   |                                               |
| Р      | Power down flag                                 |                   |                                               |
| STCK   | System clock                                    |                   |                                               |
| INSTCK | Instruction clock                               |                   |                                               |

Note : The 4283 Group just invalidates the next instruction when a skip is performed. The contents of program counter is not increased by 2. Accordingly, the number of cycles does not change even if skip is not performed. However, the cycle count becomes "1" if the TABP p, RT, or RTS instruction is skipped.

# LIST OF INSTRUCTION FUNCTION

| Grouping                      | Mnemonic | Function                                                                            | Page | Grouping             | Mnemonic | Function                                                           | Page |
|-------------------------------|----------|-------------------------------------------------------------------------------------|------|----------------------|----------|--------------------------------------------------------------------|------|
|                               | ТАВ      | $(A) \leftarrow (B)$                                                                | 40   |                      | LA n     | $(A) \gets n$                                                      | 33   |
|                               | ТВА      | (B) ← (A)                                                                           | 42   |                      |          | n = 0 to 15                                                        |      |
|                               |          |                                                                                     |      |                      | TABP p   | $(SP) \leftarrow (SP) + 1$                                         | 41   |
| Isfer                         | TAY      | $(A) \leftarrow (Y)$                                                                | 42   |                      |          | $(SK(SP)) \gets (PC)$                                              |      |
| trar                          |          |                                                                                     |      |                      |          | $(PCH) \leftarrow p p=0 \text{ to } 15$                            |      |
| ister                         | TYA      | $(Y) \leftarrow (A)$                                                                | 44   |                      |          | $(PCL) \leftarrow (DR_2 - DR_0, A_3 - A_0)$<br>When URS=0          |      |
| reg                           | TEAB     | $(ER_7-ER_4) \leftarrow (B)$                                                        | 43   |                      |          | $(B) \leftarrow (ROM(PC))$ 7 to 4                                  |      |
| er tc                         |          | $(ER_3-ER_0) \leftarrow (A)$                                                        |      |                      |          | $(A) \gets (ROM(PC)) \texttt{3 to 0}$                              |      |
| Register to register transfer | TABE     | $(\mathbf{P})$ $(\mathbf{EP} - \mathbf{EP})$                                        | 41   |                      |          | When URS=1                                                         |      |
| l x                           | TADE     | $(B) \leftarrow (ER_7 - ER_4)$ $(A) \leftarrow (ER_3 - ER_0)$                       | 41   |                      |          | $(CY) \leftarrow (ROM(PC))_8$<br>(B) $\leftarrow (ROM(PC))_7$ to 4 |      |
|                               |          |                                                                                     |      |                      |          | $(A) \leftarrow (ROM(PC))$ 3 to 0                                  |      |
|                               | TDA      | $(DR_2-DR_0) \leftarrow (A_2-A_0)$                                                  | 42   |                      |          | $(PC) \gets (SK(SP))$                                              |      |
|                               | LXY x, y | $(X) \leftarrow x, x = 0 \text{ to } 3$                                             | 33   |                      |          | $(SP) \leftarrow (SP) - 1$                                         |      |
| es                            |          | $(X) \leftarrow X, X = 0 \text{ to } 3$<br>$(Y) \leftarrow y, y = 0 \text{ to } 15$ | 55   | ç                    | AM       | $(A) \leftarrow (A) + (M(DP))$                                     | 29   |
| RAM addresses                 |          |                                                                                     |      | Arithmetic operation |          |                                                                    |      |
| add                           | INY      | $(Y) \leftarrow (Y) + 1$                                                            | 33   | ope                  | AMC      | $(A) \leftarrow (A) + (M(DP)) + (CY)$                              | 29   |
| RAM                           | DEY      | $(Y) \leftarrow (Y) - 1$                                                            | 32   | letic                |          | $(CY) \gets Carry$                                                 |      |
| <sup>w</sup>                  | 521      |                                                                                     | 02   | lithm                | An       | $(A) \leftarrow (A) + n$                                           | 29   |
|                               | TAM j    | $(A) \gets (M(DP))$                                                                 | 42   | A                    |          | n = 0 to 15                                                        |      |
|                               |          | $(X) \leftarrow (X) EXOR(j)$<br>j = 0  to  3                                        |      |                      | SC       | $(OX) \leftarrow 1$                                                | 37   |
|                               |          | J = 0 10 S                                                                          |      |                      | 30       | (CY) ← 1                                                           | 57   |
|                               | XAM j    | $(A) \leftarrow \rightarrow (M(DP))$                                                | 45   |                      | RC       | $(CY) \leftarrow 0$                                                | 35   |
|                               |          | $(X) \leftarrow (X) EXOR(j)$                                                        |      |                      |          |                                                                    |      |
|                               |          | j = 0 to 3                                                                          |      |                      | SZC      | (CY) = 0 ?                                                         | 39   |
|                               | XAMD j   | $(A) \leftarrow \rightarrow (M(DP))$                                                | 45   |                      | СМА      | $(A) \leftarrow (\overline{A})$                                    | 32   |
| er                            | -        | $(X) \leftarrow (X) EXOR(j)$                                                        |      |                      |          |                                                                    |      |
| ansf                          |          | j = 0  to  3                                                                        |      |                      | RAR      | $\rightarrow$ CY $\rightarrow$ A3A2A1A0                            | 35   |
| RAM to register transfer      |          | $(Y) \leftarrow (Y) - 1$                                                            |      |                      | LGOP     | Logic operation                                                    | 33   |
| egis                          | XAMI j   | $(A) \leftarrow \to (M(DP))$                                                        | 45   |                      |          | instruction                                                        |      |
| tor                           |          | $(X) \leftarrow (X) EXOR(j)$                                                        |      |                      |          | XOR, OR, AND                                                       |      |
| RAN                           |          | $ \begin{array}{l} j = 0 \text{ to } 3 \\ (Y) \leftarrow (Y) + 1 \end{array} $      |      |                      | SB j     | (Mj(DP)) ← 1                                                       | 36   |
|                               |          |                                                                                     |      |                      |          | j = 0  to  3                                                       | 00   |
|                               |          |                                                                                     |      |                      |          |                                                                    |      |
|                               |          |                                                                                     |      | Bit operation        | RB j     | $(Mj(DP)) \leftarrow 0$                                            | 35   |
|                               |          |                                                                                     |      | bera                 |          | j = 0 to 3                                                         |      |
|                               |          |                                                                                     |      | Bit c                | SZB j    | (Mj(DP)) = 0 ?                                                     | 39   |
|                               |          |                                                                                     |      |                      |          | j = 0 to 3                                                         |      |
|                               |          |                                                                                     |      |                      |          |                                                                    |      |
|                               |          |                                                                                     |      |                      |          |                                                                    |      |



| Grouping                | Mnemonic     | Function                                                                                                                                                                                                                | Page | ( | Grouping        | Mnemonic | Function                                                                                          | Page |
|-------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|-----------------|----------|---------------------------------------------------------------------------------------------------|------|
| <u> </u>                | SEAM         | (A) = (M(DP)) ?                                                                                                                                                                                                         | 38   |   |                 | TV1A     | (V12−V10) ← (A2−A0)                                                                               | 44   |
| Comparison<br>operation | SEA n        | (A) = n ?<br>n = 0 to 15                                                                                                                                                                                                | 37   |   |                 | TAB1     | (B) ← (T17–T14)<br>(A) ← (T13–T10)                                                                | 41   |
|                         | Ва           | (PCL) ← a6–a0                                                                                                                                                                                                           | 29   |   |                 | T1AB     | at timer 1 stop (V1₀=0):<br>(R17–R14) ← (B)                                                       | 39   |
| Branch operation        | BL p, a      | (PCн) ← p<br>(PC∟) ← a6−a0                                                                                                                                                                                              | 30   |   |                 |          | $(R17-R14) \leftarrow (B)$ $(R13-R10) \leftarrow (A)$ $(T13-T10) \leftarrow (A)$                  |      |
| anch op                 | BA a         | $(PCL) \gets (a_6a_4,A_3A_0)$                                                                                                                                                                                           | 30   |   |                 |          | at timer 1 operating (V10=1):<br>(R17-R14) $\leftarrow$ (B)                                       |      |
| B                       | BLA p, a     | (РСн) ← р<br>(РСL) ← (а6–а4, Аз–Ао)                                                                                                                                                                                     | 30   |   |                 |          | $(R13-R10) \leftarrow (A)$                                                                        |      |
|                         | BM a         | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$                                                                                                                                                                | 30   |   |                 | SNZT1    | (T1F) = 1 ?<br>(T1F) ← 0                                                                          | 38   |
|                         |              | $(PCH) \leftarrow 2$<br>$(PCL) \leftarrow a6-a0$                                                                                                                                                                        |      |   |                 | TV2A     | (V23−V20) ← (A3−A0)                                                                               | 44   |
| Deration                | BML p, a     | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$                                                                                                                                                                | 31   |   |                 | TAB2     | $\begin{array}{l} (B) \leftarrow (T27\text{-}T24) \\ (A) \leftarrow (T23\text{-}T20) \end{array}$ | 41   |
| Subroutine operation    |              | $(PCH) \leftarrow p p= 0 \text{ to } 15$<br>$(PCL) \leftarrow a_{6}-a_{0}$                                                                                                                                              |      |   | Timer operation | T2AB     | $(R2L7-R2L4) \leftarrow (B)$ $(T27-T24) \leftarrow (B)$ $(R2L3-R2L0) \leftarrow (A)$              | 40   |
| 0                       | BMLA p,<br>a | $\begin{split} (\text{SP}) &\leftarrow (\text{SP}) + 1 \\ (\text{SK}(\text{SP})) &\leftarrow (\text{PC}) \\ (\text{PCH}) &\leftarrow \text{p p= 0 to 15} \\ (\text{PCL}) &\leftarrow (\text{a6-a4, A3-A0}) \end{split}$ | 31   |   |                 | T2HAB    | $(T23-T20) \leftarrow (A)$<br>$(R2H7-R2H4) \leftarrow (B)$<br>$(R2H3-R2H0) \leftarrow (A)$        | 40   |
| operation               | RT           | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                                                                                                                                | 36   |   |                 | T2R2L    | (T27–T24) ← (R2L7–R2L4)<br>(T23–T20) ← (R2L3–R2L0)                                                | 40   |
| Return op               | RTS          | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                                                                                                                                | 36   |   |                 | SNZT2    | (T2F) = 1 ?<br>(T2F) ← 0                                                                          | 38   |
|                         |              |                                                                                                                                                                                                                         |      |   |                 |          |                                                                                                   |      |
|                         |              |                                                                                                                                                                                                                         |      |   |                 |          |                                                                                                   |      |
|                         |              |                                                                                                                                                                                                                         |      |   |                 |          |                                                                                                   |      |
|                         |              |                                                                                                                                                                                                                         |      |   |                 |          |                                                                                                   |      |
|                         |              |                                                                                                                                                                                                                         |      |   |                 |          |                                                                                                   |      |



| Grouping                          | Mnemonic | Function                                | Page |
|-----------------------------------|----------|-----------------------------------------|------|
|                                   | CLD      | $(D) \leftarrow 0$                      | 31   |
| tion                              | RD       | $(D(Y)) \leftarrow 0$<br>(Y) = 0  to  7 | 36   |
|                                   | SD       | $(D(Y)) \leftarrow 1$<br>(Y) = 0  to  7 | 37   |
| Input/Output operation            | SZD      | (D(Y)) = 0 ?<br>(Y) = 4 to 7            | 39   |
| iput/Ou                           | OEA      | (E1, E0) ← (A1, A0)                     | 34   |
| <u> </u>                          | IAE      | (A2–A0) ← (E2–E0)                       | 32   |
|                                   | OGA      | $(G) \gets (A)$                         | 34   |
|                                   | IAG      | $(A) \gets (G)$                         | 32   |
| ive<br>ation                      | SCAR     | (CAR) ← 1                               | 37   |
| Carrier wave<br>control operation | RCAR     | (CAR) ← 0                               | 35   |
|                                   | NOP      | $(PC) \leftarrow (PC) + 1$              | 34   |
|                                   | POF      | RAM back-up                             | 34   |
|                                   | SNZP     | (P) = 1 ?                               | 38   |
| ion                               | сск      | STCK changes to f(XIN)                  | 31   |
| Other operation                   | TLOA     | (LO1, LO0) ← (A1, A0)                   | 43   |
| Other o                           | URSC     | (URS) ← 1                               | 44   |
|                                   | TPU0A    | (PU03–PU0₀) ← (A3–A₀)                   | 43   |
|                                   | TPU1A    | (PU13–PU1₀) ← (A3–A₀)                   | 43   |
|                                   | WRST     | $(WDF1) \leftarrow 0$                   | 45   |

# LIST OF INSTRUCTION FUNCTION (CONTINUED)



# MACHINE INSTRUCTIONS (INDEX BY ALPHABET)

| <b>A n</b> (Add n | and accumulator)                                                 |                                  |                          |                                                      |                             |                                                                                            |
|-------------------|------------------------------------------------------------------|----------------------------------|--------------------------|------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------|
| Instrunction      | D8 D0                                                            |                                  | Number of<br>words       | Number of cycles                                     | Flag CY                     | Skip condition                                                                             |
| code              | 0 1 0 1 0 n3 n2 n1 n0 2                                          | 0 A n 16                         | 1                        | 1                                                    | -                           | Overflow = 0                                                                               |
| Operation:        | $(A) \leftarrow (A) + n$<br>n = 0  to  15                        |                                  | Grouping:<br>Description | register A.<br>The conter<br>changed.<br>Skips the r | value n in the next instru- | the immediate field to<br>y flag CY remains un-<br>ction when there is no<br>of operation. |
| AM (Add ad        | cumulator and Memory)                                            |                                  |                          |                                                      |                             |                                                                                            |
| Instrunction code | D8 D0                                                            | 0 0 A 16                         | Number of<br>words       | Number of cycles                                     | Flag CY                     | Skip condition                                                                             |
|                   |                                                                  | 16                               | 1                        | 1                                                    | -                           | _                                                                                          |
| Operation:        | $(A) \leftarrow (A) + (M(DP))$                                   |                                  | Grouping:<br>Description | Stores the                                           | contents of<br>result in re | f M(DP) to register A.<br>egister A. The contents<br>ins unchanged.                        |
|                   | accumulator, Memory and Carry)                                   |                                  |                          |                                                      |                             |                                                                                            |
| Instrunction code | D8 D0<br>0 0 0 0 1 0 1 1                                         |                                  | Number of<br>words       | Number of<br>cycles                                  | Flag CY                     | Skip condition                                                                             |
| oode              | 0 0 0 0 0 1 0 1 1                                                | 0 0 B 16                         | 1                        | 1                                                    | 0/1                         | _                                                                                          |
| Operation:        | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$ |                                  | Grouping:<br>Description |                                                      | contents of ster A. Sto     | M(DP) and carry flag<br>res the result in regis-<br>Y.                                     |
| B a (Branch       | to address a)                                                    |                                  |                          |                                                      |                             |                                                                                            |
| Instrunction code | D8 D0<br>1 1 a6 a5 a4 a3 a2 a1 a0                                | 1 8 a 16                         | Number of<br>words       | Number of<br>cycles                                  | Flag CY                     | Skip condition                                                                             |
|                   |                                                                  | <b>'  +a   <sup>u</sup>  </b> 16 | 1                        | 1                                                    | -                           | _                                                                                          |
| Operation:        | (PCL) ← a6–a0                                                    |                                  | Grouping:<br>Description | Branch ope<br>Branch with<br>a in the ide            | hin a page                  | : Branches to address                                                                      |



| BA a (Brand       | ch to address a + Accumulator)                                                 |                                                                   |                          |                             |                                          |                                                                                            |
|-------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------|-----------------------------|------------------------------------------|--------------------------------------------------------------------------------------------|
| Instrunction code | D8 D0<br>0 0 0 0 0 0 0 0 1                                                     | 0 0 1                                                             | Number of<br>words       | Number of cycles            | Flag CY                                  | Skip condition                                                                             |
|                   | 1       1       a6       a5       a4       a3       a2       a1       a0       | $\begin{bmatrix} 0 & 0 & 1 \\ 1 & 8 \\ +a & a \end{bmatrix}_{16}$ | 2                        | 2                           | -                                        | _                                                                                          |
| Operation:        | (PCL) ← a6–a4, A3–A0                                                           |                                                                   | Grouping:<br>Description | (a6 a5 a4 A<br>ing the low  | hin a page<br>3 A2 A1 A0)<br>7-order 4 b | : Branches to address<br>determined by replac-<br>its of the address a in<br>h register A. |
| BL p, a (Bra      | anch Long to address a in page p)                                              |                                                                   |                          |                             |                                          |                                                                                            |
| Instrunction      | D8 D0                                                                          |                                                                   | Number of<br>words       | Number of cycles            | Flag CY                                  | Skip condition                                                                             |
| code              | 0 0 0 1 1 p3 p2 p1 p0 2                                                        | $\begin{bmatrix} 0 & 3 & p \\ 1 & 8 & 2 \end{bmatrix}$            | 2                        | 2                           | _                                        | _                                                                                          |
|                   | 1 1 a6 a5 a4 a3 a2 a1 a0 <sub>2</sub>                                          | 1 +a a 16                                                         | Grouping:                | Branch ope                  | eration                                  |                                                                                            |
| Operation:        | $(PCH) \gets (P)$                                                              |                                                                   | Description              |                             |                                          | : Branches to address                                                                      |
|                   | (PCL) ← a6–a0                                                                  |                                                                   | Note:                    | a in page p<br>p is 0 to 15 |                                          |                                                                                            |
| BIAn a (F         | Branch Long to address a in page p)                                            |                                                                   |                          |                             |                                          |                                                                                            |
| Instrunction      | D8 D0                                                                          |                                                                   | Number of                | Number of                   | Flag CY                                  | Skip condition                                                                             |
| code              |                                                                                | 0 1 0 16                                                          | words 2                  | cycles 2                    |                                          |                                                                                            |
|                   | 1 1 a6 a5 a4 p3 p2 p1 p0 2                                                     | 1 8 p 16                                                          | Grouping:                | Branch ope                  |                                          |                                                                                            |
| Operation:        | $(PCH) \leftarrow (P)$                                                         |                                                                   | Description              |                             |                                          | : Branches to address                                                                      |
|                   | $(PCL) \leftarrow (a6a4, A3A0)$                                                |                                                                   |                          | (a6 a5 a4 A                 | 3 A2 A1 A0)                              | determined by replac-                                                                      |
|                   |                                                                                |                                                                   |                          | 0                           |                                          | its of the address a in                                                                    |
|                   |                                                                                |                                                                   | Note:                    | page p with<br>p is 0 to 15 | -                                        | λ.                                                                                         |
| BM a (Bran        | ch and Mark to address a in page 2)                                            |                                                                   |                          |                             |                                          |                                                                                            |
| Instrunction code |                                                                                | 1 a a <sub>16</sub>                                               | Number of<br>words       | Number of cycles            | Flag CY                                  | Skip condition                                                                             |
|                   |                                                                                | 16                                                                | 1                        | 1                           | -                                        | -                                                                                          |
| Operation:        | $(SK(SP)) \leftarrow (PC)$                                                     |                                                                   | Grouping:                | Subroutine                  | call opera                               | tion                                                                                       |
|                   | $(SP) \leftarrow (SP) + 1$<br>$(PCH) \leftarrow 2$<br>$(PCL) \leftarrow a6-a0$ |                                                                   | Description              |                             |                                          | in page 2 : Calls the<br>s a in page 2.                                                    |
|                   |                                                                                |                                                                   |                          |                             |                                          |                                                                                            |



| BML p, a (E       | Branch and Mark Long to address a in  | n page p)           |                                                             |                             |              |                                                           |
|-------------------|---------------------------------------|---------------------|-------------------------------------------------------------|-----------------------------|--------------|-----------------------------------------------------------|
| Instrunction      | D8 D0                                 |                     | Number of                                                   | Number of                   | Flag CY      | Skip condition                                            |
| code              | 0 0 1 1 1 p3 p2 p1 p0 2               | 0 7 p <sub>16</sub> | words<br>2                                                  | cycles<br>2                 | _            |                                                           |
|                   | 1 0 a6 a5 a4 a3 a2 a1 a0 <sub>2</sub> | 1 a a               | -                                                           | 2                           |              |                                                           |
|                   |                                       | 1 a a 16            | Grouping:                                                   | Subroutine                  |              |                                                           |
| Operation:        | $(SK(SP)) \leftarrow (PC)$            |                     | Description                                                 |                             |              | Calls the subroutine at                                   |
|                   | $(SP) \leftarrow (SP) + 1$            |                     | Note:                                                       | address a i<br>p is 0 to 15 |              |                                                           |
|                   | (PCH) ← p<br>(PCL) ← a6–a0            |                     | NOICE.                                                      | p 13 0 to 13                |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
|                   | (Branch and Mark Long to address a    | in page p)          |                                                             |                             |              |                                                           |
| Instrunction code | D8 D0 D0 0 0 0 0                      | 0 5 0 16            | Number of<br>words                                          | Number of<br>cycles         | Flag CY      | Skip condition                                            |
|                   |                                       |                     | 2                                                           | 2                           | -            | -                                                         |
|                   | 1 0 a6 a5 a4 p3 p2 p1 p0 2            | 1 a p <sub>16</sub> | Grouping:                                                   | Subroutine                  | call opera   | tion                                                      |
| Operation:        | $(SK(SP)) \leftarrow (PC)$            |                     | Description                                                 | : Call the su               | broutine :   | Calls the subroutine at                                   |
|                   | $(SP) \gets (SP) + 1$                 |                     |                                                             | •                           |              | A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> ) determined |
|                   | (PCH) ← p                             |                     |                                                             |                             | -            | order 4 bits of address                                   |
|                   | (PCL) ← (a6–a4, A3–A0)                | Note:               | a in page p<br>p is 0 to 15                                 | -                           | aler A.      |                                                           |
|                   |                                       |                     |                                                             | p 10 0 10 10                |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
| CCK (Chan         | ge system Clock to f(XIN))            |                     |                                                             |                             |              |                                                           |
| Instrunction      | D8 D0                                 |                     | Number of                                                   | Number of                   | Flag CY      | Skip condition                                            |
| code              | 0 0 1 0 1 1 0 0 1 2                   | 0 5 9 16            | words                                                       | cycles                      |              |                                                           |
|                   |                                       |                     | 1                                                           | 1                           | -            | -                                                         |
| Operation:        | Change to $STCK = f(XIN)$             |                     | Grouping: Other operation                                   |                             |              |                                                           |
|                   |                                       |                     | Description                                                 |                             |              | k (STCK) from f(XIN)/8                                    |
|                   |                                       |                     | to f(XIN). Execute this instruction at address 0 in page 0. |                             |              |                                                           |
|                   |                                       |                     |                                                             | o in page c                 |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
| CLD (CLea         | • •                                   |                     |                                                             |                             |              |                                                           |
| Instrunction      | D8 D0                                 |                     | Number of<br>words                                          | Number of cycles            | Flag CY      | Skip condition                                            |
| code              | 0 0 0 0 1 0 0 1 2                     | 0 1 1 1             | 1                                                           | 1                           | _            |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
| Operation:        | (D) ← 1                               |                     | Grouping:                                                   | Input/Outp                  |              |                                                           |
|                   |                                       |                     | Description                                                 | : Clears (0)                | to port D (h | nigh-impedance state).                                    |
|                   |                                       |                     |                                                             |                             |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |
|                   |                                       |                     |                                                             |                             |              |                                                           |



| CMA (CoM          | plement of Accumulator)  |                     |                          |                                   |                          |                                                   |
|-------------------|--------------------------|---------------------|--------------------------|-----------------------------------|--------------------------|---------------------------------------------------|
| Instrunction      | D8 D0                    |                     | Number of                | Number of                         | Flag CY                  | Skip condition                                    |
| code              | 0 0 0 0 1 1 1 0 0 2      | 0 1 C <sub>16</sub> | words<br>1               | cycles<br>1                       |                          |                                                   |
|                   |                          |                     |                          | I                                 |                          |                                                   |
| Operation:        | $(\overline{A}) \to (A)$ |                     | Grouping:                | Arithmetic                        |                          |                                                   |
|                   |                          |                     | Description              | : Stores the<br>A's content       |                          | mplement for register<br>er A.                    |
| DEY (DEcre        | ement register Y)        |                     |                          |                                   |                          |                                                   |
| Instrunction code | D8 D0                    | 0 1 7               | Number of<br>words       | Number of cycles                  | Flag CY                  | Skip condition                                    |
|                   |                          | 16                  | 1                        | 1                                 | -                        | (Y) = 15                                          |
| Operation:        | $(Y) \leftarrow (Y) - 1$ |                     | Grouping:                | RAM addre                         | esses                    |                                                   |
|                   |                          |                     | Description              |                                   |                          | contents of register Y.                           |
|                   |                          |                     |                          |                                   | gister Y is <sup>r</sup> | action, when the con-<br>15, the next instruction |
|                   | Accumulator from port E) |                     |                          |                                   |                          |                                                   |
| Instrunction      |                          |                     | Number of<br>words       | Number of cycles                  | Flag CY                  | Skip condition                                    |
| code              | 0 0 1 0 1 0 1 0 2        | 0 5 6 16            | 1                        | 1                                 | -                        | _                                                 |
| Operation:        | (A2–A0) ← (E2–E0)        |                     | Grouping:                | Input/Outp                        | ut operatio              | n                                                 |
|                   |                          |                     | Description              | : Transfers t<br>A.               | the conten               | ts of port E to register                          |
|                   | Accumulator from port G) |                     |                          |                                   |                          |                                                   |
| Instrunction      | D8 D0                    |                     | Number of<br>words       | Number of cycles                  | Flag CY                  | Skip condition                                    |
| code              | 0 0 0 1 0 1 0 0 0 2      | 0 2 8 16            | 1                        | 1                                 | -                        | _                                                 |
| Operation:        | (A) ← (G)                |                     | Grouping:<br>Description | Input/Outp<br>: Transfers t<br>A. |                          | n<br>ts of port G to register                     |
|                   |                          |                     |                          |                                   |                          |                                                   |



| INY (INcrem       | nent register Y)                                                                                                          |                                |                                                                 |                     |            |                           |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------|---------------------|------------|---------------------------|--|
| Instrunction      | D8 D0                                                                                                                     |                                | Number of<br>words                                              | Number of cycles    | Flag CY    | Skip condition            |  |
| code              | 0 0 0 0 1 0 1 1 2                                                                                                         | 0 1 3 16                       | 1                                                               | 1                   | -          | (Y) = 0                   |  |
| Operation:        | $(Y) \leftarrow (Y) + 1$                                                                                                  |                                | Grouping:                                                       | RAM addre           | esses      |                           |  |
|                   |                                                                                                                           |                                | <b>Description:</b> Adds 1 to the contents of register Y. As a  |                     |            |                           |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            | hen the contents of       |  |
|                   |                                                                                                                           |                                |                                                                 | register Y          | is 0, the  | e next instruction is     |  |
|                   |                                                                                                                           |                                |                                                                 | skipped.            | ,          |                           |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            |                           |  |
| LA n (Load        | n in Accumulator)                                                                                                         |                                |                                                                 |                     |            |                           |  |
| Instrunction code |                                                                                                                           |                                | Number of<br>words                                              | Number of cycles    | Flag CY    | Skip condition            |  |
| Code              | 0 1 0 1 1 n3 n2 n1 n0 2                                                                                                   | 0 B n <sub>16</sub>            | 1                                                               | 1                   | -          | Continuous<br>description |  |
| Oneretien         |                                                                                                                           |                                | Crouning                                                        | Arithmetic          | onorotion  | description               |  |
| Operation:        | $(A) \leftarrow n$<br>n = 0 to 15                                                                                         |                                | Grouping:                                                       |                     |            | the immediate field to    |  |
|                   |                                                                                                                           |                                | Description                                                     | register A.         |            |                           |  |
|                   |                                                                                                                           |                                |                                                                 | 0                   | LA instruc | tions are continuously    |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            | d, only the first LA in-  |  |
|                   |                                                                                                                           |                                |                                                                 | struction           | is exec    | uted and other LA         |  |
|                   |                                                                                                                           |                                |                                                                 | instructio          | ns code    | d continuously are        |  |
|                   |                                                                                                                           |                                |                                                                 | skipped.            |            |                           |  |
| LGOP (Loc         | Gic OPeration between accumulator                                                                                         | and register E)                |                                                                 |                     |            |                           |  |
| Instrunction      | D8 D0                                                                                                                     |                                | Number of                                                       | Number of           | Flag CY    | Skip condition            |  |
| code              | 0 0 1 0 0 0 0 1 2                                                                                                         | 0 4 1                          | words                                                           | cycles              |            |                           |  |
|                   |                                                                                                                           |                                | 1                                                               | 1                   | -          | _                         |  |
| Operation:        | Logic operation XOR, OR, AND                                                                                              | Grouping: Arithmetic operation |                                                                 |                     |            |                           |  |
|                   |                                                                                                                           |                                | <b>Description:</b> Executes the logic operation selected by    |                     |            |                           |  |
|                   |                                                                                                                           |                                |                                                                 | • •                 |            | ction register LO be-     |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            | s of register A and       |  |
|                   |                                                                                                                           |                                |                                                                 | •                   | and store  | s the result in register  |  |
|                   |                                                                                                                           |                                |                                                                 | Α.                  |            |                           |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            |                           |  |
|                   | oad register X and Y with x and y)                                                                                        |                                | 1                                                               |                     |            |                           |  |
| Instrunction code | D8         D0           0         1         1         x1         x0         y3         y2         y1         y0         2 | 0 C y 16                       | Number of<br>words                                              | Number of<br>cycles | Flag CY    | Skip condition            |  |
|                   |                                                                                                                           | <b>+X 1</b> 6                  | 1                                                               | 1                   | -          | Continuous<br>description |  |
| Operation:        | $(X) \leftarrow x, x = 0 \text{ to } 3$                                                                                   |                                | Grouping:                                                       | RAM addre           | esses      |                           |  |
|                   | $(Y) \leftarrow y, y = 0 \text{ to } 15$                                                                                  |                                | <b>Description:</b> Loads the value x in the immediate field to |                     |            |                           |  |
|                   |                                                                                                                           |                                |                                                                 | 0                   |            | alue y in the immediate   |  |
|                   |                                                                                                                           |                                |                                                                 |                     | -          | /hen the LXY instruc-     |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            | y coded and executed,     |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            | struction is executed     |  |
|                   |                                                                                                                           |                                |                                                                 |                     |            | ctions coded continu-     |  |
|                   |                                                                                                                           |                                |                                                                 | ously are s         | kippea.    |                           |  |



| NOP (No O         | Peration)                    |                                                                   |                          |                           |            |                          |
|-------------------|------------------------------|-------------------------------------------------------------------|--------------------------|---------------------------|------------|--------------------------|
| Instrunction code | D8 D0<br>0 0 0 0 0 0 0 0 0 0 | 0 0 0 16                                                          | Number of<br>words       | Number of<br>cycles       | Flag CY    | Skip condition           |
|                   |                              | 0 0 0 16                                                          | 1                        | 1                         | -          | -                        |
| Operation:        | $(PC) \gets (PC) + 1$        |                                                                   | Grouping:                | Other oper                |            |                          |
|                   |                              |                                                                   | Description              | : No operati              | on         |                          |
|                   |                              |                                                                   |                          |                           |            |                          |
| OEA (Output       | ut port E from Accumulator)  |                                                                   |                          |                           |            |                          |
| Instrunction code | D8 D0<br>0 1 0 0 0 0 1 0 0   | 0 8 4 16                                                          | Number of<br>words       | Number of cycles          | Flag CY    | Skip condition           |
|                   |                              |                                                                   | 1                        | 1                         | -          | -                        |
| Operation:        | $(E1,E0) \leftarrow (A1,A0)$ |                                                                   | Grouping:                | Input/Outp                |            |                          |
|                   |                              |                                                                   | Description              | : Outputs the             | e contents | of register A to port E. |
|                   |                              |                                                                   |                          |                           |            |                          |
| OGA (Outp         | ut port G from Accumulator)  |                                                                   |                          |                           |            |                          |
| Instrunction      | D8 D0                        |                                                                   | Number of                | Number of                 | Flag CY    | Skip condition           |
| code              | 0 1 0 0 0 0 0 0 0 2          | 0 8 0 16                                                          | words<br>1               | cycles<br>1               | _          |                          |
| Operation:        | $(G) \leftarrow (A)$         |                                                                   | Grouping:                | Input/Outp                |            | n                        |
| •                 |                              | <b>Description:</b> Outputs the contents of register A to port G. |                          |                           |            |                          |
|                   |                              |                                                                   |                          |                           |            |                          |
| POF (Powe         | r OFf1)                      |                                                                   |                          |                           |            |                          |
| Instrunction      | D8 D0                        |                                                                   | Number of<br>words       | Number of cycles          | Flag CY    | Skip condition           |
| code              | 0 0 0 0 0 1 1 0 1            | 0 0 D 16                                                          | 1                        | 1                         | -          | _                        |
| Operation:        | RAM back-up                  |                                                                   | Grouping:<br>Description | Other oper<br>Puts the sy |            | AM back-up state.        |
|                   |                              |                                                                   |                          |                           |            |                          |


| RAR (Rotat        | te Accumulator Right)               |                     |                          |                           |           |                                                      |
|-------------------|-------------------------------------|---------------------|--------------------------|---------------------------|-----------|------------------------------------------------------|
| Instrunction      | D8 D0                               |                     | Number of<br>words       | Number of cycles          | Flag CY   | Skip condition                                       |
| code              | 0 0 0 0 1 1 1 1 0 1                 | 0 1 D <sub>16</sub> | 1                        | 1                         | 0/1       | _                                                    |
| Operation:        |                                     |                     | Grouping:                | Arithmetic                | operation |                                                      |
|                   |                                     |                     |                          |                           |           | ontents of register A in-<br>of carry flag CY to the |
| RB j (Reset       | t Bit)                              |                     |                          |                           |           |                                                      |
| Instrunction code | D8 D0                               | 0 4 C<br>+j 16      | Number of<br>words       | Number of cycles          | Flag CY   | Skip condition                                       |
|                   | 0 0 1 0 0 1 <u>1 j</u> <sub>2</sub> | 0 4 +j 16           | 1                        | 1                         | -         | -                                                    |
| Operation:        | $(Mj(DP)) \leftarrow 0$             |                     | Grouping:                | Bit operation             | on        |                                                      |
|                   | j = 0 to 3                          |                     | Description              |                           |           | ts of bit j (bit specified<br>e immediate field) of  |
| RC (Reset 0       | Carry flag)                         |                     |                          |                           |           |                                                      |
| Instrunction code | D8 D0<br>0 0 0 0 0 0 1 1 0 2        | 0 0 6 16            | Number of<br>words       | Number of cycles          | Flag CY   | Skip condition                                       |
|                   |                                     |                     | 1                        | 1                         | 0         | -                                                    |
| Operation:        | $(CY) \leftarrow 0$                 |                     | Grouping:                | Arithmetic<br>Clears (0)  |           |                                                      |
|                   |                                     |                     |                          | ()                        |           |                                                      |
| · · · ·           | set CAR flag)                       |                     | Number                   | Number of                 |           |                                                      |
| Instrunction code | D8 D0<br>0 1 0 0 0 0 1 1 0          | 0 8 6               | Number of<br>words       | cycles                    | Flag CY   | Skip condition                                       |
|                   |                                     | 16                  | 1                        | 1                         | -         | _                                                    |
| Operation:        | (CAR) ← 0                           |                     | Grouping:<br>Description | Carrier way<br>Clears (0) |           | pperation<br>R output flag.                          |



| RD (Reset         | port D specified by register Y)           |             |                          |                              |            |                                                        |
|-------------------|-------------------------------------------|-------------|--------------------------|------------------------------|------------|--------------------------------------------------------|
| Instrunction code | D8 D0<br>0 0 0 0 1 0 1 0 0                | 0 1 4       | Number of<br>words       | Number of cycles             | Flag CY    | Skip condition                                         |
|                   |                                           | 16          | 1                        | 1                            | -          | -                                                      |
| Operation:        | $(D(Y)) \gets 0$                          |             | Grouping:                | Input/Outp                   |            |                                                        |
|                   | However,<br>(Y) = 0 to 7                  |             | Description              | : Clears (0)<br>ister Y (hig |            | ort D specified by reg-<br>ce state).                  |
| RT (ReTurr        | n from subroutine)                        |             |                          |                              |            |                                                        |
| Instrunction code | D8 D0                                     | 0 4 4       | Number of<br>words       | Number of cycles             | Flag CY    | Skip condition                                         |
|                   |                                           | 16          | 1                        | 2                            | -          | _                                                      |
| Operation:        | $(SP) \leftarrow (SP) - 1$                |             | Grouping:                | Return ope                   | eration    |                                                        |
|                   | (PC) ← (SK(SP))                           |             | Description              | called the                   |            | outine to the routine                                  |
| RTS (ReTu         | rn form subroutine and Skip)              |             |                          |                              |            |                                                        |
| Instrunction code | D8 D0 | 0 4 5 16    | Number of<br>words       | Number of cycles             | Flag CY    | Skip condition                                         |
|                   |                                           |             | 1                        | 2                            | -          | Skip at uncondition                                    |
| Operation:        | $(SP) \leftarrow (SP) - 1$                |             | Grouping:                | Return ope                   |            |                                                        |
|                   | (PC) ← (SK(SP))                           |             | Description              |                              | subroutine | outine to the routine<br>and skips the next in-<br>on. |
| SB j (Set B       | it)                                       |             |                          |                              |            |                                                        |
| Instrunction code |                                           | 0 5 C +j 16 | Number of<br>words       | Number of cycles             | Flag CY    | Skip condition                                         |
|                   | 0 0 1 0 1 1 1 1 1 2                       | <u> </u> ]  | 1                        | 1                            | -          | _                                                      |
| Operation:        | $(Mj(DP)) \leftarrow 0$<br>j = 0  to  3   |             | Grouping:<br>Description | . ,                          | e contents | of bit j (bit specified by<br>ediate field) of M(DP).  |
|                   |                                           |             |                          |                              |            |                                                        |



| SC (Set Ca   | rry flag)                           |                     |                    |                  |             |                                     |
|--------------|-------------------------------------|---------------------|--------------------|------------------|-------------|-------------------------------------|
| Instrunction | D8 D0                               |                     | Number of          | Number of        | Flag CY     | Skip condition                      |
| code         | 0 0 0 0 0 0 1 1 1 2                 | 0 0 7               | words              | cycles           |             |                                     |
|              |                                     |                     | 1                  | 1                | 1           | -                                   |
| Operation:   | $(CY) \leftarrow 1$                 |                     | Grouping:          | Arithmetic       | operation   |                                     |
|              |                                     |                     |                    | : Sets (1) to    |             | CY.                                 |
|              |                                     |                     | -                  |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
| SCAR (Set    |                                     |                     |                    |                  |             |                                     |
| Instrunction | D8 D0                               |                     | Number of          | Number of        | Flag CY     | Skip condition                      |
| code         |                                     | 0 8 7               | words              | cycles           | T lag CT    |                                     |
|              | 0 1 0 0 0 0 1 1 1 2                 | 0 0 7 16            | 1                  | 1                | _           | _                                   |
|              |                                     |                     |                    |                  |             |                                     |
| Operation:   | $(CAR) \leftarrow 1$                |                     | Grouping:          | Carrier way      |             |                                     |
|              |                                     |                     | Description        | : Sets (1) to    | port CARF   | R output flag (CAR).                |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
| SD (Set por  | rt D specified by register Y)       |                     |                    |                  |             |                                     |
| Instrunction | D8 D0                               |                     | Number of          | Number of        | Flag CY     | Skip condition                      |
| code         | 0 0 0 0 1 0 1 0 1                   | 0 1 5               | words              | cycles           |             |                                     |
|              |                                     |                     | 1                  | 1                | -           | -                                   |
| Operation:   | $(D(Y)) \leftarrow 1$               |                     | Grouping:          | Input/Outp       | ut operatio | n                                   |
| operation.   | (Y) = 0  to  7                      |                     | Description        |                  |             | rt D specified by regis-            |
|              |                                     |                     | -                  | ter Y.           |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              | p Equal, Accumulator with immediate | data n)             |                    |                  |             |                                     |
| Instrunction | D8 D0                               |                     | Number of<br>words | Number of cycles | Flag CY     | Skip condition                      |
| code         | 0 0 0 1 0 1 0 1 2                   | 0 2 5 16            | 2                  | 2                | _           | $(\Lambda) = p_{1} p_{2} = 0$ to 15 |
|              |                                     |                     | 2                  | 2                | _           | (A) = n, n = 0 to 15                |
|              | 0 1 0 1 1 n3 n2 n1 n0 2             | 0 B n <sub>16</sub> | Grouping:          | Compariso        | n operatio  | ſ                                   |
| Operation:   | (A) = n ?                           |                     | Description        |                  |             | uction when the con-                |
| -            | n = 0 to 15                         |                     |                    |                  |             | equal to the value n in             |
|              |                                     |                     |                    | the immed        | iate field. |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |
|              |                                     |                     |                    |                  |             |                                     |



| SEAM (Ski         | p Equal, Accumulator with Memory)                      |                  |                    |                        |               |                                                   |
|-------------------|--------------------------------------------------------|------------------|--------------------|------------------------|---------------|---------------------------------------------------|
| Instrunction      | D8 D0                                                  |                  | Number of          | Number of              | Flag CY       | Skip condition                                    |
| code              | 0 0 0 1 0 0 1 1 0 2                                    | 0 2 6 16         | words              | cycles                 |               |                                                   |
|                   |                                                        |                  | 1                  | 1                      | -             | (A) = (M(DP))                                     |
| Operation:        | (A) = (M(DP)) ?                                        |                  | Grouping:          | Compariso              | n operatio    | n                                                 |
|                   |                                                        |                  | Description        |                        |               | uction when the con-                              |
|                   |                                                        |                  |                    | tents of reg<br>M(DP). | jister A is e | equal to the contents of                          |
| SNZP (Skip        | if Non Zero condition of Power dow                     | n flag)          |                    |                        |               |                                                   |
| Instrunction      | D8 D0                                                  | 0,               | Number of          | Number of              | Flag CY       | Skip condition                                    |
| code              | 0 0 0 0 0 0 0 1 1                                      | 0 0 3            | words              | cycles                 |               |                                                   |
|                   |                                                        |                  | 1                  | 1                      | -             | (P) = 1                                           |
| Operation:        | (P) = 1 ?                                              |                  | Grouping:          | Other oper             | ation         |                                                   |
|                   |                                                        |                  | Description        | : Skips the r          | next instruc  | tion when P flag is "1".                          |
|                   | · · · / • • · · · · · · · · · · · · · ·                |                  |                    |                        |               |                                                   |
|                   | ip if Non Zero condition of Timer 1 u                  | nderflow flag)   |                    |                        |               |                                                   |
| Instrunction code |                                                        |                  | Number of<br>words | Number of<br>cycles    | Flag CY       | Skip condition                                    |
| coue              | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 0 4 2 16         | 1                  | 1                      | -             | (T1F) = 1                                         |
| Operation:        | (T1F) = 1 ?                                            |                  | Grouping:          | Timer oper             | ation         |                                                   |
|                   | (T1F) ← 0                                              |                  |                    |                        | -             | skips the next instruc-<br>ts of T1F flag is "1." |
| SNZT2 (Sk         | ip if Non Zero condition of Timer 2 in                 | errupt request f | flag)              |                        |               |                                                   |
| Instrunction code | D8 D0                                                  |                  | Number of<br>words | Number of cycles       | Flag CY       | Skip condition                                    |
| code              | 0 0 1 0 1 0 1 0 2                                      | 0 5 2 16         | 1                  | 1                      | -             | (T2F) = 1                                         |
| Operation:        | (T2F) = 1 ?                                            |                  | Grouping:          | Timer oper             | ation         |                                                   |
|                   | (T2F) ← 0                                              |                  | Description        |                        | -             | skips the next instruc-<br>ts of T2F flag is "1." |
|                   |                                                        |                  |                    |                        |               |                                                   |



| SZB j (Skip       | if Zero, Bit)                                                                                                                                                                                                                         |                   |                          |                                            |                                                                    |                                                                                                                  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------|--------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Instrunction      |                                                                                                                                                                                                                                       |                   | Number of words          | Number of cycles                           | Flag CY                                                            | Skip condition                                                                                                   |
| code              | 0 0 0 1 0 0 j1 j0 2 0 2                                                                                                                                                                                                               | 2 j <sub>16</sub> | 1                        | 1                                          | -                                                                  | (Mj(DP)) = 0<br>j = 0 to 3                                                                                       |
| Operation:        | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                                                                                                                                                                          |                   | Grouping:<br>Description | tents of bit                               | next instr<br>t j (bit spe                                         | uction when the con-<br>cified by the value j in<br>of M(DP) is "0."                                             |
| SZC (Skip i       | f Zero, Carry flag)                                                                                                                                                                                                                   |                   |                          |                                            |                                                                    |                                                                                                                  |
| Instrunction code | D8 D0                                                                                                                                                                                                                                 | 2 F 40            | Number of<br>words       | Number of cycles                           | Flag CY                                                            | Skip condition                                                                                                   |
|                   |                                                                                                                                                                                                                                       | - 16              | 1                        | 1                                          | -                                                                  | (CY) = 0                                                                                                         |
| Operation:        | (CY) = 0 ?                                                                                                                                                                                                                            |                   | Grouping:<br>Description | Arithmetic<br>: Skips the<br>tents of ca   | next instr                                                         | uction when the con-<br>is "0."                                                                                  |
| SZD (Skip i       | f Zero, port D specified by register Y)                                                                                                                                                                                               |                   | 1                        |                                            |                                                                    |                                                                                                                  |
| Instrunction code | D8         D0           0         0         1         0         1         0         2         0         2                                                                                                                             | 2 4 16            | Number of<br>words<br>2  | Number of<br>cycles<br>2                   | Flag CY                                                            | Skip condition $(D(Y)) = 0$                                                                                      |
|                   | 0 0 0 1 0 1 0 1 1 2 0 2                                                                                                                                                                                                               | 2 B <sub>16</sub> |                          |                                            |                                                                    | (Y) = 4 to 7                                                                                                     |
| Operation:        | (D(Y)) = 0 ?<br>(Y) = 4 to 7                                                                                                                                                                                                          |                   | Grouping:<br>Description | Input/Outp<br>: Skips the r<br>D specified | next instru                                                        | ction when a bit of port                                                                                         |
| T1AB (Trar        | nsfer data to timer 1 and register R1 from A                                                                                                                                                                                          | ccumula           | tor and reg              | ister B)                                   |                                                                    |                                                                                                                  |
| Instrunction      |                                                                                                                                                                                                                                       |                   | Number of words          | Number of cycles                           | Flag CY                                                            | Skip condition                                                                                                   |
| code              | 0 0 1 0 0 0 1 1 1 2                                                                                                                                                                                                                   | <b>1</b> 7 16     | 1                        | 1                                          | -                                                                  | _                                                                                                                |
| Operation:        | at timer 1 stop (V10=0)<br>(R17-R14) $\leftarrow$ (B), (R13-R10) $\leftarrow$ (A)<br>(T17-T14) $\leftarrow$ (B), (T13-T10) $\leftarrow$ (A)<br>at timer 1 operating (V10=1)<br>(R17-R14) $\leftarrow$ (B), (R13-R10) $\leftarrow$ (A) |                   | Grouping:<br>Description | tents of rea<br>and reload<br>At timer 1   | stop (V10<br>gister A an<br>register R<br>operating<br>if register | = 0), transfers the con-<br>d register B to timer 1<br>1.<br>(V10 = 1), transfers the<br>A and register B to re- |



| T2AB (Trar        | nsfer data to timer 2 and register R2                                                                                    | L from Accumula   | ator and re              | gister B)                               |              |                                                 |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------|-----------------------------------------|--------------|-------------------------------------------------|
| Instrunction code | D8 D0                                                                                                                    | 0 8 8 46          | Number of<br>words       | Number of cycles                        | Flag CY      | Skip condition                                  |
|                   |                                                                                                                          | 16                | 1                        | 1                                       | -            | -                                               |
| Operation:        | $(R2L7-R2L4) \leftarrow (B)$<br>$(R2L3-R2L0) \leftarrow (A)$<br>$(T27-T24) \leftarrow (B)$<br>$(T23-T20) \leftarrow (A)$ |                   | Grouping:<br>Description |                                         | the conten   | ts of registers A and B<br>reload register R2L. |
| T2HAB (Tra        | ansfer data to register R2H Accumu                                                                                       | lator from regist | er B)                    |                                         |              |                                                 |
| Instrunction code | D8 D0 D0 D 1 0 0 1                                                                                                       | 0 8 9             | Number of<br>words       | Number of cycles                        | Flag CY      | Skip condition                                  |
|                   |                                                                                                                          | 0 0 9 16          | 1                        | 1                                       | -            | _                                               |
| Operation:        | (R2H7–R2H4) ← (B)<br>(R2H3–R2H0) ← (A)                                                                                   |                   | Grouping:<br>Description |                                         | the conte    | nts of register A and<br>egister R2H.           |
| T2R2L (Tra        | nsfer data to timer 2 from register R                                                                                    | 2L)               |                          |                                         |              |                                                 |
| Instrunction code | D8 D0<br>0 0 1 0 1 0 0 1 1<br>2                                                                                          | 0 5 3 16          | Number of<br>words       | Number of<br>cycles                     | Flag CY<br>– | Skip condition                                  |
| Operation:        | (T27–T24) ← (R2L7–R2L4)<br>(T23–T20) ← (R2L3–R2L0)                                                                       |                   | Grouping:<br>Description | Timer oper<br>Transfers<br>R2L to time  | the conte    | nts of reload register                          |
| TAB (Trans        | fer data to Accumulator from registe                                                                                     | er B)             |                          |                                         |              |                                                 |
| Instrunction      |                                                                                                                          |                   | Number of<br>words       | Number of cycles                        | Flag CY      | Skip condition                                  |
| code              | 0 0 0 0 1 1 1 1 0 2                                                                                                      | 0 1 E 16          | 1                        | 1                                       | -            | _                                               |
| Operation:        | (A) ← (B)                                                                                                                |                   | Grouping:<br>Description | Register to<br>Transfers to<br>ister A. |              | ansfer<br>ts of register B to reg-              |
|                   |                                                                                                                          |                   |                          |                                         |              |                                                 |



| TAB1 (Tran        | sfer data to Accumulator and registe                                                                                                                                                                                                                                                                                                                                                                                                                  | r B from timer      | 1)                                         |                                                                     |                                                        |                                                                                                             |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Instrunction code | D8 D0<br>0 0 1 0 1 0 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                            | 0 5 7               | Number of<br>words                         | Number of cycles                                                    | Flag CY                                                | Skip condition                                                                                              |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 16                  | 1                                          | 1                                                                   | -                                                      | -                                                                                                           |
| Operation:        | (B) ← (T17–T14)                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | Grouping:                                  | Timer oper                                                          | ation                                                  |                                                                                                             |
|                   | (A) ← (T13–T10)                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |                                            |                                                                     | the conten                                             | ts of timer 1 to regis-                                                                                     |
| TAB2 (Tran        | sfer data to Accumulator and registe                                                                                                                                                                                                                                                                                                                                                                                                                  | r B from timer 2    | 2)                                         |                                                                     |                                                        |                                                                                                             |
| Instrunction code | D8 D0                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 4 0               | Number of<br>words                         | Number of cycles                                                    | Flag CY                                                | Skip condition                                                                                              |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 16                  | 1                                          | 1                                                                   | -                                                      | _                                                                                                           |
| Operation:        | (B) ← (T27–T24)                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | Grouping:                                  | Timer oper                                                          | ation                                                  |                                                                                                             |
|                   | (A) ← (T23–T20)                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | Description                                |                                                                     | the conten                                             | ts of timer 2 to regis-                                                                                     |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |                                            |                                                                     |                                                        |                                                                                                             |
|                   | sfer data to Accumulator and registe                                                                                                                                                                                                                                                                                                                                                                                                                  | r B from registe    | · · · · · · · · · · · · · · · · · · ·      |                                                                     |                                                        |                                                                                                             |
| Instrunction code | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                | 0 2 A <sub>16</sub> | Number of<br>words                         | Number of cycles                                                    | Flag CY                                                | Skip condition                                                                                              |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | 1                                          | 1                                                                   | -                                                      | -                                                                                                           |
| Operation:        | $(B) \leftarrow (ER7\text{-}ER4)$                                                                                                                                                                                                                                                                                                                                                                                                                     |                     | Grouping:                                  | Register to                                                         | register tra                                           | ansfer                                                                                                      |
|                   | (A) ← (ER3–ER0)                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | Description                                | : Transfers t<br>isters A and                                       |                                                        | s of register E to reg-                                                                                     |
| TABP n (Tr        | ansfer data to Accumulator and regis                                                                                                                                                                                                                                                                                                                                                                                                                  | ter B from Pro      |                                            | orv in nage                                                         | n)                                                     |                                                                                                             |
| Instrunction code | D8 D0                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     | Number of<br>words                         | Number of cycles                                                    | Flag CY                                                | Skip condition                                                                                              |
|                   | 0 1 0 0 1 p3 p2 p1 p0 2                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 9 p <sub>16</sub> | 1                                          | 3                                                                   | _<br>0/1                                               | -                                                                                                           |
| Operation:        | $\begin{array}{l} SK(SP)) \leftarrow (PC) \ , \ (SP) \leftarrow (SP) + 1 \\ (PCH) \leftarrow p, \ p = 0 \ \text{to} \ 7, \ (PCL) \leftarrow (DR_2 - DR_0, A) \\ When \ URS = 0, \\ (B) \leftarrow (ROM(PC))7 \ to \ 4, \ (A) \leftarrow (ROM(PC))3 \ to \\ When \ URS = 1, \\ (CY) \leftarrow (ROM(PC))8 \\ (B) \leftarrow (ROM(PC))7 \ to \ 4, \ (A) \leftarrow (ROM(PC))3 \ to \\ (SP) \leftarrow (SP) - 1, \ (PC) \leftarrow (SK(SP)) \end{array}$ | 0                   | A when URS<br>ROM patterr<br>fied by regis | s 7 to 4 to rea<br>flag is cleare<br>in address (<br>ters A and D i | gister B an<br>ed to "0." TI<br>DR2 DR1 E<br>n page p. | d bits 3 to 0 to register<br>nese bits 7 to 0 are the<br>JRo A3 A2 A1 A0) speci-<br>sferred to flag CY when |
| Note:             | p is 0 to 15.                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     | -                                          | ,                                                                   |                                                        | instruction is executed).<br>nstruction is executed.)                                                       |



| TAM j (Trar  | nsfer data to Accumulator from Memo   | ory)                 |             |               |              |                           |
|--------------|---------------------------------------|----------------------|-------------|---------------|--------------|---------------------------|
| Instrunction | D8 D0                                 |                      | Number of   | Number of     | Flag CY      | Skip condition            |
| code         | 0 0 1 1 0 0 1 j1 j0 <sub>2</sub>      | 0 6 $\frac{4}{1}$ 16 | words       | cycles        |              |                           |
|              |                                       | ,,_,,_,,,            | 1           | 1             | -            | _                         |
| Operation:   | $(A) \leftarrow (M(DP))$              |                      | Grouping:   | RAM to reg    | gister trans | sfer                      |
|              | $(X) \leftarrow (X) EXOR(j)$          |                      | Description | : After trans | ferring the  | contents of M(DP) to      |
|              | j = 0 to 3                            |                      |             | register A    | , an exclu   | sive OR operation is      |
|              |                                       |                      |             |               |              | egister X and the value   |
|              |                                       |                      |             |               |              | eld, and stores the re-   |
|              |                                       |                      |             | sult in regis | ster X.      |                           |
|              |                                       |                      |             |               |              |                           |
| TAV (Trana   | for data to Accumulator from register |                      |             |               |              |                           |
| Instrunction | fer data to Accumulator from register | Y)                   | Number of   | Number of     | Flag CY      | Skip condition            |
| code         |                                       | 0 1 F                | words       | cycles        | r lag O i    | Skip condition            |
|              |                                       | 16                   | 1           | 1             | -            | -                         |
| Operation:   | $(A) \leftarrow (Y)$                  |                      | Grouping:   | Register to   | register tr  | ansfer                    |
| operation    |                                       |                      | Description |               |              | s of register Y to regis- |
|              |                                       |                      |             | ter A.        |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              | fer data to register B from Accumula  | tor)                 |             |               |              |                           |
| Instrunction | D8 D0                                 |                      | Number of   | Number of     | Flag CY      | Skip condition            |
| code         | 0 0 0 0 0 1 1 1 0                     | 0 0 E 16             | words       | cycles        |              |                           |
|              |                                       |                      | 1           | 1             | -            | -                         |
| Operation:   | $(B) \leftarrow (A)$                  |                      | Grouping:   | Register to   | register tr  | ansfer                    |
|              |                                       |                      | Description | : Transfers t | he content   | s of register A to regis- |
|              |                                       |                      |             | ter B.        |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
| TDA (Trans   | sfer data to register D from Accumula | tor)                 |             |               |              |                           |
| Instrunction |                                       | ,                    | Number of   | Number of     | Flag CY      | Skip condition            |
| code         |                                       | 0 2 9                | words       | cycles        | i lag e i    |                           |
|              |                                       | 16                   | 1           | 1             | -            | -                         |
| Operation:   | $(DR2-DR0) \leftarrow (A2-A0)$        |                      | Grouping:   | Register to   | register tr  | anofor                    |
| operation.   |                                       |                      |             |               |              | s of register A to regis- |
|              |                                       |                      | Decemption  | ter D.        |              |                           |
|              |                                       |                      |             | = .           |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |
|              |                                       |                      |             |               |              |                           |



| TEAB (Trai        | nsfer data to register E from Accumu    | lator and regist | er B)              |                             |              |                                  |
|-------------------|-----------------------------------------|------------------|--------------------|-----------------------------|--------------|----------------------------------|
| Instrunction      | D8 D0                                   | lator and regiot | Number of          | Number of                   | Flag CY      | Skip condition                   |
| code              |                                         | 0 1 A 16         | words              | cycles                      | i i i gʻe i  |                                  |
|                   |                                         | 0 1 A 16         | 1                  | 1                           | -            | -                                |
| Operation:        | $(ER7-ER4) \leftarrow (B)$              |                  | Grouping:          | Register to                 | register tr  | ansfer                           |
| -                 | $(ER3-ER0) \leftarrow (A)$              |                  | Description        | : Transfers                 | the conte    | nts of register A and            |
|                   |                                         |                  |                    | register B t                | to register  | Ε.                               |
| TLOA (Trai        | nsfer data to register LO from Accum    | ulator)          |                    |                             |              |                                  |
| Instrunction code | D8 D0                                   |                  | Number of words    | Number of cycles            | Flag CY      | Skip condition                   |
| COUE              | 0 0 1 0 1 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | 0 5 8 16         | 1                  | 1                           | -            | _                                |
| Operation:        | (LO1, LO0) ← (A1, A0)                   |                  | Grouping:          | Other oper                  | ation        |                                  |
|                   |                                         |                  | Description        |                             |              | s of register A to logic         |
|                   |                                         |                  |                    | operation s                 | selection re | gister LO.                       |
| TPU0A (Tra        | ansfer data to register PU0 from Acc    | umulator)        |                    |                             |              |                                  |
| Instrunction      | D8 D0                                   |                  | Number of<br>words | Number of cycles            | Flag CY      | Skip condition                   |
| code              | 0 1 0 0 0 1 1 1 1 1 2                   | 0 8 F 16         | 1                  | 1                           | _            | _                                |
| Operation:        | (PU03–PU00) ← (A3–A0)                   |                  | Grouping:          | Other oper                  | ation        |                                  |
|                   |                                         |                  | Description        | : Transfers t<br>up control |              | ts of register A to pull-<br>I0. |
| TPU1A (Tra        | ansfer data to register PU1 from Acc    | umulator)        |                    |                             |              |                                  |
| Instrunction      | D8 D0                                   | ,<br>,<br>,      | Number of words    | Number of cycles            | Flag CY      | Skip condition                   |
| coue              | 0 1 0 0 0 1 1 1 0 2                     | 0 8 E 16         | 1                  | 1                           | -            | -                                |
| Operation:        | (PU13–PU10) ← (A3–A0)                   |                  | Grouping:          | Other oper                  | ation        |                                  |
|                   |                                         |                  | Description        | : Transfers t<br>up control |              | ts of register A to pull-<br>I1. |
|                   |                                         |                  |                    |                             |              |                                  |



| TV1A (Trar        | nsfer data to register V1 from Accum | nulator)            |                          |                                             |              |                                     |
|-------------------|--------------------------------------|---------------------|--------------------------|---------------------------------------------|--------------|-------------------------------------|
| Instrunction      | D8 D0                                |                     | Number of<br>words       | Number of cycles                            | Flag CY      | Skip condition                      |
| code              | 0 0 1 0 1 0 1 1 1 2                  | 0 5 B 16            | 1                        | 1                                           | -            | _                                   |
| Operation:        | (V12−V10) ← (A2−A0)                  |                     | Grouping:                | Timer oper                                  |              |                                     |
|                   |                                      |                     | Description              | : Transfers t ter V1.                       | he content   | s of register A to regis-           |
| TV2A (Tran        | nsfer data to register V2 from Accum | nulator)            |                          |                                             |              |                                     |
| Instrunction code | D8 D0<br>0 0 1 0 1 1 0 1 0           | 0 5 A 16            | Number of<br>words       | Number of cycles                            | Flag CY      | Skip condition                      |
|                   |                                      | 0 5 7 16            | 1                        | 1                                           | -            | _                                   |
| Operation:        | (V23−V20) ← (A3−A0)                  |                     | Grouping:                | Timer oper                                  | ation        |                                     |
|                   |                                      |                     | Description              | : Transfers t<br>ter V2.                    | he content   | s of register A to regis-           |
|                   | fer data to regiser Y from Accumula  | tor)                |                          |                                             |              |                                     |
| Instrunction code | D8 D0 D0 0 0 1 1 0 0 2               | 0 0 C <sub>16</sub> | Number of<br>words       | Number of cycles                            | Flag CY      | Skip condition                      |
|                   |                                      |                     | 1                        | 1                                           | _            | _                                   |
| Operation:        | $(Y) \leftarrow (A)$                 |                     | Grouping:<br>Description | Register to<br>Transfers t<br>ter Y.        | -            | ansfer<br>s of register A to regis- |
| URSC (Set         | s Upper ROM Code reference enab      | le flag)            |                          |                                             |              |                                     |
| Instrunction code |                                      |                     | Number of<br>words       | Number of cycles                            | Flag CY      | Skip condition                      |
| coue              | 0 1 0 0 0 0 1 0 2                    | 0 8 2 16            | 1                        | 1                                           | -            | _                                   |
| Operation:        | (URS) ← 1                            |                     | Grouping:<br>Description | Other operative<br>Sets the m<br>ence enabl | ost signific | cant ROM code refer-<br>S) to "1."  |



| WRST (Wa          | tchdog timer ReSeT)                                                                                                                                   |                     |                                                                                                                                                                                                       |                                                                                       |                                                                                                  |                                                                                                                                                                                                            |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Instrunction code | D8 D0                                                                                                                                                 |                     | Number of words                                                                                                                                                                                       | Number of cycles                                                                      | Flag CY                                                                                          | Skip condition                                                                                                                                                                                             |  |
| coue              | 0 0 0 0 0 1 1 1 1 1 2                                                                                                                                 | 0 0 F <sub>16</sub> | 1                                                                                                                                                                                                     | 1                                                                                     | -                                                                                                | _                                                                                                                                                                                                          |  |
| Operation:        | $(WDF1) \leftarrow 0$                                                                                                                                 |                     | Grouping:                                                                                                                                                                                             | Other oper                                                                            | ation                                                                                            |                                                                                                                                                                                                            |  |
|                   |                                                                                                                                                       |                     | Description                                                                                                                                                                                           | : Initializes t                                                                       | he watchd                                                                                        | og timer flag (WDF1).                                                                                                                                                                                      |  |
| XAM j (eXc        | hange Accumulator and Memory dat                                                                                                                      | a)                  |                                                                                                                                                                                                       |                                                                                       |                                                                                                  |                                                                                                                                                                                                            |  |
| Instrunction code | D8 D0<br>0 0 1 1 0 0 0 j1 j0 2                                                                                                                        | 0 6 j               | Number of<br>words                                                                                                                                                                                    | Number of cycles                                                                      | Flag CY                                                                                          | Skip condition                                                                                                                                                                                             |  |
|                   |                                                                                                                                                       | <b>1</b> 6          | 1                                                                                                                                                                                                     | 1                                                                                     | -                                                                                                | _                                                                                                                                                                                                          |  |
| Operation:        | $(A) \longleftrightarrow (M(DP))$                                                                                                                     |                     | Grouping:                                                                                                                                                                                             | RAM to reg                                                                            | gister trans                                                                                     | sfer                                                                                                                                                                                                       |  |
|                   | (X) ← (X)EXOR(j)<br>j = 0 to 3                                                                                                                        |                     | <b>Description:</b> After exchanging the contents of with the contents of register A, an e OR operation is performed betwee ter X and the value j in the immedia and stores the result in register X. |                                                                                       |                                                                                                  |                                                                                                                                                                                                            |  |
| XAMD j (e)        | Change Accumulator and Memory da                                                                                                                      | ata and Decren      | nent registe                                                                                                                                                                                          | er Y and sk                                                                           | ip)                                                                                              |                                                                                                                                                                                                            |  |
| Instrunction code | D8 D0<br>0 0 1 1 0 1 1 j1 j0                                                                                                                          | 0 6 C<br>+j 16      | Number of<br>words                                                                                                                                                                                    | Number of cycles                                                                      | Flag CY                                                                                          | Skip condition                                                                                                                                                                                             |  |
|                   |                                                                                                                                                       | └ <u></u> 16        | 1                                                                                                                                                                                                     | 1                                                                                     | -                                                                                                | (Y) = 15                                                                                                                                                                                                   |  |
| Operation:        | $\begin{array}{l} (A) \longleftrightarrow (M(DP)) \\ (X) \hookleftarrow (X) EXOR(j) \\ j = 0 \text{ to } 3 \\ (Y) \hookleftarrow (Y) - 1 \end{array}$ |                     | Grouping:<br>Description                                                                                                                                                                              | with the co<br>OR operati<br>ter X and th<br>and stores<br>Subtracts 1<br>As a result | anging th<br>ntents of r<br>ion is perf<br>he value j<br>the result<br>1 from the<br>t of subtra | fer<br>e contents of M(DP)<br>egister A, an exclusive<br>ormed between regis-<br>in the immediate field,<br>in register X.<br>contents of register Y.<br>action, when the con-<br>15, the next instruction |  |
| XAMI j (eXe       | change Accumulator and Memory da                                                                                                                      | ta and Increme      | nt register                                                                                                                                                                                           | Y and skip)                                                                           | )                                                                                                |                                                                                                                                                                                                            |  |
| Instrunction code | D8 D0<br>0 0 1 1 0 1 0 j1 j0                                                                                                                          | 0 6 8<br>+j 16      | Number of<br>words                                                                                                                                                                                    | Number of cycles                                                                      | Flag CY                                                                                          | Skip condition                                                                                                                                                                                             |  |
|                   |                                                                                                                                                       | 16                  | 1                                                                                                                                                                                                     | 1                                                                                     | -                                                                                                | (Y) = 0                                                                                                                                                                                                    |  |
| Operation:        | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 3 \\ (Y) \leftarrow (Y) + 1 \end{array}$       |                     | Grouping:<br>Description                                                                                                                                                                              | with the co<br>OR operati<br>ter X and th<br>and stores<br>Adds 1 to th<br>sult of ad | anging th<br>ntents of r<br>ion is perf<br>he value j<br>the result<br>he content<br>dition, w   | fer<br>e contents of M(DP)<br>egister A, an exclusive<br>ormed between regis-<br>in the immediate field,<br>in register X.<br>s of register Y. As a re-<br>hen the contents of<br>e next instruction is    |  |



| Parameter                     | r        |    |    |    |            | Ir         | nstru | ictio      | n co       | de |               |         |         | er of<br>ds        | er of<br>es         |                                                                                                                                                  |
|-------------------------------|----------|----|----|----|------------|------------|-------|------------|------------|----|---------------|---------|---------|--------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions          | Mnemonic | D8 | D7 | D6 | D5         | D4         | D3    | D2         | D1         | Do | Hexao<br>nota |         |         | Number of<br>words | Number of<br>cycles | Function                                                                                                                                         |
|                               | ТАВ      | 0  | 0  | 0  | 0          | 1          | 1     | 1          | 1          | 0  | 0 1           | 1       | Е       | 1                  | 1                   | $(A) \leftarrow (B)$                                                                                                                             |
| er                            | тва      | 0  | 0  | 0  | 0          | 0          | 1     | 1          | 1          | 0  | 0 0           | C       | Е       | 1                  | 1                   | $(B) \gets (A)$                                                                                                                                  |
| r transf                      | ΤΑΥ      | 0  | 0  | 0  | 0          | 1          | 1     | 1          | 1          | 1  | 0 1           | 1       | F       | 1                  | 1                   | $(A) \leftarrow (Y)$                                                                                                                             |
| registe                       | ТҮА      | 0  | 0  | 0  | 0          | 0          | 1     | 1          | 0          | 0  | 0 0           | C       | С       | 1                  | 1                   | $(Y) \gets (A)$                                                                                                                                  |
| Register to register transfer | ТЕАВ     | 0  | 0  | 0  | 0          | 1          | 1     | 0          | 1          | 0  | 0 1           | 1       | A       | 1                  | 1                   | $(ER_7-ER_4) \leftarrow (B) \ (ER_3-ER_0) \leftarrow (A)$                                                                                        |
| Regis                         | TABE     | 0  | 0  | 0  | 1          | 0          | 1     | 0          | 1          | 0  | 0 2           | 2       | A       | 1                  | 1                   | $(B) \leftarrow (ER_7 - ER_4) \ (A) \leftarrow (ER_3 - ER_0)$                                                                                    |
|                               | TDA      | 0  | 0  | 0  | 1          | 0          | 1     | 0          | 0          | 1  | 0 2           | 2       | 9       | 1                  | 1                   | $(DR_2-DR_0) \leftarrow (A_2-A_0)$                                                                                                               |
|                               | LXY x, y | 0  | 1  | 1  | <b>X</b> 1 | <b>X</b> 0 | уз    | <b>y</b> 2 | <b>y</b> 1 | уo | 0 0           | C<br>+x | у       | 1                  | 1                   | $ \begin{array}{l} (X) \leftarrow x,  x = 0 \text{ to } 3 \\ (Y) \leftarrow y,  y = 0 \text{ to } 15 \end{array} $                               |
| RAM addresses                 | INY      | 0  | 0  | 0  | 0          | 1          | 0     | 0          | 1          | 1  | 0 1           | 1       | 3       | 1                  | 1                   | (Y) ← (Y) + 1                                                                                                                                    |
| N N                           | DEY      | 0  | 0  | 0  | 0          | 1          | 0     | 1          | 1          | 1  | 0 1           | 1       | 7       | 1                  | 1                   | $(Y) \leftarrow (Y) - 1$                                                                                                                         |
|                               | TAM j    | 0  | 0  | 1  | 1          | 0          | 0     | 1          | j1         | jo | 0 6           |         | 4<br>+j | 1                  | 1                   | $\begin{array}{l} (A) \leftarrow (M(DP)) \\ (X) \leftarrow (X) \; EXOR(j) \\ j = 0 \; to \; 3 \end{array}$                                       |
| ransfer                       | XAM j    | 0  | 0  | 1  | 1          | 0          | 0     | 0          | j1         | јо | 06            | 6       | j       | 1                  |                     | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X) \; EXOR(j) \\ j = 0 \; to \; 3 \end{array}$                           |
| RAM to register transfer      | XAMD j   | 0  | 0  | 1  | 1          | 0          | 1     | 1          | j1         | jo | 0 6           |         | C<br>+j | 1                  |                     | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X) \ EXOR(j) \\ j = 0 \ to \ 3 \\ (Y) \leftarrow (Y) - 1 \end{array}$    |
|                               | XAMI j   | 0  | 0  | 1  | 1          | 0          | 1     | 0          | j1         | jo | 06            |         | 8<br>+j | 1                  |                     | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X) \; EXOR(j) \\ j = 0 \; to \; 3 \\ (Y) \leftarrow (Y) + 1 \end{array}$ |

# MACHINE INSTRUCTIONS (INDEX BY FUNCTION)



| Skip condition | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                                                                            |
|----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | Ca            |                                                                                                                                                                                                                                                                                                                                                                 |
| -              | -             | Transfers the contents of register B to register A.                                                                                                                                                                                                                                                                                                             |
| -              | -             | Transfers the contents of register A to register B.                                                                                                                                                                                                                                                                                                             |
| -              | -             | Transfers the contents of register Y to register A.                                                                                                                                                                                                                                                                                                             |
| -              | -             | Transfers the contents of register A to register Y.                                                                                                                                                                                                                                                                                                             |
| -              | -             | Transfers the contents of registers A and B to register E.                                                                                                                                                                                                                                                                                                      |
| -              | -             | Transfers the contents of register E to registers A and B.                                                                                                                                                                                                                                                                                                      |
| -              | -             | Transfers the contents of register A to register D.                                                                                                                                                                                                                                                                                                             |
| Continuous     | -             | Loads the value x in the immediate field to register X, and the value y in the immediate field to register                                                                                                                                                                                                                                                      |
| description    |               | Y.<br>When the LXY instructions are continuously coded and executed, only the first LXY instruction is executed<br>and other LXY instructions coded continuously are skipped.                                                                                                                                                                                   |
| (Y) = 0        | -             | Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped.                                                                                                                                                                                                                           |
| (Y) = 15       | -             | Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped.                                                                                                                                                                                                                |
| -              | -             | After transferring the contents of M(DP) to register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                  |
| -              | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                  |
| (Y) = 15       | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. |
| (Y) = 0        | _             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped.            |

RENESAS

| Parameter            |          |    |    |    |    | I  | nstru | uctio | n co | de |   |                |            | er of<br>ds        | er of<br>es         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------|----------|----|----|----|----|----|-------|-------|------|----|---|----------------|------------|--------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D8 | D7 | D6 | D5 | D4 | Dз    | D2    | D1   | Do |   | adec<br>otatio | imal<br>on | Number of<br>words | Number of<br>cycles | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                      | LA n     | 0  | 1  | 0  | 1  | 1  | nз    | n2    | N1   | no | 0 | В              | n          | 1                  | 1                   | $(A) \leftarrow n$<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                      | TABP p   | 0  | 1  | 0  | 0  | 1  | рз    | p2    | p1   | po | 0 | 9              | р          | 1                  | З                   | $\begin{split} n &= 0 \text{ to } 15 \\ (SK(SP)) \leftarrow (PC) \\ (SP) \leftarrow (SP) + 1 \\ (PCH) \leftarrow p \text{ (Note)} \\ (PCL) \leftarrow (DR_2 - DR_0, A_3 - A_0) \\ \text{When URS=0,} \\ (B) \leftarrow (ROM(PC))_7 \text{ to } 4 \\ (A) \leftarrow (ROM(PC))_3 \text{ to } 0 \\ \text{When URS=1,} \\ (CY) \leftarrow (ROM(PC))_8 \\ (B) \leftarrow (ROM(PC))_7 \text{ to } 4 \\ (A) \leftarrow (ROM(RO))_7 \text{ to } 4 \\ (ROM($ |
| beration             | АМ       | 0  | 0  | 0  | 0  | 0  | 1     | 0     | 1    | 0  |   | 0              |            | 1                  | 1                   | $\begin{array}{l} (A) \leftarrow (ROM(PC))_{3 \text{ to } 0} \\ (SP) \leftarrow (SP) - 1 \\ (PC) \leftarrow (SK(SP)) \\ (A) \leftarrow (A) + (M(DP)) \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Arithmetic operation | AMC      | 0  | 0  | 0  | 0  | 0  | 1     | 0     | 1    | 1  | 0 | 0              | В          | 1                  | 1                   | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Arith                | A n      | 0  | 1  | 0  | 1  | 0  | ŊЗ    | N2    | N1   | no | 0 | A              | n          | 1                  | 1                   | (A) ← (A) + n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                      | SC       | 0  | 0  | 0  | 0  | 0  | 0     | 1     | 1    | 1  | 0 | 0              | 7          | 1                  | 1                   | $(CY) \leftarrow 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                      | RC       | 0  | 0  | 0  | 0  | 0  | 0     | 1     | 1    | 0  | 0 | 0              | 6          | 1                  | 1                   | $(CY) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                      | SZC      | 0  | 0  | 0  | 1  | 0  | 1     | 1     | 1    | 1  | 0 | 2              | F          | 1                  | 1                   | (CY) = 0 ?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                      | СМА      | 0  | 0  | 0  | 0  | 1  | 1     | 1     | 0    | 0  | 0 | 1              | С          | 1                  | 1                   | $(\overline{A}) \leftarrow (\overline{A})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                      | RAR      | 0  | 0  | 0  | 0  | 1  | 1     | 1     | 0    | 1  | 0 | 1              | D          | 1                  | 1                   | $\rightarrow$ CY $\rightarrow$ A3A2A1A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                      | LGOP     | 0  | 0  | 1  | 0  | 0  | 0     | 0     | 0    | 1  | 0 | 4              | 1          | 1                  | 1                   | Logic operation instruction XOR, OR, AND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Note: p is 0 to 15.



| Skip condition            | Carry flag CY | Detailed description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Continuous<br>description | -             | Loads the value n in the immediate field to register A.<br>When the LA instructions are continuously coded and executed, only the first LA instruction is executed<br>and other LA instructions coded continuously are skipped.                                                                                                                                                                                                                                                                                            |
|                           | 0/1           | Transfers bits 7 to 4 to register B and bits 3 to 0 to register A when URS flag is cleared to "0." These bits<br>7 to 0 are the ROM pattern in address (DR <sub>2</sub> DR <sub>1</sub> DR <sub>0</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> ) specified by registers A and D in<br>page p.<br>Transfers bit 8 of ROM pattern is transferred to flag CY when URS flag is set to "1" (after the URSC<br>instruction is executed).<br>(One of stack is used when the TABP p instruction is executed.) |
|                           |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| _                         | -             | Adds the contents of M(DP) to register A. Stores the result in register A. The contents of carry flag CY remains unchanged.                                                                                                                                                                                                                                                                                                                                                                                                |
| -                         | 0/1           | Adds the contents of M(DP) and carry flag CY to register A. Stores the result in register A and carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                             |
| Overflow = 0              | -             | Adds the value n in the immediate field to register A.<br>The contents of carry flag CY remains unchanged.<br>Skips the next instruction when there is no overflow as the result of operation.                                                                                                                                                                                                                                                                                                                             |
| -                         | 1             | Sets (1) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| -                         | 0             | Clears (0) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| (CY) = 0                  | -             | Skips the next instruction when the contents of carry flag CY is "0."                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| _                         | -             | Stores the one's complement for register A's contents in register A.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _                         | 0/1           | Rotates 1 bit of the contents of register A including the contents of carry flag CY to the right.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| _                         | _             | Executes the logic operation selected by logic operation selection register LO between the contents of register A and register E, and stores the result in register A.                                                                                                                                                                                                                                                                                                                                                     |

RENESAS

| Parameter               | r          | Instruction code |    |            |            |            |            |            | ode        |                |   |               | er of<br>ds | er of<br>es        |                     |                                     |  |  |
|-------------------------|------------|------------------|----|------------|------------|------------|------------|------------|------------|----------------|---|---------------|-------------|--------------------|---------------------|-------------------------------------|--|--|
| Type of instructions    | Mnemonic   | D8               | D7 | D6         | D5         | D4         | Dз         | D2         | D1         | Do             |   | adec<br>otati |             | Number of<br>words | Number of<br>cycles | Function                            |  |  |
|                         | SB j       | 0                | 0  | 1          | 0          | 1          | 1          | 1          | <b>j</b> 1 | jo             | 0 | 5             | C<br>+j     | 1                  | 1                   | (Mj(DP)) ← 1<br>j = 0 to 3          |  |  |
| Bit operation           | RB j       | 0                | 0  | 1          | 0          | 0          | 1          | 1          | j1         | jo             | 0 | 4             | C<br>+j     | 1                  | 1                   | (Mj(DP)) ← 0<br>j = 0 to 3          |  |  |
| Bit                     | SZB j      | 0                | 0  | 0          | 1          | 0          | 0          | 0          | j1         | jo             | 0 | 2             | j           | 1                  | 1                   | (Mj(DP)) = 0 ?<br>j = 0 to 3        |  |  |
| _                       | SEAM       | 0                | 0  | 0          | 1          | 0          | 0          | 1          | 1          | 0              | 0 | 2             | 6           | 1                  | 1                   | (A) = (M(DP)) ?                     |  |  |
| Comparison<br>operation | SEA n      | 0                | 0  | 0          | 1          | 0          | 0          | 1          | 0          | 1              | 0 | 2             | 5           | 2                  | 2                   | (A) = n ?<br>n = 0 to 15            |  |  |
| U U                     |            | 0                | 1  | 0          | 1          | 1          | <b>N</b> 3 | <b>n</b> 2 | N1         | no             | 0 | В             | n           |                    |                     |                                     |  |  |
|                         | Ва         | 1                | 1  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | аз         | <b>a</b> 2 | <b>a</b> 1 | <b>a</b> 0     | 1 | 8<br>+a       | а           | 1                  | 1                   | (PC∟) ← a6–a0                       |  |  |
|                         | BL p, a    | 0                | 0  | 0          | 1          | 1          | рз         | p2         | p1         | po             | 0 | 3             | р           | 2                  | 2                   | (РСн) ← р<br>(РСL) ← a6-a0          |  |  |
| eration                 |            | 1                | 1  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2 | a1         | <b>a</b> 0     | 1 | 8<br>+a       | а           |                    |                     | (Note)                              |  |  |
| Branch operation        | BA a       | 0                | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 1              | 0 | 0             | 1           | 2                  | 2                   | (PC∟) ← (a6–a4, A3–A0)              |  |  |
| Brai                    |            | 1                | 1  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | аз         | <b>a</b> 2 | aı         | <b>a</b> 0     | 1 | 8<br>+a       | а           |                    |                     |                                     |  |  |
|                         | BLA p, a   | 0                | 0  | 0          | 0          | 1          | 0          | 0          | 0          | 0              | 0 | 1             | 0           | 2                  | 2                   | (РСн) ← р<br>(РС∟) ← (а6–а4, А3–А₀) |  |  |
|                         | ia 0 to 15 | 1                | 1  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | рз         | p2         | рı         | p <sub>0</sub> | 1 | 8<br>+a       | р           |                    |                     | (Note)                              |  |  |

Note: p is 0 to 15.



| Skip condition             | Carry flag CY | Detailed description                                                                                                                                                      |
|----------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                          | -             | Sets (1) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                            |
| _                          | -             | Clears (0) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                          |
| (Mj(DP)) = 0<br>j = 0 to 3 | -             | Skips the next instruction when the contents of bit j (bit specified by the value j in the immediate field) of M(DP) is "0."                                              |
| (A) = (M(DP))              | -             | Skips the next instruction when the contents of register A is equal to the contents of M(DP).                                                                             |
| (A) = n<br>n = 0 to 15     | -             | Skips the next instruction when the contents of register A is equal to the value n in the immediate field.                                                                |
| -                          | -             | Branch within a page : Branches to address a in the identical page.                                                                                                       |
| _                          | _             | Branch out of a page : Branches to address a in page p.                                                                                                                   |
| _                          | _             | Branch within a page : Branches to address (ae as a A3 A2 A1 A0) determined by replacing the low-<br>order 4 bits of the address a in the identical page with register A. |
| _                          | -             | Branch out of a page : Branches to address (ae as a4 A3 A2 A1 A0) determined by replacing the low-<br>order 4 bits of the address a in page p with register A.            |



| Parameter            |           | Instruction code |    |            |            |            |            |            |            | de         |   |              |              | er of<br>ds<br>er of |                     | α                                                                                                                                                                                                                                     |  |  |  |  |
|----------------------|-----------|------------------|----|------------|------------|------------|------------|------------|------------|------------|---|--------------|--------------|----------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Type of instructions | Mnemonic  | D8               | D7 | D6         | D5         | D4         | Dз         | D2         | D1         | Do         |   | ade<br>otati | cimal<br>ion | Number of<br>words   | Number of<br>cycles | Function                                                                                                                                                                                                                              |  |  |  |  |
|                      | BM a      | 1                | 0  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | аз         | <b>a</b> 2 | <b>a</b> 1 | <b>a</b> 0 | 1 | а            | а            | 1                    | 1                   | $(SK(SP)) \leftarrow (PC)$<br>$(SP) \leftarrow (SP) + 1$<br>$(PCH) \leftarrow 2$<br>$(PCL) \leftarrow a_6-a_0$                                                                                                                        |  |  |  |  |
| peration             | BML p, a  | 0                | 0  | 1          | 1          | 1          | рз         | p2         | p1         | p0         | 0 | 7            | р            | 2                    | 2                   | $(SK(SP)) \leftarrow (PC)$<br>$(SP) \leftarrow (SP) + 1$<br>$(PCH) \leftarrow p$                                                                                                                                                      |  |  |  |  |
| Subroutine operation |           | 1                | 0  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | <b>a</b> 3 | <b>a</b> 2 | <b>a</b> 1 | ao         | 1 | а            | а            |                      |                     | $(PCL) \leftarrow a_{6}-a_{0}$<br>(Note)                                                                                                                                                                                              |  |  |  |  |
| Su                   | BMLA p, a | 0                | 0  | 1          | 0          | 1          | 0          | 0          | 0          | 0          | 0 | 5            | 0            | 2                    | 2                   | $(SK(SP)) \leftarrow (PC)$<br>$(SP) \leftarrow (SP) + 1$                                                                                                                                                                              |  |  |  |  |
|                      |           | 1                | 0  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | рз         | p2         | рı         | po         | 1 | а            | р            |                      |                     | (PCH) ← p<br>(PCL) ← (a6–a4, A3–A0)<br>(Note)                                                                                                                                                                                         |  |  |  |  |
| peration             | RT        | 0                | 0  | 1          | 0          | 0          | 0          | 1          | 0          | 0          | 0 | 4            | 4            | 1                    | 2                   | $(SP) \leftarrow (SP) - 1$<br>$(PC) \leftarrow (SK(SP))$                                                                                                                                                                              |  |  |  |  |
| Return operation     | RTS       | 0                | 0  | 1          | 0          | 0          | 0          | 1          | 0          | 1          | 0 | 4            | 5            | 1                    | 2                   | $(SP) \leftarrow (SP) - 1$<br>$(PC) \leftarrow (SK(SP))$                                                                                                                                                                              |  |  |  |  |
|                      | T1AB      | 0                | 0  | 1          | 0          | 0          | 0          | 1          | 1          | 1          | 0 | 4            | 7            | 1                    | 1                   | at timer 1 stop (V10=0)<br>(R17-R14) $\leftarrow$ (B), (R13-R10) $\leftarrow$ (A)<br>(T17-T14) $\leftarrow$ (B), (T13-T10) $\leftarrow$ (A)<br>at timer 1 operating (V10=1)<br>(R17-R14) $\leftarrow$ (B), (R13-R10) $\leftarrow$ (A) |  |  |  |  |
| Ę                    | TAB1      | 0                | 0  | 1          | 0          | 1          | 0          | 1          | 1          | 1          | 0 | 5            | 7            | 1                    | 1                   |                                                                                                                                                                                                                                       |  |  |  |  |
| peratic              | TV1A      | 0                | 0  | 1          | 0          | 1          | 1          | 0          | 1          | 1          | 0 | 5            | В            | 1                    | 1                   | $(V12-V10) \leftarrow (A2-A0)$                                                                                                                                                                                                        |  |  |  |  |
| Timer operation      | SNZT1     | 0                | 0  | 1          | 0          | 0          | 0          | 0          | 1          | 0          | 0 | 4            | 2            | 1                    | 1                   | (T1F) = 1 ?<br>(T1F) ← 0                                                                                                                                                                                                              |  |  |  |  |
|                      | T2AB      | 0                | 1  | 0          | 0          | 0          | 1          | 0          | 0          | 0          | 0 | 8            | 8            | 1                    | 1                   | $(R2L7-R2L4) \leftarrow (B)$<br>$(R2L3-R2L0) \leftarrow (A)$<br>$(T27-T24) \leftarrow (B),$<br>$(T23-T20) \leftarrow (A)$                                                                                                             |  |  |  |  |

Note: p is 0 to 15.



| Skip condition      | Carry flag CY | Detailed description                                                                                                                                                                                                                                   |
|---------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                   | -             | Call the subroutine in page 2 : Calls the subroutine at address a in page 2.                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                                                                                        |
| -                   | -             | Call the subroutine : Calls the subroutine at address a in page p.                                                                                                                                                                                     |
| _                   | -             | Call the subroutine : Calls the subroutine at address (a <sub>6</sub> a <sub>5</sub> a <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> ) determined by replacing the low-order 4 bits of address a in page p with register A. |
| _                   | -             | Returns from subroutine to the routine called the subroutine.                                                                                                                                                                                          |
| Skip at uncondition | -             | Returns from subroutine to the routine called the subroutine, and skips the next instruction at uncondition.                                                                                                                                           |
| -                   | -             | At timer 1 stop (V1 $_0$ = 0), transfers the contents of register A and register B to timer 1 and reload register R1.                                                                                                                                  |
|                     |               | At timer 1 operating (V1 <sub>0</sub> = 1), transfers the contents of register A and register B to reload register R1.                                                                                                                                 |
| -                   | -             | Transfers the contents of timer 1 to registers A and B.                                                                                                                                                                                                |
| -                   | -             | Transfers the contents of register A to registers V1.                                                                                                                                                                                                  |
| (T1F) = 1           | -             | Clears T1F flag and skips the next instruction when the contents of T1F flag is "1."                                                                                                                                                                   |
|                     | -             | Transfers the contents of register A and register B to timer 2 and reload register R2L.                                                                                                                                                                |
| L                   | 1             | 1                                                                                                                                                                                                                                                      |



| Parameter                         |          | Instruction code |    |    |    |    |    |    |    |    |   |               |             | er of<br>ds        | er of<br>es      | n<br>D                                                                   |  |  |  |  |
|-----------------------------------|----------|------------------|----|----|----|----|----|----|----|----|---|---------------|-------------|--------------------|------------------|--------------------------------------------------------------------------|--|--|--|--|
| Type of instructions              | Mnemonic | D8               | D7 | D6 | D5 | D4 | D3 | D2 | D1 | Do |   | adeo<br>otati | cimal<br>on | Number of<br>words | Number of cycles | Function                                                                 |  |  |  |  |
|                                   | TAB2     | 0                | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 4             | 0           | 1                  | 1                | (B) ← (T27–T24), (A) ← (T23–T20)                                         |  |  |  |  |
|                                   | TV2A     | 0                | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | 0 | 5             | А           | 1                  | 1                | (V23−V20) ← (A3−A0)                                                      |  |  |  |  |
| eration                           | SNZT2    | 0                | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 0 | 5             | 2           | 1                  | 1                | (T2F) = 1 ?<br>(T2F) ← 0                                                 |  |  |  |  |
| Timer operation                   | T2HAB    | 0                | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0 | 8             | 9           | 1                  | 1                | (R2H7–R2H4) ← (B)<br>(R2H3–R2H0) ← (A)                                   |  |  |  |  |
|                                   | T2R2L    | 0                | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 0 | 5             | 3           | 1                  | 1                | $(T27-T24) \leftarrow (R2L7-R2L4)$<br>$(T23-T20) \leftarrow (R2L3-R2L0)$ |  |  |  |  |
| ve<br>ation                       | SCAR     | 0                | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 0 | 8             | 7           | 1                  | 1                | (CAR) ← 1                                                                |  |  |  |  |
| Carrier wave<br>control operation | RCAR     | 0                | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 0 | 8             | 6           | 1                  | 1                | $(CAR) \leftarrow 0$                                                     |  |  |  |  |
|                                   | CLD      | 0                | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 0 | 1             | 1           | 1                  | 1                | $(D) \gets 0$                                                            |  |  |  |  |
|                                   | RD       | 0                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0 | 1             | 4           | 1                  | 1                | $(D(Y)) \leftarrow 0$<br>(Y) = 0  to  7                                  |  |  |  |  |
|                                   | SD       | 0                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 0 | 1             | 5           | 1                  | 1                | $(D(Y)) \leftarrow 1$<br>(Y) = 0 to 7                                    |  |  |  |  |
|                                   | SZD      | 0                | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 0 | 2             | 4           | 2                  | 2                | (D(Y)) = 0 ?                                                             |  |  |  |  |
| ration                            |          | 0                | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 0 | 2             | В           |                    |                  | (Y) = 4  to  7                                                           |  |  |  |  |
| Input/Output operation            | OEA      | 0                | 1  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0 | 8             | 4           | 1                  | 1                | (E1, E0) ← (A1, A0)                                                      |  |  |  |  |
| ut/Outp                           | IAE      | 0                | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 0  | 0 | 5             | 6           | 1                  | 1                | $(A_2-A_0) \leftarrow (E_2-E_0)$                                         |  |  |  |  |
| lnp                               | OGA      | 0                | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 8             | 0           | 1                  | 1                | $(G) \gets (A)$                                                          |  |  |  |  |
|                                   | IAG      | 0                | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0 | 2             | 8           | 1                  | 1                | $(A) \gets (G)$                                                          |  |  |  |  |
|                                   |          |                  |    |    |    |    |    |    |    |    |   |               |             |                    |                  |                                                                          |  |  |  |  |
|                                   |          |                  |    |    |    |    |    |    |    |    |   |               |             |                    |                  |                                                                          |  |  |  |  |
|                                   |          |                  |    |    |    |    |    |    |    |    |   |               |             |                    |                  |                                                                          |  |  |  |  |



| Skip condition             | Carry flag CY | Detailed description                                                                 |
|----------------------------|---------------|--------------------------------------------------------------------------------------|
| -                          | -             | Transfers the contents of timer 2 to registers A and B.                              |
| -                          | _             | Transfers the contents of register A to registers V2.                                |
| (T2F) = 1                  | -             | Clears T2F flag and skips the next instruction when the contents of T2F flag is "1." |
| _                          | _             | Transfers the contents of register A and register B to reload register R2H.          |
| -                          | _             | Transfers the contents of reload register R2L to timer 2.                            |
| _                          | _             | Sets (1) to port CARR output flag (CAR).                                             |
| _                          | _             | Clears (0) to port CARR output flag (CAR).                                           |
|                            |               |                                                                                      |
| _                          | _             | Clears (0) to port D (high-impedance state).                                         |
| _                          | _             | Clears (0) to a bit of port D specified by register Y (high-impedance state).        |
| _                          | _             | Sets (1) to a bit of port D specified by register Y.                                 |
| (D(Y)) = 0<br>(Y) = 4 to 7 | _             | Skips the next instruction when a bit of port D specified by register Y is "0."      |
| _                          | _             | Outputs the contents of register A to port E.                                        |
| _                          | _             | Transfers the contents of port E to register A.                                      |
| _                          | _             | Outputs the contents of register A to port G.                                        |
| _                          | _             | Transfers the contents of port G to register A.                                      |
|                            |               |                                                                                      |
|                            |               |                                                                                      |
|                            |               |                                                                                      |
| L                          |               | 1                                                                                    |



| Parameter            |          | Instruction code |    |    |    |    |    |    | de |    |   |               | rds<br>ber of<br>ber of<br>les |                    | 3                   |                                  |  |  |  |
|----------------------|----------|------------------|----|----|----|----|----|----|----|----|---|---------------|--------------------------------|--------------------|---------------------|----------------------------------|--|--|--|
| Type of instructions | Mnemonic | D8               | D7 | D6 | D5 | D4 | D3 | D2 | D1 | Do |   | adeo<br>otati | cimal<br>on                    | Number of<br>words | Number of<br>cycles | Function                         |  |  |  |
|                      | NOP      | 0                | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0             | 0                              | 1                  | 1                   | $(PC) \leftarrow (PC) + 1$       |  |  |  |
|                      | POF      | 0                | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 0 | 0             | D                              | 1                  | 1                   | RAM back-up                      |  |  |  |
|                      | SNZP     | 0                | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 0 | 0             | 3                              | 1                  | 1                   | (P) = 1 ?                        |  |  |  |
| Other operation      | ССК      | 0                | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 0 | 5             | 9                              | 1                  | 1                   | STCK changes to f(XIN)           |  |  |  |
| Other                | TLOA     | 0                | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0 | 5             | 8                              | 1                  | 1                   | $(LO1, LO0) \leftarrow (A1, A0)$ |  |  |  |
|                      | URSC     | 0                | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0 | 8             | 2                              | 1                  | 1                   | (URS) ← 1                        |  |  |  |
|                      | TPU0A    | 0                | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0 | 8             | F                              | 1                  | 1                   | $(PU03-PU00) \leftarrow (A3-A0)$ |  |  |  |
|                      | TPU1A    | 0                | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0 | 8             | Е                              | 1                  | 1                   | (PU13–PU10) ← (A3–A0)            |  |  |  |
|                      | WRST     | 0                | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0 | 0             | F                              | 1                  | 1                   | $(WDF1) \leftarrow 0$            |  |  |  |
|                      |          |                  |    |    |    |    |    |    |    |    |   |               |                                |                    |                     |                                  |  |  |  |
|                      |          |                  |    |    |    |    |    |    |    |    |   |               |                                |                    |                     |                                  |  |  |  |



| Skip condition | Carry flag CY | Detailed description                                                                                      |
|----------------|---------------|-----------------------------------------------------------------------------------------------------------|
| -              | -             | No operation                                                                                              |
| _              | -             | Puts the system in RAM back-up state.                                                                     |
| (P) = 1        | -             | Skips the next instruction when P flag is "1."<br>After skipping, P flag remains unchanged.               |
| -              | -             | System clock (STCK) changes to f(XIN) from f(XIN)/8. Execute this CCK instruction at address 0 in page 0. |
| -              | -             | Transfers the contents of register A to the logic operation selection register LO.                        |
| -              | -             | Sets the most significant ROM code reference enable flag (URS) to "1."                                    |
| _              | -             | Transfers the contents of register A to register PU0.                                                     |
| -              | -             | Transfers the contents of register A to register PU1.                                                     |
| -              | -             | Initializes the watchdog timer flag (WDF1).                                                               |
|                |               |                                                                                                           |
|                |               |                                                                                                           |
|                |               |                                                                                                           |
|                |               |                                                                                                           |
|                |               |                                                                                                           |
|                |               |                                                                                                           |
|                |               |                                                                                                           |
|                |               |                                                                                                           |
|                |               |                                                                                                           |



|      | 1100  | 1101  |       |          |       |         |         | -         |       |       | 1          | 1       |          |             |             |             | 1           | -              |                |
|------|-------|-------|-------|----------|-------|---------|---------|-----------|-------|-------|------------|---------|----------|-------------|-------------|-------------|-------------|----------------|----------------|
|      | D8-D4 | 00000 | 00001 | 00010    | 00011 | 00100   | 00101   | 00110     | 00111 | 01000 | 01001      | 01010   | 01011    | 01100       | 01101       | 01110       | 01111       | 10000<br>10111 | 11000<br>11111 |
| D3-  | Hex.  | 00    | 01    | 02       | 03    | 04      | 05      | 06        | 07    | 08    | 09         | 0A      | 0B       | 0C          | 0D          | 0E          | 0F          | 10–17          | 18–1F          |
| 0000 | 0     | NOP   | BLA   | SZB<br>0 | BL    | TAB2    | BMLA    | XAM<br>0  | BML   | OGA   | TABP<br>0  | A<br>0  | LA<br>0  | LXY<br>0,0  | LXY<br>1,0  | LXY<br>2,0  | LXY<br>3,0  | BM             | в              |
| 0001 | 1     | BA    | CLD   | SZB<br>1 | BL    | LGOP    | _       | XAM<br>1  | BML   | _     | TABP<br>1  | A<br>1  | LA<br>1  | LXY<br>0,1  | LXY<br>1,1  | LXY<br>2,1  | LXY<br>3,1  | BM             | в              |
| 0010 | 2     | _     | _     | SZB<br>2 | BL    | SNZT1   | SNZT2   | XAM<br>2  | BML   | URSC  | TABP<br>2  | A<br>2  | LA<br>2  | LXY<br>0,2  | LXY<br>1,2  | LXY<br>2,2  | LXY<br>3,2  | BM             | в              |
| 0011 | 3     | SNZP  | INY   | SZB<br>3 | BL    | _       | T2R2L   | XAM<br>3  | BML   | _     | TABP<br>3  | A<br>3  | LA<br>3  | LXY<br>0,3  | LXY<br>1,3  | LXY<br>2,3  | LXY<br>3,3  | BM             | в              |
| 0100 | 4     | _     | RD    | SZD      | BL    | RT      | _       | TAM<br>0  | BML   | OEA   | TABP<br>4  | A<br>4  | LA<br>4  | LXY<br>0,4  | LXY<br>1,4  | LXY<br>2,4  | LXY<br>3,4  | BM             | в              |
| 0101 | 5     | _     | SD    | SEAn     | BL    | RTS     | _       | TAM<br>1  | BML   | _     | TABP<br>5  | A<br>5  | LA<br>5  | LXY<br>0,5  | LXY<br>1,5  | LXY<br>2,5  | LXY<br>3,5  | BM             | в              |
| 0110 | 6     | RC    | _     | SEAM     | BL    | _       | IAE     | TAM<br>2  | BML   | RCAR  | TABP<br>6  | A<br>6  | LA<br>6  | LXY<br>0,6  | LXY<br>1,6  | LXY<br>2,6  | LXY<br>3,6  | BM             | в              |
| 0111 | 7     | SC    | DEY   | _        | BL    | T1AB    | TAB1    | TAM<br>3  | BML   | SCAR  | TABP<br>7  | A<br>7  | LA<br>7  | LXY<br>0,7  | LXY<br>1,7  | LXY<br>2,7  | LXY<br>3,7  | BM             | в              |
| 1000 | 8     |       | _     | IAG      | BL    | _       | TLOA    | XAMI<br>0 | BML   | T2AB  | TABP<br>8  | A<br>8  | LA<br>8  | LXY<br>0,8  | LXY<br>1,8  | LXY<br>2,8  | LXY<br>3,8  | BM             | в              |
| 1001 | 9     |       | —     | TDA      | BL    | _       | сск     | XAMI<br>1 | BML   | T2HAB | TABP<br>9  | A<br>9  | LA<br>9  | LXY<br>0,9  | LXY<br>1,9  | LXY<br>2,9  | LXY<br>3,9  | BM             | В              |
| 1010 | А     | AM    | TEAB  | TABE     | BL    | _       | TV2A    | XAMI<br>2 | BML   | _     | TABP<br>10 | A<br>10 | LA<br>10 | LXY<br>0,10 | LXY<br>1,10 | LXY<br>2,10 | LXY<br>3,10 | BM             | в              |
| 1011 | В     | AMC   | _     | _        | BL    | _       | TV1A    | XAMI<br>3 | BML   | _     | TABP<br>11 | A<br>11 | LA<br>11 | LXY<br>011  | LXY<br>1,11 | LXY<br>2,11 | LXY<br>3,11 | BM             | в              |
| 1100 | с     | TYA   | СМА   | _        | BL    | RB<br>0 | SB<br>0 | XAMD<br>0 | BML   | _     | TABP<br>12 | A<br>12 | LA<br>12 | LXY<br>0,12 | LXY<br>1,12 | LXY<br>2,12 | LXY<br>3,12 | BM             | в              |
| 1101 | D     | POF   | RAR   |          | BL    | RB<br>1 | SB<br>1 | XAMD<br>1 | BML   | _     | TABP<br>13 | A<br>13 | LA<br>13 | LXY<br>0,13 | LXY<br>1,13 | LXY<br>2,13 | LXY<br>3,13 | BM             | В              |
| 1110 | E     | ТВА   | ТАВ   |          | BL    | RB<br>2 | SB<br>2 | XAMD<br>2 | BML   | TPU1A | TABP<br>14 | A<br>14 | LA<br>14 | LXY<br>0,14 | LXY<br>1,14 | LXY<br>2,14 | LXY<br>3,14 | BM             | в              |
| 1111 | F     | WRST  | TAY   | SZC      | BL    | RB<br>3 | SB<br>3 | XAMD<br>3 | BML   | TPU0A | TABP<br>15 | A<br>15 | LA<br>15 | LXY<br>0,15 | LXY<br>1,15 | LXY<br>2,15 | LXY<br>3,15 | BM             | в              |

INSTRUCTION CODE TABLE

The above table shows the relationship between machine language codes and machine language instructions. D3–D0 show the low-order 4 bits of the machine language code, and D8–D4 show the high-order 5 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use the code marked "–."

The codes for the second word of a two-word instruction are described below.

|      | т | h         | ما ، ب ب م م ما |
|------|---|-----------|-----------------|
|      |   | he second | a word          |
| BL   | 1 | 1 a a a   | aaaa            |
| BML  | 1 | 0 a a a   | aaaa            |
| BA   | 1 | 1 a a a   | aaaa            |
| BLA  | 1 | 1 a a a   | рррр            |
| BMLA | 1 | 0 a a a   | рррр            |
| SEA  | 0 | 1011      | nnnn            |
| SZD  | 0 | 0010      | 1011            |



# **REGISTER STRUCTURE**

|   | Timer control register V1                |                     | at reset : 0002 |                                           | at RAM back-up : 0002 | W |  |
|---|------------------------------------------|---------------------|-----------------|-------------------------------------------|-----------------------|---|--|
|   | V12 Carrier wave output auto-control bit |                     | 0               | Auto-control output by timer 1 is invalid |                       |   |  |
| V |                                          |                     | 1               | Auto-control output by timer 1 is valid   |                       |   |  |
|   | V11 Timer 1 count source selection bit   |                     | 0               | Carrier wave outpu                        | t (CARRY)             |   |  |
| V |                                          |                     | 1               | Bit 5 of watchdog ti                      | imer (WDT)            |   |  |
|   |                                          |                     | 0               | Stop (Timer 1 state                       | e retained)           |   |  |
| V | V10                                      | Timer 1 control bit | 1               | Operating                                 |                       |   |  |

| Timer control register V2 |                                              | at reset : 00002 |                                          | at RAM back-up : 00002                                             | W |  |  |
|---------------------------|----------------------------------------------|------------------|------------------------------------------|--------------------------------------------------------------------|---|--|--|
| V23                       | Carrier wave "H" interval expansion hit      | 0                | To expand "H" inte                       | To expand "H" interval is invalid                                  |   |  |  |
| VZ3                       | Carrier wave "H" interval expansion bit      | 1                | To expand "H" inte                       | To expand "H" interval is valid (when V2 <sub>2</sub> =1 selected) |   |  |  |
| 1/2-                      |                                              |                  | Carrier wave generation function invalid |                                                                    |   |  |  |
| V22                       | Carrier wave generation function control bit | 1                | Carrier wave gene                        | ration function valid                                              |   |  |  |
| 1/0.                      | Timer 2 count course calection hit           | 0                | f(XIN)                                   |                                                                    |   |  |  |
| VZ1                       | V21 Timer 2 count source selection bit       |                  | f(XIN)/2                                 |                                                                    |   |  |  |
| 1/0-                      |                                              |                  | Stop (Timer 2 state                      | e retained)                                                        |   |  |  |
| V20                       | Timer 2 control bit                          | 1                | Operating                                |                                                                    |   |  |  |

| Logic operation selection register LO |                                       | at reset : 002  |                 | t reset : 002                      | at RAM back-up : 002     | W |
|---------------------------------------|---------------------------------------|-----------------|-----------------|------------------------------------|--------------------------|---|
|                                       |                                       | LO <sub>1</sub> | LO <sub>0</sub> |                                    | Logic operation function |   |
| LO1                                   | LO1<br>Logic operation selection bits |                 | 0               | Exclusive logic OR operation (XOR) |                          |   |
|                                       |                                       |                 | 1               | OR operation (OR)                  |                          |   |
| LOo                                   |                                       |                 | 0               | AND operation (AND)                |                          |   |
|                                       |                                       | 1               | 1               | Not available                      |                          |   |

| Pull-down control register PU0 |                                                                    | at                                                  | reset : 00002                                   | at RAM back-up : state retained | W |
|--------------------------------|--------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|---------------------------------|---|
| DI IOa                         | Ports G <sub>2</sub> , G <sub>3</sub> pull-down transistor control | 0                                                   | Pull-down transisto                             | r OFF, key-on wakeup invalid    |   |
| PU03 bit                       |                                                                    |                                                     | Pull-down transistor ON, key-on wakeup valid    |                                 |   |
| PU02                           | Ports G <sub>0</sub> , G <sub>1</sub> pull-down transistor control | I 0 Pull-down transistor OFF, key-on wakeup invalid |                                                 |                                 |   |
| P002                           | bit                                                                | 1                                                   | Pull-down transisto                             | r ON, key-on wakeup valid       |   |
| PU01                           | Port Ex pull down transistor control bit                           | 0                                                   | Pull-down transisto                             | r OFF, key-on wakeup invalid    |   |
|                                | Port E <sub>1</sub> pull-down transistor control bit               | 1                                                   | Pull-down transisto                             | r ON, key-on wakeup valid       |   |
| PU00                           | Port Fo pull down transistor control bit                           | 0                                                   | Pull-down transistor OFF, key-on wakeup invalid |                                 |   |
| F 000                          | Port E <sub>0</sub> pull-down transistor control bit               | 1                                                   | Pull-down transisto                             | r ON, key-on wakeup valid       |   |

| Pull-down control register PU1 |                                                      | at reset : 00002 |                                                 | at RAM back-up : state retained | W |
|--------------------------------|------------------------------------------------------|------------------|-------------------------------------------------|---------------------------------|---|
| PU13                           |                                                      | 0                | Pull-down transisto                             | r OFF, key-on wakeup invalid    |   |
| P013                           | Port D7 pull-down transistor control bit             | 1                | Pull-down transistor ON, key-on wakeup valid    |                                 |   |
| PU12                           |                                                      |                  | Pull-down transistor OFF, key-on wakeup invalid |                                 |   |
| P012                           | Port D <sub>6</sub> pull-down transistor control bit | 1                | Pull-down transisto                             | r ON, key-on wakeup valid       |   |
|                                | Port Dr. null down transistor control bit            | 0                | Pull-down transisto                             | r OFF, key-on wakeup invalid    |   |
| PUII                           | PU11 Port D5 pull-down transistor control bit        |                  | Pull-down transisto                             | r ON, key-on wakeup valid       |   |
| PU10                           | Port Dr null down transistor control bit             | 0                | Pull-down transistor OFF, key-on wakeup invalid |                                 |   |
| F010                           | Port D4 pull-down transistor control bit             | 1                | Pull-down transisto                             | r ON, key-on wakeup valid       |   |



## **ABSOLUTE MAXIMUM RATINGS**

| Symbol | Parameter                   | Conditions | Ratings         | Unit |
|--------|-----------------------------|------------|-----------------|------|
| Vdd    | Supply voltage              |            | –0.3 to 5       | V    |
| Vi     | Input voltage               |            | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage              |            | -0.3 to VDD+0.3 | V    |
| Pd     | Power dissipation           | Ta = 25 °C | 300             | mW   |
| Topr   | Operating temperature range |            | -20 to 85       | °C   |
| Tstg   | Storage temperature range   |            | -40 to 125      | °C   |

### **RECOMMENDED OPERATING CONDITIONS**

 $(Ta = -20 \degree C \text{ to } 85 \degree C, VDD = 1.8 V \text{ to } 3.6 V, \text{ unless otherwise noted})$ 

| Cumphiel              |                                            |                                    |                                 |        | Unit |        |      |
|-----------------------|--------------------------------------------|------------------------------------|---------------------------------|--------|------|--------|------|
| Symbol                |                                            |                                    | Conditions                      | Min.   | Тур. | Max.   | Unit |
| Vdd                   | Supply voltage                             |                                    |                                 | 1.8    |      | 3.6    | V    |
| Vram                  | RAM back-up voltage (a                     | t RAM back-up mode)                |                                 | 1.1    |      | 3.6    | V    |
| Vss                   | Supply voltage                             |                                    |                                 |        | 0    |        | V    |
| Vін                   | "H" level input voltage Po                 | orts D4–D7, E, G                   | Vdd = 3.0 V                     | 0.7Vdd |      | Vdd    | V    |
| Vін                   | "H" level input voltage X                  | N                                  | Vdd = 3.0 V                     | 0.8Vdd |      | Vdd    | V    |
| Vil                   | "L" level input voltage Po                 | orts D4–D7, E, G                   | Vdd = 3.0 V                     | 0      |      | 0.2Vdd | V    |
| Vil                   | "L" level input voltage Xi                 | N                                  | Vdd = 3.0 V                     | 0      |      | 0.2Vdd | V    |
| loн(peak)             | "H" level peak output cur                  | rent Ports D, E1, G                | Vdd = 3.0 V                     |        |      | -4     | mA   |
| loн(peak)             | "H" level peak output cur                  | rent Port Eo                       | Vdd = 3.0 V                     |        |      | -24    | mA   |
| loн(peak)             | "H" level peak output current CARR         |                                    | VDD = 3.0 V                     |        |      | -20    | mA   |
| loL(peak)             | "L" level peak output cur                  | rent CARR                          | Vdd = 3.0 V                     |        |      | 4      | mA   |
| Іон(avg)              | "H" level average output                   | current Ports D, E1, G             | VDD = 3.0 V                     |        |      | -2     | mA   |
| Іон(avg)              | "H" level average output                   | current Port Eo                    | Vdd = 3.0 V                     |        |      | -12    | mA   |
| Іон(avg)              | "H" level average output                   | current CARR                       | Vdd = 3.0 V                     |        |      | -10    | mA   |
| lo <sub>L</sub> (avg) | "L" level average output                   | current CARR                       | Vdd = 3.0 V                     |        |      | 2      | mA   |
| f(Xin)                | System clock frequency                     | when STCK = $f(X_{IN})/8$ selected | Ceramic resonance               |        |      | 4      | MHz  |
|                       |                                            | when $STCK = f(X_{IN})$ selected   | Ceramic resonance               |        |      | 500    | kHz  |
| Vdet                  | Voltage drop detection c                   | ircuit detection voltage           |                                 | 1.10   |      | 1.80   | V    |
|                       |                                            |                                    | Ta=25 °C                        | 1.40   | 1.50 | 1.56   | 1    |
| Tdet                  | Voltage drop detection circuit low voltage |                                    | When supply voltage passes      |        | 0.2  | 1.2    | ms   |
|                       | determination time                         |                                    | the detected voltage at ±50V/s. |        |      |        |      |
| TPON                  | Power-on reset circuit va                  | alid power source rising time      | VDD = 0 to 2.2 V                |        |      | 1      | ms   |

Note: The average output current ratings are the average current value during 100 ms.



## ELECTRICAL CHARACTERISTICS

(Ta = -20 °C to 85 °C, VDD = 3 V, unless otherwise noted)

| Cumhal           | Deremeter                                      | Test senditions                   |      | Unit |      |      |
|------------------|------------------------------------------------|-----------------------------------|------|------|------|------|
| Symbol Parameter |                                                | Test conditions                   | Min. | Тур. | Max. | Unit |
| Vol              | "L" level output voltage Port CARR             | lo∟ = 2 mA                        |      |      | 0.9  | V    |
| Vol              | "L" level output voltage Хоит                  | lo∟ = 0.2 mA                      |      |      | 0.9  | V    |
| Vон              | "H" level output voltage Ports D, E1, G        | Іон = –2 mA                       | 2.1  |      |      | V    |
| Vон              | "H" level output voltage Port Eo               | Іон = –12 mA                      | 1.5  |      |      | V    |
| Vон              | "H" level output voltage CARR                  | Іон = –10 mA                      | 1.0  |      |      | V    |
| Vон              | "H" level output voltage Хоит                  | Iон = -0.2 mA                     | 2.1  |      |      | V    |
| lı∟              | "L" level input current Ports D4–D7, E, G      | VI = VSS                          |      |      | -1   | μA   |
| Ін               | "H" level input current Ports E0, E1           | VI = VDD                          |      |      | 1    | μA   |
|                  |                                                | Pull-down transistor in off-state |      |      |      |      |
| loz              | Output current at off-state Ports D, E0, E1, G | Vo = Vss                          |      |      | -1   | μΑ   |
| ldd              | Supply current (when operating)                | $f(X_{IN}) = 4.0 \text{ MHz}$     |      | 400  | 800  | μA   |
|                  |                                                | f(XIN) = 500 kHz                  |      | 250  | 500  | μA   |
|                  | Supply current (at RAM back-up)                |                                   |      | 1    | 3    | μA   |
|                  |                                                | Ta = 25 °C                        |      | 0.1  | 0.5  | μA   |
| Rрн              | Pull-down resistor value Ports D4-D7, E, G     | VDD = 3 V, VI = 3 V               | 75   | 150  | 300  | kΩ   |
| Rosc             | Feedback resistor value between XIN-XOUT       |                                   | 700  |      | 3200 | kΩ   |

### BASIC TIMING DIAGRAM

| Parameter            | Machine cycle<br>Pin name | Mi | М | i+1 |   |
|----------------------|---------------------------|----|---|-----|---|
| System clock         | STCK                      |    |   |     |   |
| Ports D, E, G output | D0–D7,E0,E1<br>G0–G3      | X  |   |     | X |
| Ports D, E, G input  | D4–D7<br>E0–E2<br>G0–G3   |    |   | ×   |   |



### **PACKAGE OUTLINE**





# **REVISION HISTORY**

# 4283 Group Data Sheet

| Rev. | Date          |               | Description                                      |
|------|---------------|---------------|--------------------------------------------------|
|      |               | Page          | Summary                                          |
| 1.00 | Jan. 07, 2005 | _             | First edition issued.                            |
| 1.01 | Mar. 20, 2006 | 24            | The followings of LIST OF PRECAUTIONS revised.   |
|      | ,             |               | (12)Overvoltage $\rightarrow$ (12)QzROM revised. |
|      |               |               | (13)Notes On ROM Code Protect added.             |
|      |               | $\rightarrow$ | Pages 27, 38, 52-55: SNZT1 and SNZT2 revised.    |
|      |               | 62            | Package outline revised.                         |
|      |               | 02            | Tackage outline revised.                         |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
|      |               |               |                                                  |
| 1    |               |               |                                                  |
| 1    |               |               |                                                  |
| 1    |               |               |                                                  |
| 1    |               |               |                                                  |
| 1    |               |               |                                                  |
| 1    |               |               |                                                  |
| L    |               |               |                                                  |

# Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to

- Nonine page (intp://www.renessas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or ther loss resulting from the information contained herein.
  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

### http://www.renesas.com