

# V850ES/JF3-L, RX231 Group

# V850ES/JF3-L to RX231 Migration Guide

## Introduction

This application note describes key points to consider when migrating from the V850ES/JF3-L to the RX231 Group, as well as points of difference between the two groups. For detailed information on the various functions, refer to the latest User's Manual: Hardware of each product.

The descriptions in this document use the specifications of the  $\mu$ PD70F3736 as representative of the V850ES/JF3-L. Other V850ES/JF3-L products have somewhat different specifications for memory capacity, but their functions are equivalent to those of the  $\mu$ PD70F3736. Therefore this document applies to them as well. In addition, the specifications of the R5F52318A (chip version A) are used as representative of the RX231 Group.

Note that the RX231 Group supports use of a variety of drivers and middleware (Firmware Integration Technology) and the driver generator tool (included with Smart Configurator), which helps to reduce the software development burden.



## Contents

| 1. Overview                                           | 5  |
|-------------------------------------------------------|----|
| 1.1 Product Lineup                                    | 5  |
| 1.2 Substitutable and Non-substitutable Functions     | 5  |
| 2. On-Chip Functions                                  | 6  |
| 2.1 CPU Functions                                     |    |
| 2.1.1 Comparative Specifications                      | 6  |
| 2.1.2 Memory Map                                      |    |
| 2.2 Port Functions                                    |    |
| 2.2.1 Comparative Specifications                      | 8  |
| 2.2.2 Usage Note                                      |    |
| 2.2.2.1 Unimplemented Ports                           | 8  |
| 2.3 External Bus Control Functions                    | 9  |
| 2.3.1 Comparative Specifications                      | 9  |
| 2.4 Clock Generator                                   | 10 |
| 2.4.1 Comparative Specifications                      | 10 |
| 2.4.2 Usage Notes                                     | 10 |
| 2.4.2.1 Usage Note Regarding Clock Generation Circuit | 10 |
| 2.4.2.2 Oscillation Stop Detection Function           | 11 |
| 2.4.2.3 Sub-clock Initialization                      | 11 |
| 2.5 Timer Functions (TMP and TMQ)                     | 12 |
| 2.5.1 Units                                           | 12 |
| 2.5.2 Comparative Specifications                      | 12 |
| 2.6 16-Bit Interval Timer M (TMM)                     | 14 |
| 2.6.1 Comparative Specifications                      | 14 |
| 2.6.2 Usage Note                                      | 14 |
| 2.6.2.1 Initializing the Timer Counter                | 14 |
| 2.7 Watch Timer Functions                             | 15 |
| 2.7.1 Comparative Specifications                      | 15 |
| 2.7.2 Usage Note                                      | 15 |
| 2.7.2.1 Initializing the RTC                          | 15 |
| 2.8 Watchdog Timer 2 Functions                        | 16 |
| 2.8.1 Units                                           | 16 |
| 2.8.2 Comparative Specifications                      | 16 |
| 2.8.3 Usage Note                                      | 16 |
| 2.8.3.1 Count Operation                               | 16 |
| 2.8.3.2 Starting Counting                             |    |
| 2.8.3.3 Settings when Not Using Watchdog Timer        | 17 |
| 2.9 Real-Time Output Function (RTO)                   | 18 |
| 2.9.1 Comparative Specifications                      | 18 |



| 2.10 A/D Converter                                         | 19 |
|------------------------------------------------------------|----|
| 2.10.1 Comparative Specifications                          | 19 |
| 2.10.2 Usage Note                                          | 19 |
| 2.10.2.1 A/D Converter Operating Status                    | 19 |
| 2.11 D/A Converter                                         | 20 |
| 2.11.1 Comparative Specifications                          | 20 |
| 2.12 Asynchronous Serial Interface A (UARTA)               | 21 |
| 2.12.1 Comparative Specifications                          | 21 |
| 2.12.2 Usage Note                                          | 21 |
| 2.12.2.1 0 Parity                                          | 21 |
| 2.13 3-Wire Variable-Length Serial I/O (CSIB)              | 22 |
| 2.13.1 Units                                               | 22 |
| 2.13.2 Comparative Specifications                          | 22 |
| 2.14 I <sup>2</sup> C Bus                                  | 23 |
| 2.14.1 Units                                               | 23 |
| 2.14.2 Comparative Specifications                          | 23 |
| 2.15 DMA Functions (DMA Controller)                        | 25 |
| 2.15.1 Comparative Specifications                          | 25 |
| 2.16 Interrupt/Exception Processing Function               | 26 |
| 2.16.1 Comparative Specifications                          | 26 |
| 2.16.2 Usage Note                                          | 26 |
| 2.16.2.1 Differences among Chip Versions                   | 26 |
| 2.17 Standby Function                                      | 27 |
| 2.17.1 Comparative Specifications                          | 27 |
| 2.18 Clock Monitor                                         | 30 |
| 2.18.1 Comparative Specifications                          | 30 |
| 2.18.2 Usage Note                                          | 30 |
| 2.18.2.1 Disabling the Oscillation Stop Detection Function | 30 |
| 2.19 Low-Voltage Detector (LVI)                            | 31 |
| 2.19.1 Comparative Specifications                          | 31 |
| 2.19.2 Usage Note                                          | 31 |
| 2.19.2.1 Usage Note Regarding Reenabling Voltage Detection | 31 |
| 2.20 CRC Function                                          | 32 |
| 2.20.1 Comparative Specifications                          | 32 |
| 3. Sample Programs                                         | 33 |
| 3.1 Operation Confirmation Conditions                      |    |
| 3.2 Project Structure                                      |    |
| 3.3 Functions                                              |    |
| 3.4 Function Specifications                                |    |
| 3.5 Flowcharts                                             |    |
|                                                            |    |



# V850ES/JF3-L, RX231 Group

| 3.5.1 | Main                                                     |    |
|-------|----------------------------------------------------------|----|
| 3.5.2 | 2 External Interrupt Handler                             |    |
| 3.5.3 | MTU0 Interrupt Handler of One-Shot Pulse Output Function |    |
| 3.5.4 | TMR0 Interrupt Handler of Real-Time Output Function      |    |
| 4     | Importing a Draigat                                      | 20 |
| 4.    | Importing a Project                                      |    |
| 4.1   | Procedure in e <sup>2</sup> studio                       |    |
| 4.2   | Procedure in CS+                                         |    |
|       |                                                          |    |
| 5.    | Reference Documents                                      | 41 |
| _     |                                                          | 10 |
| Rev   | ision History                                            | 42 |



## 1. Overview

### 1.1 **Product Lineup**

Table 1.1 lists the product lineup (code sizes and pin counts) of the V850ES/JF3-L and RX231 Group.

| V850ES/JF3-L   |           | RX231          | RX231               |  |  |
|----------------|-----------|----------------|---------------------|--|--|
| Code Flash/RAM | Pin Count | Code Flash/RAM | Pin Count           |  |  |
| 128 KB/8 KB    | 80 pins   | 128 KB/32 KB   | 48, 64, or 100 pins |  |  |
| 256 KB/16 KB   | 80 pins   | 256 KB/32 KB   | 48, 64, or 100 pins |  |  |
|                | —         | 384 KB/64 KB   | 48, 64, or 100 pins |  |  |
|                | —         | 512 KB/64 KB   | 48, 64, or 100 pins |  |  |

 Table 1.1
 Code Sizes and Pin Counts of V850ES/JF3-L and RX231 Group Products

# 1.2 Substitutable and Non-substitutable Functions

Table 1.2 lists which functions of the V850ES/JF3-L are substitutable with functions on the RX231 Group and which functions are not substitutable.

| Table 1.2 | Substitutable and Non-substitutable Functions |
|-----------|-----------------------------------------------|
|-----------|-----------------------------------------------|

| Function on V850ES/JF3-L                 | Substitutable on RX231 Group?                                                                                          |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Port functions                           | Yes                                                                                                                    |
| External bus control functions           | Yes                                                                                                                    |
|                                          | However, arbitration of bus mastership by the bus hold function is                                                     |
|                                          | not supported.                                                                                                         |
| Clock generator functions                | Yes                                                                                                                    |
| Timer functions (TMP and TMQ)            | Can be implemented using the multi-function timer pulse unit (MTU2a) or 16-bit timer pulse unit (TPUa).                |
|                                          | However, some functionality requires utilization of CPU interrupts.                                                    |
| 16-bit interval timer M (TMM)            | Can be implemented using the compare match timer (CMT).                                                                |
| Watch timer functions                    | Can be implemented using the realtime clock (RTCe).                                                                    |
| Watchdog timer 2 functions               | Can be implemented using the watchdog timer (WDTA) or independent watchdog timer (IWDTa).                              |
| Real-time output function (RTO)          | Can be reproduced using the event link controller (ELC) and timer functions of the user's choice.                      |
|                                          | However, some functionality requires utilization of CPU interrupts.                                                    |
| A/D converter                            | Can be implemented using the 12-bit A/D converter (S12ADE).                                                            |
| D/A converter                            | Can be implemented using the 12-bit D/A converter (R12DAA).                                                            |
| Asynchronous serial interface A (UARTA)  | Can be implemented using the serial communications interface (SCIg or SCIh).                                           |
| 3-wire variable-length serial I/O (CSIB) | Can be implemented using the serial peripheral interface (RSPIa) or serial communications interface (SCIg or SCIh).    |
| I <sup>2</sup> C bus                     | Can be implemented using the serial communications interface (SCIg or SCIh) or I <sup>2</sup> C-bus interface (RIICa). |
| DMA functions (DMA controller)           | Yes                                                                                                                    |
| Interrupt/exception processing           | Yes                                                                                                                    |
| function                                 | However, specifications dependent on external interrupts or peripheral modules are excluded.                           |
| Standby function                         | Yes                                                                                                                    |
| Clock monitor                            | Can be implemented using oscillation stop detection function.                                                          |
| Low-voltage detector (LVI)               | Can be implemented using voltage detection circuit (LVDAb).                                                            |
| CRC function                             | Yes                                                                                                                    |



# 2. On-Chip Functions

## 2.1 CPU Functions

#### 2.1.1 Comparative Specifications

Table 2.1 lists comparative specifications of the CPU functions of the V850ES/JF3-L and RX231 Group.

#### Table 2.1 CPU Functions of V850ES/JF3-L and RX231 Group

| Item                     | V850ES/JF3-L | RX231  |
|--------------------------|--------------|--------|
| Max. operating frequency | 20 MHz       | 54 MHz |

#### 2.1.2 Memory Map

Table 2.2 shows memory maps of the V850ES/JF3-L and RX231 Group.

#### V850ES/JF3-L Item Memory map 03FFFFFFH 03FFFFFFH On-chip peripheral I/O area (4 KB) 03FFF000H (64 KB) 03FFEFFFH 03FF0000H 03FEFFFFH Internal RAM area (60 KB) 03FF0000H Use prohibited 0100000H 00FFFFFFH External memory areaNote 1 (14 MB) 001FFFFFH External memory areaNote 1 (1 MB) 0010000H 00200000H 001FFFFFH 000FFFFFH Internal ROM area<sup>Note 2</sup> (2 MB) (1 MB) 00000000H 00000000H Notes 1. The V850ES/JF3-L has 18 address pins, so the external memory area appears as a repeated 256 KB image. 2. Fetch access and read access to addresses 00000000H to 000FFFFFH is made to the internal ROM area. However, data write access to these addresses is made to the external memory area.

#### Table 2.2 Memory Maps of V850ES/JF3-L and RX231 Group



# V850ES/JF3-L, RX231 Group

| tem        | RX231                                         |                         |              |                                                  |                          |                                                  |
|------------|-----------------------------------------------|-------------------------|--------------|--------------------------------------------------|--------------------------|--------------------------------------------------|
| lemory map | Single-chi                                    | p mode* <sup>1</sup>    | On           | -chip ROM enal<br>extended mode                  | bled                     | On-chip ROM disabled<br>extended mode            |
|            | 0000 0000h RAM<br>0001 0000h Reserved         | area <sup>*3</sup> 000  | 0 0000h      | RAM <sup>*2</sup><br>Reserved area <sup>*3</sup> | 0000 0000h<br>0001 0000h | RAM <sup>*2</sup><br>Reserved area <sup>*3</sup> |
|            | 0008 0000h<br>Peripheral I/O                  |                         | 8 0000h      | Peripheral I/O registe                           | 0008 0000h               | Peripheral I/O registers                         |
|            | 0010 0000h On-chip ROM (E                     | 2DataFlash) 001         | 0 0000h Or   | n-chip ROM (E2DataF                              | 0010 0000h               |                                                  |
|            | 0010 2000h                                    | 001                     | 0 2000h      |                                                  |                          |                                                  |
|            | Reserved                                      | area <sup>*3</sup>      | Ť            | Reserved area"3                                  | Ť                        |                                                  |
|            | 007F C000h Peripheral I/O<br>007F C500h       | 007                     | F C000h F    | Peripheral I/O registe                           | rs                       | Reserved area <sup>*3</sup>                      |
|            | Reserved                                      | area 3                  | E 50001      | Reserved area <sup>*3</sup>                      |                          |                                                  |
|            | 007F FC00h Peripheral I/O<br>0080 0000h       | registers               | 0 0000h      | Peripheral I/O registe                           | rs                       |                                                  |
|            |                                               |                         |              | Reserved area <sup>*3</sup>                      |                          |                                                  |
|            |                                               | 050                     | 0 0000h      |                                                  | 0500 0000h               |                                                  |
|            |                                               |                         | E            | External address spa<br>(CS area)                | ce                       | External address space<br>(CS area)              |
|            |                                               | 080                     | 0 0000h      |                                                  | 0800 0000h               |                                                  |
|            | Reserved                                      | area"3 💭                |              |                                                  |                          | Reserved area <sup>13</sup>                      |
|            |                                               |                         | Ŷ            | Reserved area <sup>*3</sup>                      | FF00 0000h               |                                                  |
|            | FFF8 0000h On-chip ROM (pr                    | ogram ROM) FFF          | 8 0000h On-0 | chip ROM (program f<br>(read only)*2             | ROM)                     | External address space                           |
|            |                                               |                         |              |                                                  |                          |                                                  |
|            | Note 1. The address s<br>Note 2. The capacity |                         |              |                                                  | same as the address spa  | ce in single-chip mode.                          |
|            | ROM (bytes                                    | )                       |              | RAM (bytes)                                      |                          |                                                  |
|            | Capacity                                      | Address                 |              | Capacity                                         | Address                  |                                                  |
|            | 512 Kbytes                                    | FFF8 0000h to FFFF      |              | 64 Kbytes                                        | 0000 0000h to 0000 FF    | FFh                                              |
|            | 384 Kbytes                                    | FFFA 0000h to FFFF      | FFFFh        |                                                  |                          |                                                  |
|            | 256 Kbytes                                    | FFFC 0000h to FFF       | F FFFFh      | 32 Kbytes                                        | 0000 0000h to 0000 7F    | FFh                                              |
|            | 128 Kbytes                                    | FFFE 0000h to FFFF      |              |                                                  |                          |                                                  |
|            |                                               | ble 1.3 and Table 1.4 I |              | ucts, for the p                                  | roduct type name.        |                                                  |
|            | Note 3. Reserved are                          | as should not be acces  | ssed.        |                                                  |                          |                                                  |



## 2.2 Port Functions

#### 2.2.1 Comparative Specifications

Table 2.3 lists correspondences between the specifications of I/O ports on the RX231 Group and port functions on the V850ES/JF3-L.

#### Table 2.3 Substitutability of Port Functions

| Item                                   | V850ES/JF3-L    | RX231         |
|----------------------------------------|-----------------|---------------|
| CMOS output and N-ch open-drain output | Yes             | Yes           |
| Integrated pull-up/pull-down function  | Yes (pull-down) | Yes (pull-up) |
| 5 V tolerant input                     | Yes             | Yes           |

### 2.2.2 Usage Note

#### 2.2.2.1 Unimplemented Ports

Due to different pin counts among products in the RX231 Group, some ports are not implemented on some products. It is therefore necessary to make appropriate settings for unimplemented ports, as described in 21.4, Initialization of the Port Direction Register (PDR), in RX230 Group, RX231 Group User's Manual: Hardware.

This corresponds to setting the port n mode registers (PMn) on the V850ES/JF3-L. For details of port n mode register (PMn) settings, refer to chapter 4, PORT FUNCTIONS, in V850ES/JF3-L User's Manual: Hardware.



## 2.3 External Bus Control Functions

#### 2.3.1 Comparative Specifications

Table 2.4 lists correspondences between the specifications of the external bus interface function on the V850ES/JF3-L and the external bus function on the RX231 Group. Table 2.5 is a comparative listing of pins used by these external bus control functions.

| Table 2.4 | External Bus Interface Function Correspondences |
|-----------|-------------------------------------------------|
|           |                                                 |

|                                                        | V850ES/JF3-L                                       | RX231                                                                    |
|--------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------|
| Item                                                   | External Bus Interface Function                    | External Bus                                                             |
| Bus width                                              | 8-bit/16-bit                                       | 8-bit/16-bit                                                             |
| Bus space                                              | 4 blocks (block size: 2 MB to 8 MB)                | 4 blocks (block size: 16 MB)                                             |
| Wait functions                                         | Data wait                                          | Possible using cycle wait, assert wait, and data output wait settings.*1 |
|                                                        | Address setup wait                                 | Possible using CS assert wait setting.                                   |
|                                                        | Address hold wait                                  | Possible using address cycle wait setting.                               |
|                                                        | External wait using pin                            | Possible using WAIT# pin.                                                |
| Bus arbitration in<br>multi-processor<br>configuration | Bus mastership arbitration using bus hold function | Not supported.                                                           |
| Bus modes                                              | Multiplex bus mode                                 | Multiplex bus mode and separate bus mode                                 |

Note: 1. Read operation: An equivalent setting is possible using the cycle wait setting (CSRWAIT) and RD assert wait (RDON).

Write operation: An equivalent setting is possible using the cycle wait setting (CSRWAIT) and assert wait (WDON) or data output wait (WDON).

| Table 2.5 | Comparative Listing of External Bus Interface Function–Related Pins |
|-----------|---------------------------------------------------------------------|
|-----------|---------------------------------------------------------------------|

| V850ES/JF3-L |                  |                              | RX231* <sup>1</sup> |                  |                                              |
|--------------|------------------|------------------------------|---------------------|------------------|----------------------------------------------|
| Pin Name     | I/O              | Function                     | Pin Name            | I/O              | Function                                     |
| AD0-AD15     | Input/<br>output | Address/data bus             | A15/D15-A0/<br>D0   | Input/<br>output | Address/data bus<br>(multiplex bus mode)     |
| A16, A17     | Input/<br>output | Address bus                  | A23-A9              | Output           | Address bus                                  |
| WAIT         | Input            | External wait control        | WAIT#               | Input            | External wait control                        |
| CLKOUT       | Output           | Internal system clock output | BCLK                | Output           | External bus clock                           |
| WR0<br>WR1   | Output           | Write strobe                 | WR1#,<br>WR0#/WR#   | Output           | Write strobe                                 |
| RD           | Output           | Read strobe                  | RD#                 | Output           | Read strobe                                  |
| ASTB         | Output           | Address strobe               | ALE                 | Output           | Address latch enable<br>(multiplex bus mode) |
| HLDRQ        | Input            | Bus hold control             |                     |                  | _                                            |
| HLDAK        | Output           |                              | —                   | ·                | —                                            |

Note: 1. The external bus function is supported only on 100-pin package versions of the RX231 Group.



### 2.4 Clock Generator

#### 2.4.1 Comparative Specifications

Table 2.6 lists correspondences between the specifications of the clock generator on the V850ES/JF3-L and the clock generation circuit on the RX231 Group.

|                                  | V850ES/JF3-L                                                                                                                                                                                                                                                                                                                                                                                                                    | RX231                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ltem                             | Clock Generator                                                                                                                                                                                                                                                                                                                                                                                                                 | Clock Generation Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CPU clock<br>source              | <ul> <li>Selectable among the following four:</li> <li>Main clock</li> <li>PLL clock (×4 fixed)</li> <li>Subclock</li> <li>Internal oscillation clock</li> </ul>                                                                                                                                                                                                                                                                | <ul> <li>Selectable among the following five:</li> <li>Main clock (1 MHz to 20 MHz)<br/>(Selectable between resonator and<br/>external clock.)</li> <li>PLL clock<br/>(×4 to ×13.5, ×1/1, ×1/2, or ×1/4)</li> <li>Subclock (32.768 kHz)*1</li> <li>High-speed on-chip oscillator (HOCO)<br/>(selectable between 54 MHz and<br/>32 MHz)</li> <li>Low-speed on-chip oscillator (LOCO)<br/>(4 MHz)</li> </ul>                                                                                                                                                                                                                                                |
| Operating<br>frequency<br>(max.) | <ul> <li>Stipulations by function</li> <li>CPU clock frequency:<br/>f<sub>CPU</sub>: 20 MHz (max.)</li> <li>Internal system clock frequency:<br/>f<sub>CLK</sub>: 20 MHz (max.)</li> <li>Peripheral clock frequency:<br/>20 MHz (max.)</li> <li>Timer M clock: 20 MHz (max.)</li> <li>Watch timer clock: 32.768 kHz</li> <li>Watchdog timer 2 clock:<br/>Approx. 39 kHz (max.)</li> <li>Internal oscillator: 220 kHz</li> </ul> | <ul> <li>Different clock frequencies are generated according to the function.</li> <li>ICLK: 54 MHz (max.)</li> <li>PCLKA: 54 MHz (max.)</li> <li>PCLKB: 32 MHz (max.)</li> <li>PCLKD: 54 MHz (max.)</li> <li>FCLK: 1 MHz to 32 MHz (for programming and erasing the ROM and E2 DataFlash) 32 MHz (max.) (for reading from the E2 DataFlash)</li> <li>BCLK: 32 MHz (max.)</li> <li>BCLK pin output: 16 MHz (max.)</li> <li>UCLK: 48 MHz (max.)</li> <li>CACCLK: Same frequency as each oscillator</li> <li>RTCSCLK: 32.768 kHz</li> <li>IWDTCLK: 15 kHz</li> <li>CANMCLK: 20 MHz (max.)</li> <li>LPTCLK: Same frequency as selected oscillator</li> </ul> |

| Table 2.6 | <b>Clock Generator I</b> | Function | Correspondences |
|-----------|--------------------------|----------|-----------------|
|-----------|--------------------------|----------|-----------------|

Notes: 1. The subclock pin is not implemented on 48-pin products.

2. CANMCLK is not implemented on chip version C.

## 2.4.2 Usage Notes

## 2.4.2.1 Usage Note Regarding Clock Generation Circuit

On the RX231 Group restrictions apply regarding the frequencies of the system clock (ICLK) and of the clocks supplied to the peripheral modules (such as PCLK). For details, refer to 9.8.1, Notes on Clock Generation Circuit, RX231 Group User's Manual: Hardware.



#### 2.4.2.2 Oscillation Stop Detection Function

The RX231 Group has a function that detects when the main clock oscillator stops operating and supplies the low-speed clock output from LOCO as the system clock source instead of the main clock. For details, refer to 9.5, Oscillation Stop Detection Function, in RX230 Group, RX231 Group User's Manual: Hardware.

#### 2.4.2.3 Sub-clock Initialization

On the RX231 Group it is necessary to initialize the sub-clock control circuit after a cold start, regardless of whether or not the sub-clock is in use. For details, refer to 9.8.5, Notes on Sub-Clock, in RX230 Group, RX231 Group User's Manual: Hardware.



## 2.5 Timer Functions (TMP and TMQ)

## 2.5.1 Units

Table 2.7 lists the timer function units on the V850ES/JF3-L and RX231 Group.

| Item                                                  | V850ES/JF3-L                                                                                       | RX231                                                                                                     |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Multi-function<br>timer/counter<br>integrated modules | <ul> <li>16-bit timer/event counter P (TMP)</li> <li>16-bit timer/event counter Q (TMQ)</li> </ul> | <ul> <li>Multi-function timer pulse unit 2<br/>(MTU2a)</li> <li>16-bit timer pulse unit (TPUa)</li> </ul> |

### 2.5.2 Comparative Specifications

Table 2.8 lists correspondences between the specifications of the timer functions (16-bit timer/event counter P and 16-bit timer/event counter Q) on the V850ES/JF3-L and the timer functions (MTU2a and TPUa) on the RX231 Group.

Table 2.8 Timer Function Correspondences

|                | V850ES/JF3-L                                                                                                                                                                                                                                                                                                                                         | RX231                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                 |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ltem           | TMP, TMQ                                                                                                                                                                                                                                                                                                                                             | MTU2a                                                                                                                                                                                                                                                                                    | TPUa                                                                                                                                                                                                                                                            |  |
| Timer counters | 5 channels<br>TMP01: 4 channels<br>TMQ: 1 channel                                                                                                                                                                                                                                                                                                    | 8 channels<br>(1 channel each for MTU0 to<br>MTU4, 3 channels for MTU5)                                                                                                                                                                                                                  | 6 channels<br>(1 channel each for TPU0 to<br>TPU5)                                                                                                                                                                                                              |  |
| Modes          | Interval timer<br>Interrupt generation and square<br>wave output at user-defined<br>period<br>Up to 5 channels<br>(TMP: 4 channels,<br>TMQ: 1 channel)                                                                                                                                                                                               | <ul> <li>Possible using normal mode<br/>on MTU0 to MTU4.</li> <li>Count timer: 5 channels<br/>(MTU0 to MTU4)</li> <li>Output pins: 4 each for<br/>MTU0, MTU3, and MTU4,<br/>2 each for MTU1 and<br/>MUT2</li> </ul>                                                                      | Possible using normal mode on<br>TPU0 to TPU5.<br>Output pins:<br>4 each for TPU0 and TPU3,<br>2 each for TPU1, TPU2, TPU4,<br>and TPU5                                                                                                                         |  |
|                | External event count<br>Counts valid edges of external<br>event count input and generates<br>an interrupt each time the user-<br>defined count is reached.<br>Up to 5 channels<br>(TMP: 4 channels,<br>TMQ: 1 channel)                                                                                                                               | Possible on up to 5 channels<br>using MTU0 to MTU4, which<br>support external clock input.<br>Input pins: 1 each                                                                                                                                                                         | Possible on up to 6 channels<br>using TPU0 to TPU5, which<br>support external clock input.<br>Input pins: 1 each                                                                                                                                                |  |
|                | External trigger pulse output<br>Count operation and PWM<br>waveform output at occurrence<br>of external trigger<br>Up to 5 outputs<br>(TMP: 4 channels,<br>TMQ: 1 channel)<br>One-shot pulse output<br>Count operation and one-shot<br>pulse output at occurrence of<br>external trigger<br>Up to 5 outputs<br>(TMP: 4 channels,<br>TMQ: 1 channel) | No equivalent functionality is<br>implemented in hardware.*1<br>However, equivalent<br>operation can be achieved<br>using PWM mode and<br>external input interrupts on<br>MTU0 to MTU4.<br>Waveform outputs:<br>Up to 12 PWM outputs are<br>supported by combining<br>PWM modes 1 and 2. | No equivalent functionality is<br>implemented in hardware.* <sup>1</sup><br>However, equivalent operation<br>can be achieved using PWM<br>mode and external input<br>interrupts on TPU0 to TPU5.<br>Waveform outputs:<br>Up to 15 PWM outputs are<br>supported. |  |



|                        | V850ES/JF3-L                      | RX231                        | RX231                       |  |  |
|------------------------|-----------------------------------|------------------------------|-----------------------------|--|--|
| Item                   | TMP, TMQ                          | MTU2a                        | TPUa                        |  |  |
| Modes                  | PWM output                        | Up to 12 PWM outputs are     | Up to 15 PWM outputs are    |  |  |
|                        | Up to 5 outputs                   | supported by combining       | supported.                  |  |  |
|                        | (TMP: 4 channels,                 | PWM modes 1 and 2.           |                             |  |  |
|                        | TMQ: 1 channel)                   |                              |                             |  |  |
|                        | Free running timer                | Normal mode (free running    | Normal mode (free running   |  |  |
|                        | Max. 5-channel operation          | counter operation)           | counter operation)          |  |  |
|                        | (TMP: 4 channels,                 | Up to 5 channels             | Up to 6 channels            |  |  |
|                        | TMQ: 1 channel)                   | 8 count resources            | (1 each for TPU0 to TPU5)   |  |  |
|                        |                                   | (1 each for MTU0 to MTU4,    |                             |  |  |
|                        |                                   | 3 for MTU5)                  |                             |  |  |
|                        | Pulse width measurement           | Possible using either of the | Using input capture on each |  |  |
|                        | Measurement on up to 5            | following methods:           | channel                     |  |  |
|                        | channels                          | Using input capture on       | Input pins:                 |  |  |
|                        | (TMP: 4 channels,                 | each channel                 | 4 each for TPU0 and TPU3,   |  |  |
|                        | TMQ: 1 channel)                   | (1 each for MTU0 to          | 2 each for TPU1, TPU2, TPU4 |  |  |
|                        |                                   | MTU4, 3 for MTU5)            | and TPU5                    |  |  |
|                        |                                   | Using the pulse width        |                             |  |  |
|                        |                                   | measurement function on      |                             |  |  |
|                        |                                   | MTU5                         |                             |  |  |
|                        |                                   | Supports width               |                             |  |  |
|                        |                                   | measurement on up to 3       |                             |  |  |
|                        |                                   | external pulse inputs        |                             |  |  |
| lote <sup>.</sup> 1 Sa | mple programs are available to de | (using MTU5).                |                             |  |  |

Note: 1. Sample programs are available to demonstrate how to reproduce in software external trigger mode and one-shot pulse mode, which are not supported in hardware on the RX231. For details, refer to section 3, Sample Programs.



## 2.6 16-Bit Interval Timer M (TMM)

#### 2.6.1 Comparative Specifications

Table 2.9 lists correspondences between the specifications of 16-bit interval timer M (TMM) on the V850ES/JF3-L and the compare match timer (CMT) on the RX231 Group.

| Table 2.9 | 16-Bit Interval Timer Function Correspondences |
|-----------|------------------------------------------------|
|-----------|------------------------------------------------|

|                                                  | V850ES/JF3-L                                                                                                           | RX231                                                                                              |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Item                                             | ТММ                                                                                                                    | СМТ                                                                                                |
| Number of channels                               | 1 channel                                                                                                              | 4 channels                                                                                         |
| Counter bits                                     | 16                                                                                                                     | 16                                                                                                 |
| Selectable clock<br>frequency<br>division ratios | 8 ratios<br>A ratio of fxx, fxx/2, fxx/4, fxx/64, fxx/512,<br>INTWT, fR/8, or FXT can be selected for<br>each channel. | 4 ratios<br>A ratio of PCLK/8, PCLK/32, PCLK/128,<br>PCLK/512 can be selected for each<br>channel. |

### 2.6.2 Usage Note

#### 2.6.2.1 Initializing the Timer Counter

When operation of 16-bit interval timer M is stopped on the V850ES/JF3-L, the counter is reset out of sync with the count clock. It is not possible to read or write to the 16-bit counter. On the RX231 Group, the compare match timer retains its value when counting is stopped. The counter register of the compare match timer can be reset to its initial value freely.



### 2.7 Watch Timer Functions

#### 2.7.1 Comparative Specifications

Table 2.10 lists correspondences between the specifications of the watch timer functions on the V850ES/JF3-L and the realtime clock (RTCe) on the RX231 Group.

| Table 2.10 | Watch | Timer | Function  | Corres | pondences |
|------------|-------|-------|-----------|--------|-----------|
|            | maton |       | i anotion | 001100 | ponaonooo |

|                    | V850ES/JF3-L                            | RX231                                      |
|--------------------|-----------------------------------------|--------------------------------------------|
| Item               | Watch Timer Function                    | Realtime Clock (RTCe)*1                    |
| Modes              | Watch timer mode                        | Periodic interrupts supported.             |
|                    | Reference time period (interrupt output | Interrupt period                           |
|                    | at intervals of 0.5 or 0.25 seconds)    | 2 seconds, 1 second, 1/2 second, 1/4       |
|                    | Interval timer mode                     | second, 1/8 second, 1/16 second, 1/32      |
|                    |                                         | second, 1/64 second, 1/128 second, or      |
|                    |                                         | 1/256 second                               |
| Difference between | Operates as interval timer exclusively  | Counts time information.                   |
| watch timer mode   | for reference time period.              | Example: hh:mm:ss, etc.                    |
| and calendar count |                                         |                                            |
| mode               |                                         |                                            |
| Count clocks       | Subclock, main clock                    | Subclock                                   |
| Interrupts         | Watch timer interrupt, interval timer   | Periodic interrupt, alarm interrupt, carry |
|                    | interrupt                               | interrupt                                  |

Note: 1. Not supported on 48-pin package products.

## 2.7.2 Usage Note

#### 2.7.2.1 Initializing the RTC

On the RX231 Group the realtime clock's internal registers are not initialized by a reset, so it is necessary to initialize them regardless of whether or not the realtime clock will be used. For details, refer to 28.3, Operation, and 28.6.7, Initialization Procedure When the Realtime Clock is Not to be Used, in RX230 Group, RX231 Group User's Manual: Hardware.

Initialization may be omitted only in cases where no sub-clock is implemented.



## 2.8 Watchdog Timer 2 Functions

#### 2.8.1 Units

Table 2.11 lists the watchdog timer functions on the V850ES/JF3-L and the RX231 Group.

#### Table 2.11 Watchdog Timer Functions on V850ES/JF3-L and RX231 Group

| Item            | V850ES/JF3-L               | RX231                                                  |
|-----------------|----------------------------|--------------------------------------------------------|
| Watchdog        | Watchdog timer 2 functions | Watchdog timer (WDTA)                                  |
| timer functions |                            | <ul> <li>Independent watchdog timer (IWDTa)</li> </ul> |

#### 2.8.2 Comparative Specifications

Table 2.12 lists correspondences between the specifications of the watchdog timer 2 functions on the V850ES/JF3-L and the WDTA and IWDTa functions on the RX231 Group.

#### Table 2.12 Watchdog Timer Function Correspondences

|                                         | V850ES/JF3-L                                                                                                                                                                                                                                                                               | RX231                                                                             |                                                                                   |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| ltem                                    | Watchdog Timer 2                                                                                                                                                                                                                                                                           | WDTA                                                                              | IWDTa                                                                             |
| Counter bit length                      | 16 bits                                                                                                                                                                                                                                                                                    | 14 bits                                                                           | 14 bits                                                                           |
| Count clock<br>sources                  | <ul> <li>Subclock</li> <li>Main clock</li> <li>Internal oscillation clock</li> </ul>                                                                                                                                                                                                       | Peripheral clock (PCLKB)                                                          | IWDT-dedicated clock<br>(IWDTCLK)<br>Generated by on-chip<br>oscillator.          |
| Overflow time selection                 | <ul> <li>Subclock<br/>2<sup>9</sup>/f<sub>XT</sub> to 2<sup>16</sup>/f<sub>XT</sub></li> <li>Main clock<br/>2<sup>18</sup>/f<sub>xx</sub> to 2<sup>25</sup>/f<sub>xx</sub></li> <li>Internal oscillation clock<br/>2<sup>12</sup>/f<sub>R</sub> to 2<sup>19</sup>/f<sub>R</sub></li> </ul> | Division ratio of 4 to 8,192                                                      | Division ratio of 1 to 256                                                        |
| Operating<br>modes                      | Selectable between non-<br>maskable interrupt request<br>mode and reset mode.                                                                                                                                                                                                              | Selectable between non-<br>maskable interrupt request<br>output and reset output. | Selectable between non-<br>maskable interrupt request<br>output and reset output. |
| Interrupt/reset<br>generation<br>source | Overflow interrupt                                                                                                                                                                                                                                                                         | <ul><li>Underflow interrupt</li><li>Refresh error</li></ul>                       | <ul><li>Underflow interrupt</li><li>Refresh error</li></ul>                       |

#### 2.8.3 Usage Note

#### 2.8.3.1 Count Operation

On the V850ES/JF3-L watchdog timer 2 counts up, and on the RX231 Group the watchdog timer and independent watchdog timer count down.



### 2.8.3.2 Starting Counting

On the RX231 Group there are two ways to start count operation by the watchdog timer or independent watchdog timer: register start mode and auto-start mode.

#### 2.8.3.3 Settings when Not Using Watchdog Timer

On the V850ES/JF3-L watchdog timer 2 automatically starts in reset mode after a reset is canceled. If the watchdog timer will not be used, it is necessary to first clear watchdog timer 2 and then to stop it within the interval duration. On the RX231 no special settings are necessary when not using the watchdog timer or independent watchdog timer.



# 2.9 Real-Time Output Function (RTO)

The RX231 Group does not have functionality corresponding to the real-time output function (RTO). However, it is possible to produce waveform output equivalent to that of the real-time output function by using the port group output function of the event link controller (ELC) in combination with any timer function that can be linked to it, provided that the points to consider listed below do not pose a problem.

Points to consider

- Factors such as the difference between the operating clocks of the timer function and event link controller may prevent the output from switching according to the intended timing.
- If output switching does not occur according to the intended timing, try using the timer output function of multi-function timer pulse unit 2 (MTU2a) or the 16-bit timer pulse unit (TPUa).

#### 2.9.1 Comparative Specifications

Table 2.13 lists correspondences between the real-time output function on the V850ES/JF3-L and the port group output function of the event link controller on the RX231 Group.

#### Table 2.13 Real-Time Output Function Correspondences

| V850ES/JF3-L |                                                                                                   | RX231                                                                                                                                               |  |
|--------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ltem         | RTO                                                                                               | ELC Port Group Output Function<br>+ Any Linkable Timer Function* <sup>1</sup>                                                                       |  |
| Channels     | 2 channels                                                                                        | 2 channels                                                                                                                                          |  |
| Output pins  | Up to 6 outputs<br>6 outputs on 1 channel or 4 + 2 outputs on<br>2 channels are supported.        | Up to 16 outputs<br>Up to 8 outputs are supported per channel.                                                                                      |  |
| Operation    | Outputs preset data in the buffer register by hardware in synchronization with a timer interrupt. | Outputs preset data in the buffer register by<br>hardware via a preset pin, using generation<br>of a specified interrupt request as the<br>trigger. |  |

Note: 1. For timer modules that can be linked to the event link controller, refer to Table 20.2, Correspondence between the ELSRn Register and the Peripheral Modules, in RX230 Group, RX231 Group User's Manual: Hardware.

A sample program is provided that recreates in software the real-time output function, which is not implemented in hardware on the RX231 Group. For details, refer to section 3, Sample Programs.



## 2.10 A/D Converter

#### 2.10.1 Comparative Specifications

Table 2.14 lists correspondences between the specifications of the A/D converter on the V850ES/JF3-L and the 12-bit A/D converter (S12ADE) on the RX231 Group.

|                                              | V850ES/JF3-L                                                                                                                                                                                                 | RX231                                                                                                                                                                            |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Item                                         | A/D Converter                                                                                                                                                                                                | S12ADE                                                                                                                                                                           |  |
| Analog inputs                                | 8 channels                                                                                                                                                                                                   | 24 channels                                                                                                                                                                      |  |
| Resolution                                   | 10 bits                                                                                                                                                                                                      | 12 bits                                                                                                                                                                          |  |
| A/D conversion method                        | Successive approximation method                                                                                                                                                                              | Successive approximation method                                                                                                                                                  |  |
| A/D conversion                               | Continuous select mode                                                                                                                                                                                       | Possible using continuous scan mode.                                                                                                                                             |  |
| operating mode                               | Continuous scan mode                                                                                                                                                                                         |                                                                                                                                                                                  |  |
|                                              | One-shot select mode                                                                                                                                                                                         | Possible using single scan mode.                                                                                                                                                 |  |
|                                              | One-shot scan mode                                                                                                                                                                                           |                                                                                                                                                                                  |  |
| A/D conversion trigger                       | Software trigger                                                                                                                                                                                             | Software trigger                                                                                                                                                                 |  |
| mode                                         | Timer trigger                                                                                                                                                                                                | Possible by accepting a synchronous trigger (such as a trigger from an MTU timer function* <sup>1</sup> ).                                                                       |  |
|                                              | External trigger                                                                                                                                                                                             | Possible using an asynchronous trigger (ADTRG0# pin).                                                                                                                            |  |
| External trigger edges                       | Falling edge, rising edge, both edges                                                                                                                                                                        | Falling edge                                                                                                                                                                     |  |
| Comparison of<br>conversion results          | Power-fail monitor function<br>The A/D conversion result and a<br>register setting value are compared,<br>and an interrupt is generated when the<br>maximum or minimum comparison<br>condition is satisfied. | Can be implemented by using the<br>compare function to compare results.<br>However, no interrupt is generated,<br>and only linkage with the event link<br>function is available. |  |
| Conversion time                              | 2.6 µs                                                                                                                                                                                                       | 0.83 µs                                                                                                                                                                          |  |
| Interrupt sources/<br>DMA activation sources | A/D conversion end                                                                                                                                                                                           | Possible using scan end interrupt.                                                                                                                                               |  |

#### Table 2.14 A/D Converter Function Correspondences

Note: 1. Specifically, the timer functions referred to are the following modules:

Multi-function timer pulse unit 2 (MTU2a) 16-bit timer pulse unit (TPUa)

Event link controller (ELC)

## 2.10.2 Usage Note 2.10.2.1 A/D Converter Operating Status

On the V850ES/JF3-L there are status flags that indicate whether conversion operation is in progress on the A/D converter. On the RX231 Group there are no status flags for the 12-bit A/D converter, but the operating status can be confirmed by checking the A/D conversion start bit in the A/D control register.



# 2.11 D/A Converter

#### 2.11.1 Comparative Specifications

Table 2.15 lists correspondences between the specifications of the D/A converter on the V850ES/JF3-L and the 12-bit D/A converter (R12DAA) on the RX231 Group.

| Table 2.15 | D/A Converter Function Correspondences |
|------------|----------------------------------------|
|------------|----------------------------------------|

|                          | V850ES/JF3-L                                                                                           | RX231                                                                                                                                                                                                                                                                                            |  |
|--------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Item                     | D/A Converter                                                                                          | R12DAA                                                                                                                                                                                                                                                                                           |  |
| Number of channels       | 1 channel                                                                                              | 2 channels                                                                                                                                                                                                                                                                                       |  |
| Resolution               | 10 bits                                                                                                | 12 bits                                                                                                                                                                                                                                                                                          |  |
| Conversion time          | Settling time: 3 µs (max.)<br>When AVREF1 = 2.7 V to 3.6 V and<br>external load is 20 pF               | Conversion time: 30 µs                                                                                                                                                                                                                                                                           |  |
| Analog output<br>voltage | AVREF1 × m/256<br>(m = 0 to 255; value set in DA0CS0<br>register)                                      | <ul> <li>Min: 0.35 V, max: AVCC0 - 0.47</li> <li>The reference voltage is selectable among the following three patterns:</li> <li>(AVCC0-AVSS0) × m/4096</li> <li>(Internal reference voltage - AVSS0) × m / 4096</li> <li>(VREFH-VREFL) × m/4096<br/>(m = 0 to 4095; register value)</li> </ul> |  |
| Operating<br>modes       | Normal mode<br>(D/A conversion when register is<br>overwritten)<br>D/A conversion when timer interrupt | Normal mode<br>(D/A conversion when register is<br>overwritten)<br>Possible using timer interrupt and event                                                                                                                                                                                      |  |
|                          | (INTTP2CC0 signal) occurs                                                                              | link function* <sup>1</sup> in combination.                                                                                                                                                                                                                                                      |  |

Note: 1. For details of the event link function, refer to 20. Event Link Controller (ELC), in RX230 Group, RX231 Group User's Manual: Hardware.



## 2.12 Asynchronous Serial Interface A (UARTA)

#### 2.12.1 Comparative Specifications

Table 2.16 lists correspondences between the specifications of asynchronous serial interface A (UARTA) on the V850ES/JF3-L and the asynchronous mode of the serial communications interface (SCIg and SCIh) on the RX231 Group.

|                            | V850ES/JF3-L                                           | RX231                                                                                                                                       |  |
|----------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| ltem                       | UARTA                                                  | SCIg, SCIh (Asynchronous Mode)                                                                                                              |  |
| Number of channels         | 3 channels                                             | 7 channels<br>Individual channels can be put into the<br>module stop state.                                                                 |  |
| Transfer speed(max.)       | 625 kbps (fxx = 20 MHz)                                | 3.75 Mbps (PCLKB = 30 MHz)                                                                                                                  |  |
| Full-duplex communications | Yes                                                    | Yes                                                                                                                                         |  |
| Character length           | Selectable between 7 and 8 bits.                       | Selectable between 7, 8, and 9 bits.                                                                                                        |  |
| Stop bit                   | Selectable between 1 and 2 bits.                       | Selectable between 1 and 2 bits.                                                                                                            |  |
| Parity                     | Selectable among odd parity, even parity, or 0 parity. | Selectable among odd parity, even parity, or no parity.                                                                                     |  |
| Data transfer order        | Selectable between MSB- or LSB-first.                  | Selectable between MSB- or LSB-first.                                                                                                       |  |
| Inverted data output       | Yes                                                    | Yes                                                                                                                                         |  |
| Noise filter               | Noise filter circuit suppresses noise.                 | <ul> <li>Possible to use digital filter to suppress<br/>noise.</li> <li>Possible to enable or disable filter<br/>using software.</li> </ul> |  |
| Receive error detection    | Parity error                                           | Parity error                                                                                                                                |  |
|                            | Overrun error                                          | Overrun error                                                                                                                               |  |
|                            | Framing error                                          | Framing error                                                                                                                               |  |
| Interrupt sources          | Reception end/reception error                          | Receive data full                                                                                                                           |  |
|                            | Transmission enable                                    | Transmit end                                                                                                                                |  |
|                            |                                                        | Receive error                                                                                                                               |  |
|                            |                                                        | Transmit data empty                                                                                                                         |  |
| DMA activation             | Reception end                                          | Receive data full                                                                                                                           |  |
| sources                    | Transmission enable                                    | <ul> <li>Transmit data empty</li> </ul>                                                                                                     |  |

# 2.12.2 Usage Note

# 2.12.2.1 0 Parity

On the V850ES/JF3-L it is possible to set the parity to 0 parity, but no setting corresponding to 0 parity exists on the RX231 Group.



## 2.13 3-Wire Variable-Length Serial I/O (CSIB)

## 2.13.1 Units

Table 2.17 lists the units of the 3-wire variable-length serial I/O functions on the V850ES/JF3-L and RX231 Group.

| Table 2.17 3-Wire Va | riable-Length Serial I/O Functions on V850ES/JF3-L and RX231 Group |
|----------------------|--------------------------------------------------------------------|
|----------------------|--------------------------------------------------------------------|

| Item                          | V850ES/JF3-L                                | RX231                                                                                                                                                           |
|-------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-wire variable-length serial | 3-wire variable-length serial I/O<br>(CSIB) | <ul> <li>Serial peripheral interface (RSPIa)</li> <li>Simple SPI mode/clock synchronous<br/>mode of serial communications<br/>interface (SCIg, SCIh)</li> </ul> |

#### 2.13.2 Comparative Specifications

Table 2.18 lists correspondences between the specifications of the 3-wire variable-length serial I/O functions on the V850ES/JF3-L and the serial peripheral interface (RSPIa) and clock synchronous mode of the serial communications interface on the RX231 Group.

| Table 2.18 | 3-Wire Variable-Length Serial I/O Function Correspondences |
|------------|------------------------------------------------------------|
|------------|------------------------------------------------------------|

|                                              | V850ES/JF3-L                                                                                             | RX231                                                                                                                                               |                                                                                                                                                            |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                                         | CSIB                                                                                                     | RSPIa                                                                                                                                               | SCIg and SCIh<br>(Simple SPI Mode/<br>Clock Synchronous Mode)                                                                                              |
| Number of channels                           | 3 channels                                                                                               | 1 channel                                                                                                                                           | 7 channels                                                                                                                                                 |
| Communication<br>clock frequency<br>(max.)   | Master/slave shared: 8 MHz                                                                               | Master operation: 16 MHz<br>Slave operation: 4 MHz<br>(PCLKB = 32 MHz)                                                                              | Master operation: 7.5 MHz<br>Slave operation: 5 MHz<br>(PCLKB = 30 MHz)                                                                                    |
| Operating modes                              | Master/slave                                                                                             | Master/slave                                                                                                                                        | Master/slave                                                                                                                                               |
| Serial clock and<br>data phase<br>switchable | Ability to switch serial clock and data phase                                                            | Ability to change phase and<br>polarity of RSPCK                                                                                                    | Ability to specify clock phase and polarity                                                                                                                |
| Data length                                  | 8 bits to 16 bits                                                                                        | 8 to 16, 20, 24, or 32 bits<br>(specifiable in 1-bit units)                                                                                         | 8 bits                                                                                                                                                     |
| Data transfer order                          | Switchable between MSB- and LSB-first.                                                                   | Switchable between MSB- and LSB-first.                                                                                                              | Switchable between MSB- and LSB-first.                                                                                                                     |
| Transmission/<br>reception mode              | Single transfer mode<br>(transmission, reception, or<br>transmission/reception mode)                     | Single transfer operation possible.                                                                                                                 | Single transfer operation possible.                                                                                                                        |
|                                              | Continuous transfer mode<br>(transmission, reception, or<br>transmission/reception mode)                 | Transmission and reception<br>buffers are both double buffer<br>configurations, making<br>continuous transfer possible.                             | Transmission and reception buffers<br>are both double buffer<br>configurations, making continuous<br>transfer possible.                                    |
| Pins                                         | <ul> <li>Serial data output</li> <li>Serial data input</li> <li>Serial clock I/O</li> </ul>              | <ul> <li>Master transmit data I/O</li> <li>Slave transmit data I/O</li> <li>Clock I/O</li> <li>Slave-select I/O<br/>(SPI operation only)</li> </ul> | <ul> <li>Clock I/O</li> <li>Transmit data output</li> <li>Receive data input</li> <li>I/O for transmission/<br/>reception/chip select input pin</li> </ul> |
| Interrupt sources                            | <ul> <li>Consecutive transmission<br/>write enable</li> <li>Reception end/reception<br/>error</li> </ul> | <ul> <li>Receive buffer full</li> <li>Transmit buffer empty</li> <li>RSPI error</li> <li>RSPI idle</li> </ul>                                       | <ul> <li>Transmission end</li> <li>Transmit data empty</li> <li>Receive data full</li> <li>Reception error</li> </ul>                                      |
| DMA activation sources                       | <ul> <li>Consecutive transmission<br/>write enable</li> <li>Reception end/reception<br/>error</li> </ul> | <ul><li>Receive buffer full</li><li>Transmit buffer empty</li></ul>                                                                                 | <ul><li>Transmit data empty</li><li>Receive data full</li></ul>                                                                                            |



# 2.14 I<sup>2</sup>C Bus

#### 2.14.1 Units

Table 2.19 lists the I<sup>2</sup>C bus function units on the V850ES/JF3-L and RX231 Group.

| ltem                      | V850ES/JF3-L         | RX231                                                                                                                                        |
|---------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| I <sup>2</sup> C function | I <sup>2</sup> C bus | <ul> <li>I<sup>2</sup>C-bus interface (RIICa)</li> <li>Simple I<sup>2</sup>C mode of serial communications interface (SCIg, SCIh)</li> </ul> |

#### 2.14.2 Comparative Specifications

Table 2.20 lists correspondences between the specifications of the I<sup>2</sup>C bus functions on the V850ES/JF3-L and the I<sup>2</sup>C-bus interface and simple I<sup>2</sup>C mode of the serial communications interface on the RX231 Group.

#### Table 2.20 I<sup>2</sup>C Bus Function Correspondences

|                                 | V850ES/JF3-L                                                           | RX231                                                               |                                                                  |  |  |
|---------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------|--|--|
| ltem                            | l²C Bus                                                                | RIICa                                                               | Simple I <sup>2</sup> C Mode of<br>SCIg and SCIh                 |  |  |
| Number of<br>channels           | 2 channels                                                             | 1 channel                                                           | 7 channels                                                       |  |  |
| Transfer rate                   | Standard mode:<br>Up to 100 kbps<br>High-speed mode:<br>Up to 350 kbps | Standard mode:<br>Up to 100 kbps<br>Fast mode:<br>Up to 400 kbps    | Standard mode:<br>Up to 100 kbps<br>Fast mode:<br>Up to 350 kbps |  |  |
| Communication format            | I <sup>2</sup> C bus format                                            | <ul> <li>I<sup>2</sup>C bus format</li> <li>SMBus format</li> </ul> | I <sup>2</sup> C bus format                                      |  |  |
| Communication operation         | <ul><li>Multimaster support</li><li>Slave operation</li></ul>          | <ul><li>Multimaster support</li><li>Slave operation</li></ul>       | Single master only                                               |  |  |
| Digital filtering               | Usable in high-speed mode only                                         | The noise canceling width<br>can be adjusted using<br>software.     | The noise canceling width<br>can be adjusted using<br>software.  |  |  |
| Reduced<br>power<br>consumption | Operation stop mode                                                    | Can be implemented using module stop function.                      | Can be implemented using module stop function.                   |  |  |



|                        | V850ES/JF3-L                                                                                                                                    | RX231                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                           |  |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Item                   | I <sup>2</sup> C Bus                                                                                                                            | RIICa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Simple I <sup>2</sup> C Mode of<br>SCIg and SCIh                                                                                                                                                                                                                          |  |  |
| Interrupts             | <ul> <li>1 source</li> <li>Fall of 8th or 9th clock<br/>pulse of INTIIC interrupt<br/>serial clock</li> <li>Stop condition detection</li> </ul> | <ul> <li>4 sources</li> <li>EEI interrupt<br/>Transfer error or transfer<br/>event occurrence<br/>Arbitration detection<br/>NACK detection<br/>Timeout detection<br/>Start condition (including<br/>restart condition)<br/>detection<br/>Stop condition detection</li> <li>RXI interrupt<br/>Receive data full<br/>(including slave address<br/>match)</li> <li>TXI interrupt<br/>Transmit data empty<br/>(including slave address<br/>match)</li> <li>TEI interrupt<br/>Transmit end</li> </ul> | <ul> <li>3 sources</li> <li>RXI interrupt<br/>ACK detection/reception</li> <li>TXI interrupt<br/>NACK detection/<br/>transmission</li> <li>STI interrupt<br/>Completion of<br/>generation of start<br/>condition, restart<br/>condition, or stop<br/>condition</li> </ul> |  |  |
| DMA activation sources | IICn transfer end                                                                                                                               | <ul> <li>Receive data full<br/>interrupt</li> <li>Transmit data empty<br/>interrupt</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   | <ul><li>Receive interrupt</li><li>Transmit interrupt</li></ul>                                                                                                                                                                                                            |  |  |



# 2.15 DMA Functions (DMA Controller)

#### 2.15.1 Comparative Specifications

Table 2.21 lists correspondences between the specifications of the direct memory access (DMA) controller (DMAC) on the V850ES/JF3-L and the DMA controller (DMACA) on the RX231 Group.

| Table 2.21 DMA Controller Function Correspondences | Table 2.21 | <b>DMA Controller Function Correspondences</b> |
|----------------------------------------------------|------------|------------------------------------------------|
|----------------------------------------------------|------------|------------------------------------------------|

|                            | V850ES/JF3-L                                                                                                                                                                                                    | RX231                                                                                          |  |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|
| Item                       | DMAC                                                                                                                                                                                                            | DMACA                                                                                          |  |  |
| Number of channels         | 4 channels                                                                                                                                                                                                      | 4 channels                                                                                     |  |  |
| Transfer mode              | Single transfer mode                                                                                                                                                                                            | Can be implemented using normal transfer mode. However, two-cycle transfers are not supported. |  |  |
| Transfer unit              | 8 or 16 bits                                                                                                                                                                                                    | 8, 16, or 32 bits                                                                              |  |  |
| Max. transfer count        | 65,535 times                                                                                                                                                                                                    | 65,535 times                                                                                   |  |  |
| Transfer requests          | On-chip peripheral function interrupts, external interrupt pins, software triggers                                                                                                                              | Peripheral module interrupts, external interrupt pins, software triggers                       |  |  |
| Transfer targets           | On-chip peripheral I/O ↔ on-chip<br>peripheral I/O<br>On-chip peripheral I/O ↔ on-chip RAM<br>On-chip peripheral I/O ↔ external<br>memory<br>On-chip RAM ↔ external memory<br>External memory ↔ external memory | Transfers can be made to all non-<br>reserved memory areas.                                    |  |  |
| Address counting<br>method | Increment, decrement, fixed                                                                                                                                                                                     | Increment, decrement, fixed, offset calculation*1                                              |  |  |
| Interrupts                 | DMA transfer end interrupt                                                                                                                                                                                      | Transfer end interrupt, transfer escape end interrupt                                          |  |  |

Note: 1. The offset calculation setting is supported only on DMACO.



## 2.16 Interrupt/Exception Processing Function

#### 2.16.1 Comparative Specifications

Table 2.22 lists correspondences between the specifications of the interrupt and exception processing function on the V850ES/JF3-L and the interrupt controller (ICUb) and exception handling on the RX231 Group.

|                                   | V850ES/JF3-L                                                                                                                                                                                                                            | RX231                                                                                                                                                                                                                                                                              |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                              | Interrupt/Exception Processing<br>Function                                                                                                                                                                                              | ICUb/Exception Handling                                                                                                                                                                                                                                                            |
| Non-maskable<br>interrupts        | <ul> <li>Overflow of watchdog timer 2</li> <li>NMI pin interrupt</li> </ul>                                                                                                                                                             | <ul> <li>NMI pin interrupt</li> <li>Oscillation stop detection interrupt</li> <li>WDTA underflow/refresh error</li> <li>IWDTa underflow/refresh error</li> <li>Voltage monitoring 1 interrupt</li> <li>Voltage monitoring 2 interrupt</li> <li>VBATT Voltage monitoring</li> </ul> |
| Maskable interrupts               | <ul><li>External pin interrupts: 8 sources</li><li>On-chip peripheral interrupts</li></ul>                                                                                                                                              | <ul> <li>External pin interrupts: 8 sources</li> <li>Peripheral function interrupts</li> <li>Software interrupt: 1 source</li> </ul>                                                                                                                                               |
| Priority control                  | 8 levels                                                                                                                                                                                                                                | 16 levels                                                                                                                                                                                                                                                                          |
| External pin noise<br>suppression | <ul> <li>Noise suppression circuit using analog delay:<br/>NMI pin, INTP0 to INTP7 pins</li> <li>Digital noise suppression</li> <li>Sampling clock<br/>Selectable among fxx/64, fxx/128, fxx/256, fxx/512, fxx/1024, and fxT</li> </ul> | <ul> <li>Digital filter:<br/>NMI pin, IRQ0 to IRQ7 pins</li> <li>Sampling cycles: 3 times</li> <li>Sampling frequency:<br/>Selectable among PCLK, PCLK/8,<br/>PCLK/32, and PCLK/64.</li> <li>Selectable between digital filter<br/>enabled and disabled.</li> </ul>                |
| External pin interrupt detection  | <ul> <li>Edge detection<br/>Rising edge<br/>Falling edge<br/>Both edges</li> <li>No edge detection</li> </ul>                                                                                                                           | <ul> <li>Edge detection<br/>Rising edge (NMI, IRQ0 to IRQ7)<br/>Falling edge (NMI, IRQ0 to IRQ7)<br/>Both edges (IRQ0 to IRQ7)</li> <li>Low-level detection (IRQ0 to IRQ7)</li> </ul>                                                                                              |
| Software exceptions               | TRAP1n instruction, TRAP0n<br>instruction<br>(dedicated vectors: 32 sources)                                                                                                                                                            | INT instruction, BRK instruction (unconditional trap: 16 sources)                                                                                                                                                                                                                  |
| Illegal opcode<br>exceptions      | Yes                                                                                                                                                                                                                                     | Yes (undefined instruction exception)                                                                                                                                                                                                                                              |

| Table 2.22 | Interrupt/Exception | Handling Function  | Correspondences |
|------------|---------------------|--------------------|-----------------|
|            | Interrupt Exception | i nananng i anodon | ooncoponachoco  |

## 2.16.2 Usage Note

## 2.16.2.1 Differences among Chip Versions

On the RX231 Group the specifications differ as follows according to the chip version:

- SDHI interrupts (vector numbers 40 to 43) are not implemented on chip versions A and C.
- RSCAN0 interrupts (vector numbers 52 to 56) are not implemented on chip version C.
- Security interrupts (vector numbers 111 to 113) are not implemented on chip versions A and C.



# 2.17 Standby Function

## 2.17.1 Comparative Specifications

Table 2.23 lists correspondences on the RX231 Group with the standby function on the V850ES/JF3-L, and Table 2.24 shows the operating status after transition to each mode.

| Item       | V850ES/JF3-L                                                                                                                                                                                                                                                                                                                                                                                                                                       | RX231                                                                                                                                                                                                                                                                                  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HALT mode  | Mode in which only the operating clock of the CPU is stopped                                                                                                                                                                                                                                                                                                                                                                                       | Can be implemented using sleep mode.<br>However, the watchdog timer (WDT)<br>cannot be used.                                                                                                                                                                                           |
|            | <ul> <li>&lt; Cancellation sources &gt;</li> <li>Non-maskable interrupt request signal</li> <li>Unmasked maskable interrupt request signal</li> <li>Reset signal (reset triggered by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM))</li> </ul>                                                                                                                                                               | < Cancellation sources > <ul> <li>All interrupts</li> <li>Reset (RST# pin reset, power-on reset, voltage monitoring reset, IWDT reset)</li> </ul>                                                                                                                                      |
| IDLE1 mode | <ul> <li>Clock oscillator, PLL operation, and flash memory operation continue.</li> <li>&lt; Cancellation sources &gt;</li> <li>Non-maskable interrupt request signal</li> <li>Unmasked maskable interrupt request signal</li> <li>Reset signal (reset triggered by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM))</li> </ul>                                                                                | <ul> <li>Can be implemented using sleep mode<br/>and module stop function.</li> <li>&lt; Cancellation sources &gt;</li> <li>All interrupts</li> <li>Reset (RST# pin reset, power-on<br/>reset, voltage monitoring reset, IWDT<br/>reset)</li> </ul>                                    |
| IDLE2 mode | <ul> <li>Clock oscillator, PLL operation, and flash memory operation continue.</li> <li>The PLL is restored to its state before the transition to IDLE2 mode.</li> <li>&lt; Cancellation sources &gt;</li> <li>Non-maskable interrupt request signal</li> <li>Unmasked maskable interrupt request signal</li> <li>Reset signal (reset triggered by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM))</li> </ul> | Can be implemented using sleep mode<br>and module stop function.<br>However, the PLL must be started or<br>stopped using the normal procedure.<br>< Cancellation sources ><br>• All interrupts<br>• Reset (RST# pin reset, power-on<br>reset, voltage monitoring reset, IWDT<br>reset) |



| Item                                                                     | V850ES/JF3-L                                                                                                                                                                                                                                                                                                                                              | RX231                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STOP mode/<br>low-voltage STOP<br>mode                                   | <ul> <li>Mode in which operation of all internal circuits is stopped</li> <li>&lt; Cancellation sources &gt;</li> <li>Non-maskable interrupt request signal</li> <li>Unmasked maskable interrupt request signal</li> <li>Reset signal (reset triggered by RESET pin input, WDT2RES signal, low-voltage detector (LVI), or clock monitor (CLM))</li> </ul> | Can be implemented using software<br>standby mode.<br>However, with some exceptions<br>peripheral module operation is not<br>possible.<br>< Cancellation sources ><br>• Interrupts from peripheral modules<br>that can operate in software standby<br>mode<br>• Reset (RST# pin reset, power-on<br>reset, voltage monitoring reset, IWDT<br>reset) |
| Subclock<br>operation mode/<br>low-voltage<br>subclock<br>operation mode | Mode in which the entire system operates<br>on the subclock                                                                                                                                                                                                                                                                                               | Can be implemented by setting the sub-<br>clock as the system clock and using low-<br>speed operating mode.                                                                                                                                                                                                                                        |



|                                                      | V850ES/JF3-L |          |          |          |                     | RX231                 |                                      |                 |                 |                     |
|------------------------------------------------------|--------------|----------|----------|----------|---------------------|-----------------------|--------------------------------------|-----------------|-----------------|---------------------|
| Function                                             | HALT         | IDLE1    | IDLE2    | STOP     | Low-voltage<br>STOP | Subclock<br>Operation | Low-Voltage<br>Subclock<br>Operation | Sleep           | Deep Sleep      | Software<br>Standby |
| Main clock                                           | 0            | 0        | 0        | ×        | ×                   | 0                     | 0                                    | 0               | 0               | ×                   |
| Subclock                                             | 0            | 0        | 0        | 0        | 0                   | 0                     | 0                                    | 0               | 0               | 0                   |
| Internal oscillator/<br>HOCO<br>LOCO                 | 0            | 0        | 0        | 0        | 0                   | 0                     | 0                                    | 0               | 0               | ×                   |
| PLL                                                  | 0            | ×        | ×        | ×        | ×                   | 0                     | 0                                    | 0               | 0               | ×                   |
| CPU                                                  | ×            | ×        | ×        | ×        | ×                   | 0                     | 0                                    | X<br>(Retained) | X<br>(Retained) | X<br>(Retained)     |
| DMA                                                  | 0            | ×        | ×        | ×        | ×                   | 0                     | 0                                    | O *1            | X<br>(Retained) | X<br>(Retained)     |
| Watch timer/RTC                                      | 0            | 0        | 0        | O *2     | O *2                | 0                     | 0                                    | 0               | 0               | 0                   |
| Watchdog timer 2/<br>independent<br>watchdog timer   | 0            | 0        | 0        | 0        | 0                   | 0                     | 0                                    | ○*3             | ○*3             | ○ *3                |
| Port functions                                       | Retained     | Retained | Retained | Retained | Retained            | 0                     | 0                                    | 0               | 0               | X<br>(Retained)     |
| Interrupt controller                                 | 0            | $X^{*4}$ | X*4      | $X^{*4}$ | X*4                 | 0                     | 0                                    | 0               | 0               | 0                   |
| Low-voltage<br>detector/voltage<br>detection circuit | 0            | 0        | 0        | 0        | 0                   | 0                     | 0                                    | 0               | 0               | 0                   |
| RAM                                                  | Retained     | Retained | Retained | Retained | Retained            | Retained              | Retained                             | X<br>(Retained) | X<br>(Retained) | X<br>(Retained)     |
| Registers                                            | Retained     | Retained | Retained | Retained | Retained            | Retained              | Retained                             | Retained        | Retained        | Retained            |
| Other peripheral modules                             | *5           | *5       | *5       | *5       | *5                  | *5                    | *5                                   | 0               | 0               | X<br>(Retained)     |

| Table 2.24 | <b>Operating Status after Transition to Each Mode</b> |
|------------|-------------------------------------------------------|
|------------|-------------------------------------------------------|

 $\bigcirc$ : operating,  $\times$ : stopped

"Retained" means that the setting values of internal registers are retained and the internal status is operation suspended.

- Notes: 1. Writing to system control-related registers is prohibited in sleep mode. For details, refer to Table 5.1, List of I/O Registers (Address Order), in RX230 Group, RX231 Group User's Manual: Hardware.
  - 2. Operation is possible if a subclock is available.
  - 3. Watchdog timer operation stops.
  - 4. Only cancelling of standby mode is possible.
  - 5. The conditions and modules on which operation is possible differ in each mode. For details, refer to chapter 21, STANDBY FUNCTION, in V850ES/JF3-L User's Manual: Hardware.



#### 2.18 Clock Monitor

#### 2.18.1 Comparative Specifications

Table 2.25 lists correspondences between the specifications of the clock monitor functions on the V850ES/JF3-L and the oscillation stop detection function of the clock generation circuit on the RX231 Group.

|                                                | V850ES/JF3-L                                                                                                                                                                                                                                                                    | RX231                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item                                           | Clock Monitor                                                                                                                                                                                                                                                                   | Oscillation Stop Detection Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Target of monitoring                           | Main clock                                                                                                                                                                                                                                                                      | Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Operation when<br>oscillation stop<br>detected | Reset                                                                                                                                                                                                                                                                           | <ul> <li>When main clock is selected as<br/>system clock: The system clock is<br/>switched to the low-speed on-chip<br/>oscillator and an oscillation stop<br/>detection interrupt*<sup>1</sup> is generated.</li> <li>When PLL is selected as system<br/>clock: The PLL switches to free-<br/>running oscillation and an oscillation<br/>stop detection interrupt is generated.</li> <li>When USB-dedicated PLL is selected:<br/>The USB-dedicated PLL switches to<br/>free-running oscillation and an<br/>oscillation stop detection interrupt is<br/>generated.</li> </ul> |
| Auto-shutdown of function                      | <ul> <li>From start of STOP mode until<br/>expiration of stabilization time</li> <li>When sampling clock (internal<br/>oscillation clock) is halted</li> <li>When CPU is operating on internal<br/>oscillation clock</li> <li>When main clock is halted*<sup>2</sup></li> </ul> | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Table 2.25 | <b>Clock Monitor Function Correspondences</b> | 5 |
|------------|-----------------------------------------------|---|
|------------|-----------------------------------------------|---|

Notes: 1. The oscillation stop detection interrupt is a non-maskable interrupt.

2. State in which the main clock has been halted intentionally by user software using the main clock oscillator control bit (PCC.MCK).

## 2.18.2 Usage Note

#### 2.18.2.1 Disabling the Oscillation Stop Detection Function

The oscillation stop detection function on the RX231 Group is provided to deal with situations where the main clock is stopped by an external factor. Therefore, it is necessary to disable the oscillation stop detection function in advance before stopping the main clock by using software, transitioning to software standby mode, or the like. For details, refer to 9.5.1, Oscillation Stop Detection and Operation after Detection, in RX230 Group, RX231 Group User's Manual: Hardware.



## 2.19 Low-Voltage Detector (LVI)

#### 2.19.1 Comparative Specifications

Table 2.26 lists correspondences between the specifications of the low-voltage detector (LVI) on the V850ES/JF3-L and the voltage detection circuit (LVDAb) on the RX231 Group.

|                                          | V850ES/JF3-L                                                                                                                                                                                                                                                                               | RX231                                                                                |                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                          | Low-Voltage                                                                                                                                                                                                                                                                                | LVDAb Voltage                                                                        | LVDAb Voltage                                                                                                                                                                                                                                                                                                                | LVDAb Voltage                                                                                                                                                                                                                                                                                                                                                  |
| ltem                                     | Detector (LVI)                                                                                                                                                                                                                                                                             | Monitoring 0                                                                         | Monitoring 1                                                                                                                                                                                                                                                                                                                 | Monitoring 2                                                                                                                                                                                                                                                                                                                                                   |
| Operation<br>when<br>voltage<br>detected | <ul> <li>When V<sub>DD</sub>         &lt; V<sub>LVI</sub> or V<sub>DD</sub>         &lt; V<sub>LVI</sub> detection         occurs, a         maskable interrupt         or reset request is         generated.</li> <li>Selectable         between interrupt         and reset.</li> </ul> | <ul> <li>When Vdet0         <ul> <li>VCC, a reset<br/>occurs.</li> </ul> </li> </ul> | <ul> <li>When Vdet1 <ul> <li>VCC, a reset</li> <li>occurs.</li> </ul> </li> <li>When Vdet1 <ul> <li>VCC and/or</li> <li>VCC &gt; Vdet1, an</li> <li>interrupt request is generated.</li> </ul> </li> <li>Selectable <ul> <li>between maskable</li> <li>interrupt and non-maskable</li> <li>interrupt.</li> </ul> </li> </ul> | <ul> <li>When Vdet2         <ul> <li>VCC or CMPA2<br/>pin, a reset occurs.</li> </ul> </li> <li>When Vdet2         <ul> <li>(VCC or CMPA2<br/>pin) and/or (VCC<br/>or CMPA2 pin)</li> <li>Vdet2, an<br/>interrupt request is<br/>generated.</li> </ul> </li> <li>Selectable<br/>between maskable<br/>interrupt and non-<br/>maskable<br/>interrupt.</li> </ul> |
| Detection<br>voltage                     | 2 levels<br>2.30 V<br>2.80 V                                                                                                                                                                                                                                                               | 4 levels<br>1.90 V<br>2.51 V<br>2.82 V<br>3.84 V                                     | 14 levels<br>1.86 V<br>1.96 V<br>2.20 V<br>2.48 V<br>2.58 V<br>2.68 V<br>2.79 V<br>2.90 V<br>3.00 V<br>3.10 V<br>3.84 V<br>4.02 V<br>4.14 V<br>4.29 V                                                                                                                                                                        | 4 levels<br>3.84 V<br>4.02 V<br>4.14 V<br>4.29 V                                                                                                                                                                                                                                                                                                               |

 Table 2.26
 Low-Voltage Detector Function Correspondences

Notes: 1. When operation is enabled and the operating mode is set to "when power supply voltage < detection voltage, an internal reset signal is generated," it is not possible to stop operation of the low-voltage detector (LVI) until a reset request other than a reset by the low-voltage detector is generated.

2. Do not use the non-maskable interrupt to initiate writing or erasing of the flash memory.

## 2.19.2 Usage Note

## 2.19.2.1 Usage Note Regarding Reenabling Voltage Detection

After voltage detection occurs once on the RX231 Group, the setting must be reset by, for example, clearing the detect flag. For details, refer to 8, Voltage Detection Circuit (LVDAb), in RX230 Group, RX231 Group User's Manual: Hardware.



## 2.20 CRC Function

#### 2.20.1 Comparative Specifications

Table 2.27 lists correspondences between the specifications of the CRC function on the V850ES/JF3-L and the CRC calculator (CRC) on the RX231 Group.

#### Table 2.27 CRC Function Correspondences

|               | V850ES/JF3-L                | RX231                           |
|---------------|-----------------------------|---------------------------------|
| Item          | CRC Function                | CRC                             |
| Data unit     | 8 bits                      | 8 bits                          |
| Formula       | CRC-16-CCITT (16-bit CRC)   | CRC-16-CCITT (16-bit CRC)       |
|               | $X^{16} + X^{12} + X^5 + 1$ | $X^{16} + X^{12} + X^5 + 1$     |
|               |                             | CRC-16-IBM (16-bit CRC)         |
|               |                             | $X^{16} + X^{15} + X^2 + 1$     |
|               |                             | CRC-8-ATM (8-bit CRC)           |
|               |                             | $X^8 + X^2 + X + 1$             |
| Data transfer | Fixed at LSB.               | Selectable between MSB and LSB. |



## 3. Sample Programs

The distribution package containing this application note includes sample programs that reproduce in software functions of the V850ES/JF3-L that are not implemented in hardware on the RX231 Group.

The latest versions of the sample programs are available on the Renesas Electronics website.

# 3.1 Operation Confirmation Conditions

Table 3.1 shows the environment on which the operation of the sample programs has been confirmed.

| Item                   | Description                                                     |  |
|------------------------|-----------------------------------------------------------------|--|
| MCU used               | R5F52318ADFP                                                    |  |
| Operating frequencies  | Main clock: 8Hz                                                 |  |
|                        | PLL: 54 MHz (main clock divided by 2 and multiplied by 13.5)    |  |
|                        | HOCO: Stopped                                                   |  |
|                        | LOCO: 4 MHz                                                     |  |
|                        | System clock (ICLK): 54 MHz (PLL divided by 1)                  |  |
|                        | Peripheral module clock A (PCLKA): 54 MHz (PLL divided by 1)    |  |
|                        | Peripheral module clock B (PCLKB): 27 MHz (PLL divided by 2)    |  |
|                        | Peripheral module clock D (PCLKD): 54 MHz (PLL divided by 1)    |  |
|                        | FlashIF clock (FCLK): 27 MHz (PLL divided by 2)                 |  |
|                        | External bus clock (BCLK): 27 MHz (PLL divided by 2)            |  |
| Operating voltage      | 3.3 V                                                           |  |
| Integrated development | Renesas Electronics                                             |  |
| environment            | e <sup>2</sup> studio Version 2021-10                           |  |
| Compiler               | Renesas Electronics                                             |  |
|                        | C/C++ Compiler Package for RX Family V.3.03.00                  |  |
|                        | Default settings of integrated development environment          |  |
| iodefine.h version     | 1.01                                                            |  |
| Endian order           | Little endian                                                   |  |
| Operating mode         | Single-chip mode                                                |  |
| Processor mode         | Supervisor mode                                                 |  |
| Sample program version | Version 1.00                                                    |  |
| Board used             | Renesas Starter Kit for RX231 (product No.: RTK5005231SxxxxxBE) |  |

| Table 3.1 Operation Confirmation Conditions | Table 3.1 | <b>Operation Confirmation Conditions</b> |
|---------------------------------------------|-----------|------------------------------------------|
|---------------------------------------------|-----------|------------------------------------------|



## 3.2 **Project Structure**

Table 3.2 lists the sample projects accompanying this application note, and Table 3.3 lists files in which changes were made to source code generated by the code generation function.

#### Table 3.2 Projects

| Function                             | Project Name         | Description                                                                                                                                                                                                                                                                     |
|--------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External trigger PWM output function | external_input_rx231 | This project reproduces the functionality on the V850ES/JF3-L for using external trigger input to initiate count start and PWM output on the RX231 Group using the IRQ external input interrupt* <sup>1</sup> and the multi-function timer pulse unit in PWM mode 1.            |
| One-shot pulse output function       | one_shot_pulse_rx231 | This project reproduces the functionality on the V850ES/JF3-L for using external trigger input to initiate count start and one-shot pulse output on the RX231 Group using the IRQ external input interrupt* <sup>1</sup> and the multi-function timer pulse unit in PWM mode 1. |
| Real-time output function            | rto_output_rx231     | This project reproduces the real-time output<br>function on the V850ES/JF3-L on the RX231<br>Group using the port group output function of the<br>event link controller and the TMR.                                                                                            |

Note: 1. Connected to SW1 (tactile switch) on the RSK board.

| Table 3.3 | Changes to Files Generated by Code Generation Function |
|-----------|--------------------------------------------------------|
|-----------|--------------------------------------------------------|

| Project              | Folder     | File Name          | Description                         |
|----------------------|------------|--------------------|-------------------------------------|
| external_input_rx231 | Config_ICU | Config_ICU_user.c  | User-implemented interrupt handling |
| one_shot_pulse_rx231 | Config_ICU | Config_ICU_user.c  | User-implemented interrupt handling |
|                      | Config_MTU | Config_MTU0_user.c | User-implemented interrupt handling |
| rto_output_rx231     | Config_ICU | Config_ICU_user.c  | User-implemented interrupt handling |
|                      | Config_TMR | Config_TMR0_user.c | User-implemented interrupt handling |

Note: For details of the added processing, refer to 3.5, Flowcharts. Source code generated by the code generation function of Smart Configurator that has not been modified is omitted.



# 3.3 Functions

Table 3.4 lists the functions used by the sample programs.

|  | Table 3.4 | Functions | Used by | Sample | Programs |
|--|-----------|-----------|---------|--------|----------|
|--|-----------|-----------|---------|--------|----------|

| Function Name                 | Description                                                  |
|-------------------------------|--------------------------------------------------------------|
| main                          | Main processing routine                                      |
| r_Config_ICU_irq1_interrupt   | External interrupt handler                                   |
| r_Config_MTU0_tgib0_interrupt | MTU0 compare match interrupt processing                      |
|                               | (only used by one-shot pulse output function sample program) |
| r_Config_TMR0_cmia0_interrupt | TMR0 compare match interrupt processing                      |
|                               | (only used by real-time output function sample program)      |

Note: Source code generated by the code generation function of Smart Configurator that has not been modified is omitted.

# 3.4 Function Specifications

The sample code function specifications are listed below.

| main         |                         |
|--------------|-------------------------|
| Outline      | Main processing routine |
| Header       | None                    |
| Declaration  | void main (void)        |
| Description  | Makes initial settings. |
| Arguments    | None                    |
| Return Value | None                    |

| r_Config_ICU_irq1_interrupt                                                                                                                      |                                                            |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
| Outline                                                                                                                                          | IRQ1 interrupt handler                                     |  |
| Header                                                                                                                                           | Config_ICU.h                                               |  |
| Declaration                                                                                                                                      | static void r_Config_ICU_irq1_interrupt (void)             |  |
| Description                                                                                                                                      | Handles the IRQ1 interrupt.                                |  |
|                                                                                                                                                  | The IRQ1 interrupt handler starts count operation on MTU0. |  |
| Arguments                                                                                                                                        | None                                                       |  |
| Return Value                                                                                                                                     | rn Value None                                              |  |
| RemarksThis function is generated by the code generation function of Smart ConfIt is only used by external_input_rx231 and one_shot_pulse_rx231. |                                                            |  |



### r\_Config\_MTU0\_tgib0\_interrupt

| Outline      | MTU0 compare match B interrupt processing                                         |  |
|--------------|-----------------------------------------------------------------------------------|--|
| Header       | Config_MTU0.h                                                                     |  |
| Declaration  | static void r_Config_MTU0_tgib0_interrupt (void)                                  |  |
| Description  | Handles the MTU0 compare match interrupt.                                         |  |
|              | The MTU0 compare match interrupt handler stops count operation on MTU0.           |  |
| Arguments    | None                                                                              |  |
| Return Value | None                                                                              |  |
| Remarks      | This function is generated by the code generation function of Smart Configurator. |  |
|              | This function is only used by one_shot_pulse_RX231.                               |  |
|              |                                                                                   |  |

| r_Config_TMR0_cmia0_interrupt |                                                                                                                                      |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| Outline                       | TMR0 compare match A interrupt processing                                                                                            |  |
| Header                        | Config_TMR0.h                                                                                                                        |  |
| Declaration                   | static void r_Config_TMR0_cmia0_interrupt (void)                                                                                     |  |
| Description                   | Handles the TMR0 compare match interrupt.                                                                                            |  |
|                               | The TMR0 compare match interrupt handler configures PDBF1 register settings.                                                         |  |
| Arguments                     | None                                                                                                                                 |  |
| Return Value                  | /alue None                                                                                                                           |  |
| Remarks                       | This function is generated by the code generation function of Smart Configurator.<br>This function is only used by rto_output_rx231. |  |



## 3.5 Flowcharts

The sample programs make use of the code generation function. This section contains flowcharts of functions containing changes to the program code generated by e<sup>2</sup> studio and that are used to reproduce the hardware functionality of the V850ES/JF3-L. For details of other peripheral functions, etc., refer to the setting screens in Smart Configurator and the generated code.

### 3.5.1 Main

Figure 3.1 is a flowchart of the main processing routine.



Notes: 1. Only exists in one\_shot\_pulse\_rx231 and external\_input\_rx231. 2. Only exists in rto\_output\_rx231.



#### 3.5.2 External Interrupt Handler

Figure 3.2 is a flowchart of the external interrupt handler.





#### Figure 3.2 External Interrupt Handler



#### 3.5.3 MTU0 Interrupt Handler of One-Shot Pulse Output Function

Figure 3.3 is a flowchart of the timer interrupt handler of the one-shot pulse output function.



#### Figure 3.3 Timer Interrupt Handler of One-Shot Pulse Output Function

#### 3.5.4 TMR0 Interrupt Handler of Real-Time Output Function

Figure 3.4 is a flowchart of the timer interrupt handler of the real-time output function.



Figure 3.4 Timer Interrupt Handler of Real-Time Output Function



## 4. Importing a Project

The sample programs are distributed in e<sup>2</sup> studio project format. This section shows how to import a project into e<sup>2</sup> studio. After importing a project, check the build and debug settings.

## 4.1 Procedure in e<sup>2</sup> studio

To use sample programs in  $e^2$  studio, follow the steps below to import them into  $e^2$  studio. (Note that depending on the version of  $e^2$  studio you are using, the interface may appear somewhat different from the screenshots below.)



Figure 4.1 Importing a Project into e<sup>2</sup> studio

Notes: In projects managed by e<sup>2</sup> studio, do not use space codes, multibyte characters, and symbols such as "\$", "#", "%" in folder names or paths to them.



## 4.2 Procedure in CS+

To use sample programs in CS+, follow the steps below to import them into CS+. (Note that depending on the version of CS+ you are using, the interface may appear somewhat different from the screenshots below.)



Figure 4.2 Importing a Project into CS+

Notes: In projects managed by CS +, do not use space codes, multibyte characters, and symbols such as "\$", "#", "%" in folder names or paths to them.



## 5. Reference Documents

User's Manual: Hardware

RX230 Group, RX231 Group User's Manual: Hardware (R01UH0496) V850ES/JF3-L User's Manual: Hardware (R01UH0017) (The latest version can be downloaded from the Renesas Electronics website.)

Technical Updates/Technical News

(The latest information can be downloaded from the Renesas Electronics website.)

User's Manual: Development Tools

CC-RX Compiler User's Manual (R20UT3248) (The latest version can be downloaded from the Renesas Electronics website.)



# **Revision History**

|      |            | Description |                      |
|------|------------|-------------|----------------------|
| Rev. | Date       | Page        | Summary              |
| 1.00 | Dec. 29.21 | —           | First edition issued |
|      |            |             |                      |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.)

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

# **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.