

## RZ/G2L RZ/G2LC RZ/G2UL

## Setting GPIO with Flexible Software Package

## Introduction

This application note describes how to set the GPIO with the Renesas Flexible Software Package (FSP) for writing applications.

## **Target Device**

RZ/G2L RZ/G2LC RZ/G2UL

## Contents

| 1.  | Introduction                                         | 2  |
|-----|------------------------------------------------------|----|
| 1.1 | Overview                                             | 2  |
| 2.  | What is Configuration a Project?                     | 2  |
| 3.  | Limitations                                          | 3  |
| 4.  | GPIO setting method                                  | 4  |
| 4.1 | General Purpose Input Output Port (GPIO)             | 5  |
| 4.2 | Port Function Control                                | 6  |
| 5.  | Selection of each peripheral function                | 7  |
| 5.1 | RZ/G2L, RZ/G2LC                                      | 7  |
| 5.2 | RZ/G2UL                                              |    |
| 6.  | Notes for using your pin_data.c with RZ/G FSP v2.0.0 | 18 |
| 6.1 | How to update FSP version in your project            |    |
| 6.2 | Procedure to continue to use your pin_data.c         |    |
| 6.3 | How to enable FSP Pin Configurator                   | 21 |
| Rev | vision History                                       | 23 |



## 1. Introduction

## 1.1 Overview

This application note describes the following two main points.

- How to set the GPIO with the Renesas Flexible Software Package (FSP) for writing applications in RZ/G FSP v1.2.0 or earlier version.
- How to update an existing project from RZ/G FSP v1.2.0 or earlier version to v2.0.0.

## 2. What is Configuration a Project?

In e2 studio, all FSP applications are organized in RZ MPU projects. Setting up an RZ MPU project involves:

· Configuring a Project

When the project is created, e2 studio displays a summary of the current project configuration in the RZ MPU Project Editor. Each of the configurable elements in an FSP project can be edited using the appropriate tab in the RZ Configuration editor window.

| lelinky] FSP Configurat<br>Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Project Summary<br>Board:<br>Device:<br>Tookchain:<br>Tookchain:<br>Tookchain:<br>Yey Version:<br>Selected software cc<br>Selected software cc<br>Simple application<br>Board Support Pac<br>U/O Port<br>General Time<br>Am CMSIS Versio<br>Board support pac<br>Board support pac |
| Summary BSP Clocks Pir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Figure 1: RZ Project Editor tabs



On the bottom of the RZ MPU Project Editor view, you can find the tabs for configuring multiple aspects of your project.

• [Summary] tab

you can see all they key characteristics of the project: board, device, toolchain, and more.

[BSP] tab

you can change board specific parameters from the initial project selection.

• [Clocks] tab

you can configure the MPU clock settings for your project. For the clock used in the RZ MPU, set the clock frequency by setting the register in the software that operates in main-core (Cortex-A55). In the Clocks tab, you should enter that frequency.

- [Pins] tab
   This tab did not support the target device in RZ/G FSP v1.2.0 or earlier version.

   However, it is supported in RZ/G FSP v2.0.0.
   Please check the chapter 6. to get more information.
- [Interrupts] tab you can add new user events/interrupts.
- [Event Links] tab
- This tab does not support the selected device.
- [Stacks] tab

you can add and configure FSP modules. For each module selected in this tab, the Properties window provides access to the configuration parameters, interrupt selections.

[Components] tab

This tab provides an overview of the selected modules. Although you can also add drivers for specific FSP releases and application sample code here, this tab is normally only used for reference.

GPIO settings are made on the Pins tab, but FSP v1.2.0 or earlier version for these devices did not support it. Therefore, when using the I/O port, it was necessary to manually add the used I/O port setting in "src/pin\_data.c". This manual describes how to change this.

## 3. Limitations

RZ/G2L has a multi-core configuration of Cortex-A55 and Cortex-M33. It is possible to use GPIO from each core. This package provides GPIO drivers for Cortex-M33, but GPIO can operate on the assumption that it is not used in Cortex-A55.



## 4. GPIO setting method

GPIO settings are made for each terminal. There are two items required for setting: Pin identifier and Pin Function Setting (PFS) configuration. The structure (ioport\_pin\_cfg\_t) used for the setting is described below.

```
typedef struct st_ioport_pin_cfg
{
    uint32_t pin_cfg;
    bsp_io_port_pin_t pin;
} ioport_pin_cfg_t;
```

| Type Member Name      | Description                                                              |
|-----------------------|--------------------------------------------------------------------------|
| uint32 pin_cfg        | PFS configuration                                                        |
|                       | Set using "typedef enume_ioport_cfg_options" and "typedef                |
|                       | enume_ioport_peripheral" defined in the "r_ioport_api.h" file.           |
| bsp_io_port_pin_t pin | Pin identifier                                                           |
|                       | Set using "typedef enum e_bsp_io_port_pin_t" defined in "bsp_io.h" file. |

Add GPIO settings using the above structure to the array data "g\_bsp\_pin\_cfg\_data []" described in "pin\_data.c". When Cortex-M33 is started, GPIO is set by the initialization function "SystemInit ()".

GPIO setting methods are classified into the following two types. The setting method is described with an example for each item.

- General Purpose Input Output Port (GPIO)
- Port Function Control



## 4.1 General Purpose Input Output Port (GPIO)

The following is a setting example of General Purpose Input Output Port (GPIO). In the setting example, P41\_0 is output (input enabled). The 2nd line sets the Pin identifier, and the 3rd and 4th lines set the PFS configuration. At this time, refer to Table 4-1 for the PFS configuration that can be set.

```
0000 const ioport_pin_cfg_t g_bsp_pin_cfg_data[] = {
0001 {
0002 .pin = BSP_IO_PORT_41_PIN_00,
0003 .pin_cfg = ((uint32_t) IOPORT_CFG_PORT_DIRECTION_OUTPUT_INPUT |
0004 (uint32_t) IOPORT_CFG_PORT_OUTPUT_HIGH)
0005 },
0006};
```

| Register Name (Note1)          | Definition                             | Port Mode<br>(Note2) |
|--------------------------------|----------------------------------------|----------------------|
| Port Register (Pn)             | IOPORT_CFG_PORT_OUTPUT_LOW             | Optional             |
|                                | IOPORT_CFG_PORT_OUTPUT_HIGH            | -                    |
| Port Mode Register (PMn)       | IOPORT_CFG_PORT_DIRECTION_HIZ          | Imperative.          |
|                                | IOPORT_CFG_PORT_DIRECTION_INPUT        |                      |
|                                | IOPORT_CFG_PORT_DIRECTION_OUTPUT       |                      |
|                                | IOPORT_CFG_PORT_DIRECTION_OUTPUT_INPUT |                      |
| Driving Ability Control        | IOPORT_CFG_DRIVE_B00                   | Optional             |
| Register (IOLH)                | IOPORT_CFG_DRIVE_B01                   |                      |
|                                | IOPORT_CFG_DRIVE_B10                   |                      |
|                                | IOPORT_CFG_DRIVE_B11                   |                      |
| Slew Rate Switching            | IOPORT_CFG_SLEW_RATE_SLOW              | Optional             |
| Register (SR)                  | IOPORT_CFG_SLEW_RATE_FAST              |                      |
| Pull Up/Pull down Switching    | IOPORT_CFG_PULLUP_PULLDOWN_DISABLE     | Optional             |
| Register (PUPD)                | IOPORT_CFG_PULLUP_ENABLE               |                      |
|                                | IOPORT_CFG_PULLDOWN_ENABLE             |                      |
| Digital Noise Filter Switching | IOPORT_CFG_NOISE_FILTER_OFF            | Optional             |
| Register (FILONOFF)            | IOPORT_CFG_NOISE_FILTER_ON             |                      |
| Digital Noise Filter Number    | IOPORT_CFG_NOISE_FILTER_NUM_4STAGE     | Optional             |
| Register (FILNUM)              | IOPORT_CFG_NOISE_FILTER_NUM_8STAGE     |                      |
|                                | IOPORT_CFG_NOISE_FILTER_NUM_12STAGE    |                      |
|                                | IOPORT_CFG_NOISE_FILTER_NUM_16STAGE    |                      |
| Digital Noise Filter Clock     | IOPORT_CFG_NOISE_FILTER_NOT_DIVIDED    | Optional             |
| Selection Register             | IOPORT_CFG_NOISE_FILTER_DIVIDED_9000   |                      |
| (FILCLKSEL)                    | IOPORT_CFG_NOISE_FILTER_DIVIDED_18000  |                      |
|                                | IOPORT_CFG_NOISE_FILTER_DIVIDED_36000  |                      |
| Interrupt Enable Control       | IOPORT_CFG_TINT_DISABLE                | Optional             |
| Register (ISEL)                | IOPORT_CFG_TINT_ENABLE                 |                      |

#### Table 4-1: PFS configuration for General Purpose Input Output Port

Notes: 1 For details on registers, refer to the RZ/G2L hardware manual.

2 Some items indicated by "Optional" are not supported depending on the terminal. Sets the items according to the system.



## 4.2 Port Function Control

The following is a setting example of Port Function Control. In the setting example, P48\_0 is set to SCIFA ch2 TXD and P48\_1 is set to SCIFA ch2 RXD port. The Pin identifier is set on the 2nd and 7th lines, and the PFS configuration is set on the 3rd to 4th lines and 8 to 9. At this time, refer to Table 4-2 for the PFS configuration that can be set.

```
0000 const ioport_pin_cfg_t g_bsp_pin_cfg_data[] = {
0001
     {
0002
       .pin = BSP IO PORT 48 PIN 00,
0003
       .pin cfg = ((uint32 t) IOPORT CFG PERIPHERAL PIN |
                   (uint32_t) IOPORT_PERIPHERAL_MODE1
0004
                                                       )
0005
      },
0006
     {
0007
      .pin = BSP IO PORT 48 PIN 01,
       .pin cfg = ((uint32 t) IOPORT CFG PERIPHERAL PIN |
0008
0009
                   (uint32 t) IOPORT PERIPHERAL MODE1
                                                      )
0010
     },
0006 };
```

#### Table 4-2: PFS configuration for Port Function Control

| Register Name (Note1)                | Definition                            | Peripheral<br>Function Mode |
|--------------------------------------|---------------------------------------|-----------------------------|
| Port Mode Control<br>Register (PMCn) | IOPORT_CFG_PERIPHERAL_PIN             | Imperative                  |
| Port Function Control                | IOPORT_PERIPHERAL_MODE1               | Imperative                  |
| Register (PFCm)                      | IOPORT_PERIPHERAL_MODE2               |                             |
| (Note2)                              | IOPORT_PERIPHERAL_MODE3               |                             |
|                                      | IOPORT_PERIPHERAL_MODE4               |                             |
|                                      | IOPORT_PERIPHERAL_MODE5               |                             |
|                                      | IOPORT_PERIPHERAL_MODE6 (Note3)       |                             |
|                                      | IOPORT_PERIPHERAL_MODE7 (Note3)       |                             |
| Driving Ability Control              | IOPORT_CFG_DRIVE_B00                  | Optional                    |
| Register (IOLH)                      | IOPORT_CFG_DRIVE_B01                  |                             |
|                                      | IOPORT_CFG_DRIVE_B10                  |                             |
|                                      | IOPORT_CFG_DRIVE_B11                  |                             |
| Slew Rate Switching                  | IOPORT_CFG_SLEW_RATE_SLOW             | Optional                    |
| Register (SR)                        | IOPORT_CFG_SLEW_RATE_FAST             |                             |
| Pull Up/Pull down                    | IOPORT_CFG_PULLUP_PULLDOWN_DISABLE    | Optional                    |
| Switching Register                   | IOPORT_CFG_PULLUP_ENABLE              |                             |
| (PUPD)                               | IOPORT_CFG_PULLDOWN_ENABLE            |                             |
| Digital Noise Filter                 | IOPORT_CFG_NOISE_FILTER_OFF           | Optional                    |
| Switching Register<br>(FILONOFF)     | IOPORT_CFG_NOISE_FILTER_ON            |                             |
| Digital Noise Filter                 | IOPORT_CFG_NOISE_FILTER_NUM_4STAGE    | Optional                    |
| Number Register                      | IOPORT CFG NOISE FILTER NUM 8STAGE    |                             |
| (FILNUM)                             | IOPORT CFG NOISE FILTER NUM 12STAGE   |                             |
|                                      | IOPORT_CFG_NOISE_FILTER_NUM_16STAGE   |                             |
| Digital Noise Filter Clock           | IOPORT CFG NOISE FILTER NOT DIVIDED   | Optional                    |
| Selection Register                   | IOPORT CFG NOISE FILTER DIVIDED 9000  |                             |
| (FILCLKSEL)                          | IOPORT CFG NOISE FILTER DIVIDED 18000 |                             |
|                                      | IOPORT_CFG_NOISE_FILTER_DIVIDED_36000 |                             |

Notes: 1 For details on registers, refer to the RZ/G2L hardware manual.

2 For details on definition, refer to section "5.Selection of each peripheral function".

3 Not available for RZ/G2L and RZ/G2LC.



## 5. Selection of each peripheral function

## 5.1 RZ/G2L, RZ/G2LC

The terminals of multiplexed function for RZ/G2L are listed below.

The terminals that can be assigned to each peripheral function differ depending on each device. Refers user's manual for the device.

#### Table 5-1: The multiplexed function of P0 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P0_0     | IRQ0       | SCI0_RXD   | GTIOC0A    | MTIOC0A    | SCIF3_TXD  |
| P0_1     | IRQ1       | SCI0_TXD   | GTIOC0B    | MTIOC0B    | SCIF3_RXD  |

#### Table 5-2: The multiplexed function of P1 pin.

| Pin Name | Function 1 | Function 2     | Function 3 | Function 4 | Function 5 |
|----------|------------|----------------|------------|------------|------------|
| P1_0     | IRQ2       | SCI0_SCK       | GTIOC1A    | MTIOC0C    | SCIF3_SCK  |
| P1_1     | IRQ3       | SCI0_CTS#/RTS# | GTIOC1B    | MTIOC0D    | -          |

#### Table 5-3: The multiplexed function of P2 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P2_0     | IRQ4       | ADC_TRG    | GTIOC2A    | MTIOC1A    | SCIF4_TXD  |
| P2_1     | IRQ5       | -          | GTIOC2B    | MTIOC1B    | SCIF4_RXD  |

#### Table 5-4: The multiplexed function of P3 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P3_0     | IRQ6       | RIIC2_SDA  | GTIOC3A    | MTIOC2A    | SCIF4_SCK  |
| P3_1     | IRQ7       | RIIC2_SCL  | GTIOC3B    | MTIOC2B    | CAM_FIELD  |

#### Table 5-5: The multiplexed function of P4 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-------------|------------|------------|------------|------------|
| P4_0     | USB0_VBUSEN | SCIF2_TXD  | MTIOC7A    | ADC_TRG    | -          |
| P4_1     | -           | SCIF2_RXD  | MTIOC7B    | -          | -          |

#### Table 5-6: The multiplexed function of P5 pin.

| Pin Name | Function 1      | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-----------------|------------|------------|------------|------------|
| P5_0     | USB0_OVRCUR     | SCIF2_SCK  | MTIOC7C    | SSI2_BCK   | -          |
| P5_1     | USB0_OTG_ID     | SCIF2_CTS# | MTIOC7D    | SSI2_RCK   | -          |
| P5_2     | USB0_OTG_EXICEN | SCIF2_RTS# | -          | SSI2_DATA  | -          |

#### Table 5-7: The multiplexed function of P6 pin.

| Pin Name | Function 1 | Function 2 | Function 3  | Function 4 | Function 5 |
|----------|------------|------------|-------------|------------|------------|
| P6_0     | DISP_CLK   | SSI0_BCK   | USB0_VBUSEN | MTIOC1A    | -          |
| P6_1     | DISP_HSYNC | SSI0_RCK   | -           | MTIOC1B    | -          |



#### Table 5-8: The multiplexed function of P7 pin.

| Pin Name | Function 1 | Function 2 | Function 3      | Function 4 | Function 5 |
|----------|------------|------------|-----------------|------------|------------|
| P7_0     | DISP_VSYNC | SSI0_TXD   | USB0_OVRCUR     | MTIC5U     | -          |
| P7_1     | DISP_DE    | SSI0_RXD   | USB0_OTG_ID     | MTIC5V     | -          |
| P7_2     | DISP_DATA0 | -          | USB0_OTG_EXICEN | MTIC5W     | -          |

#### Table 5-9: The multiplexed function of P8 pin.

| Pin Name | Function 1 | Function 2  | Function 3 | Function 4 | Function 5 |
|----------|------------|-------------|------------|------------|------------|
| P8_0     | DISP_DATA1 | USB1_VBUSEN | RSPI2_CK   | RIIC3_SCL  | -          |
| P8_1     | DISP_DATA2 | USB1_OVRCUR | RSPI2_MOSI | RIIC3_SDA  | -          |
| P8_2     | DISP_DATA3 | -           | RSPI2_MISO | -          | -          |

#### Table 5-10: The multiplexed function of P9 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P9_0     | DISP_DATA4 | ADC_TRG    | RSPI2_SSL  | MTIOC2A    | -          |
| P9_1     | DISP_DATA5 | -          | -          | MTIOC2B    | -          |

#### Table 5-11: The multiplexed function of P10 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P10_0    | DISP_DATA6 | CAN_CLK    | MTIOC6A    | GTETRGA    | -          |
| P10_1    | DISP_DATA7 | CAN0_TX    | MTIOC6B    | GTETRGB    | -          |

#### Table 5-12: The multiplexed function of P11 pin.

| Pin Name | Function 1 | Function 2          | Function 3 | Function 4 | Function 5 |
|----------|------------|---------------------|------------|------------|------------|
| P11_0    | DISP_DATA8 | CAN0_RX             | MTIOC6C    | GTETRGC    | -          |
| P11_1    | DISP_DATA9 | CAN0_TX_DATARATE_EN | MTIOC6D    | GTETRGD    | -          |

#### Table 5-13: The multiplexed function of P12 pin.

| Pin Name | Function 1  | Function 2          | Function 3 | Function 4 | Function 5 |
|----------|-------------|---------------------|------------|------------|------------|
| P12_0    | DISP_DATA10 | CAN0_RX_DATARATE_EN | POE0_N     | GTIOC7A    | -          |
| P12_1    | DISP_DATA11 | CAN1_TX             | POE4_N     | GTIOC7B    | -          |

## Table 5-14: The multiplexed function of P13 pin.

| Pin Name | Function 1  | Function 2          | Function 3 | Function 4 | Function 5 |
|----------|-------------|---------------------|------------|------------|------------|
| P13_0    | DISP_DATA12 | CAN1_RX             | POE8_N     | IRQ0       | -          |
| P13_1    | DISP_DATA13 | CAN1_TX_DATARATE_EN | POE10_N    | IRQ1       | -          |
| P13_2    | DISP_DATA14 | CAN1_RX_DATARATE_EN | IRQ7       | IRQ2       | -          |

#### Table 5-15: The multiplexed function of P14 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-------------|------------|------------|------------|------------|
| P14_0    | DISP_DATA15 | SSI1_BCK   | SD1_CD     | MTCLKA     | -          |
| P14_1    | DISP_DATA16 | SSI1_RCK   | SD1_WP     | MTCLKB     | -          |



#### Table 5-16: The multiplexed function of P15 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-------------|------------|------------|------------|------------|
| P15_0    | DISP_DATA17 | SSI1_TXD   | GTIOC4A    | MTCLKC     | -          |
| P15_1    | DISP_DATA18 | SSI1_RXD   | GTIOC4B    | MTCLKD     | -          |

#### Table 5-17: The multiplexed function of P16 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-------------|------------|------------|------------|------------|
| P16_0    | DISP_DATA19 | SCIF2_TXD  | GTIOC5A    | IRQ3       | -          |
| P16_1    | DISP_DATA20 | SCIF2_RXD  | GTIOC5B    | IRQ4       | -          |

#### Table 5-18: The multiplexed function of P17 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-------------|------------|------------|------------|------------|
| P17_0    | DISP_DATA21 | SCIF2_SCK  | GTIOC6A    | IRQ5       | -          |
| P17_1    | DISP_DATA22 | SCIF2_CTS# | GTIOC6B    | IRQ6       | -          |
| P17_2    | DISP_DATA23 | SCIF2_RTS# | -          | IRQ7       | -          |

#### Table 5-19: The multiplexed function of P18 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P18_0    | SD0_CD     | GTIOC0A    | RIIC3_SDA  | MTIOC2A    | -          |
| P18_1    | SD0_WP     | GTIOC0B    | RIIC3_SCL  | MTIOC2B    | -          |

#### Table 5-20: The multiplexed function of P19 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P19_0    | SD1_CD     | GTIOC3A    | MTIOC1A    | RIIC2_SDA  | -          |
| P19_1    | SD1_WP     | GTIOC3B    | MTIOC1B    | RIIC2_SCL  | -          |

#### Table 5-21: The multiplexed function of P20 pin.

| Pin Name | Function 1       | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------------|------------|------------|------------|------------|
| P20_0    | ET0_TXC/TX_CLK   | RSPI0_CK   | CAN_CLK    | -          | -          |
| P20_1    | ET0_TX_CTL/TX_EN | RSPI0_MOSI | CAN0_TX    | -          | -          |
| P20_2    | ET0_TXD0         | RSPI0_MISO | CAN0_RX    | -          | -          |

#### Table 5-22: The multiplexed function of P21 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 |
|----------|------------|------------|---------------------|------------|------------|
| P21_0    | ET0_TXD1   | RSPI0_SSL  | CAN0_TX_DATARATE_EN | -          | -          |
| P21_1    | ET0_TXD2   | -          | CAN0_RX_DATARATE_EN | -          | -          |

#### Table 5-23: The multiplexed function of P22 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P22_0    | ET0_TXD3   | SSI0_BCK   | CAN1_TX    | MTCLKA     | -          |
| P22_1    | ET0_TX_ERR | SSI0_RCK   | CAN1_RX    | MTCLKB     | -          |



#### Table 5-24: The multiplexed function of P23 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 |
|----------|------------|------------|---------------------|------------|------------|
| P23_0    | ET0_TX_COL | SSI0_TXD   | CAN1_TX_DATARATE_EN | MTCLKC     | -          |
| P23_1    | ET0_TX_CRS | SSI0_RXD   | CAN1_RX_DATARATE_EN | MTCLKD     | -          |

#### Table 5-25: The multiplexed function of P24 pin.

| Pin Name | Function 1       | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------------|------------|------------|------------|------------|
| P24_0    | ET0_RXC/RX_CLK   | SSI1_BCK   | POE0_N     | -          | -          |
| P24_1    | ET0_RX_CTL/RX_DV | SSI1_RCK   | POE4_N     | -          | -          |

#### Table 5-26: The multiplexed function of P25 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P25_0    | ET0_RXD0   | SSI1_TXD   | POE8_N     | -          | -          |
| P25_1    | ET0_RXD1   | SSI1_RXD   | POE10_N    | -          | -          |

#### Table 5-27: The multiplexed function of P26 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P26_0    | ET0_RXD2   | RSPI1_CK   | MTIOC8A    | -          | -          |
| P26_1    | ET0_RXD3   | RSPI1_MOSI | MTIOC8B    | -          | -          |

#### Table 5-28: The multiplexed function of P27 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P27_0    | ET0_RX_ERR | RSPI1_MISO | MTIOC8C    | -          | -          |
| P27_1    | ET0_MDC    | RSPI1_SSL  | MTIOC8D    | -          | -          |

#### Table 5-29: The multiplexed function of P28 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-------------|------------|------------|------------|------------|
| P28_0    | ET0_MDIO    | -          | -          | -          | -          |
| P28_1    | ET0_LINKSTA | -          | -          | -          | -          |

#### Table 5-30: The multiplexed function of P29 pin.

| Pin Name | Function 1       | Function 2 | Function 3 | Function 4  | Function 5 |
|----------|------------------|------------|------------|-------------|------------|
| P29_0    | ET1_TXC/TX_CLK   | CAM_PCLK   | -          | USB1_VBUSEN | SSI2_BCK   |
| P29_1    | ET1_TX_CTL/TX_EN | CAM_HREF   | -          | USB1_OVRCUR | SSI2_RCK   |

#### Table 5-31: The multiplexed function of P30 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P30_0    | ET1_TXD0   | CAM_VSYNC  | -          | -          | SSI2_DATA  |
| P30_1    | ET1_TXD1   | CAM_DATA15 | -          | -          | -          |

#### Table 5-32: The multiplexed function of P31 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P31_0    | ET1_TXD2   | CAM_DATA0  | SCI1_RXD   | -          | SSI3_BCK   |
| P31_1    | ET1_TXD3   | CAM_DATA1  | SCI1_TXD   | -          | SSI3_RCK   |



#### Table 5-33: The multiplexed function of P32 pin.

| Pin Name | Function 1 | Function 2 | Function 3     | Function 4 | Function 5 |
|----------|------------|------------|----------------|------------|------------|
| P32_0    | ET1_TX_ERR | CAM_DATA2  | SCI1_SCK       | MTIOC3A    | SSI3_TXD   |
| P32_1    | ET1_TX_COL | CAM_DATA3  | SCI1_CTS#/RTS# | MTIOC3B    | SSI3_RXD   |

#### Table 5-34: The multiplexed function of P33 pin.

| Pin Name | Pin Name Function 1 |           | Function 3 | Function 4 | Function 5 |
|----------|---------------------|-----------|------------|------------|------------|
| P33_0    | ET1_TX_CRS          | CAM_DATA4 | GTIOC2A    | SCIF2_TXD  | GTIOC0A    |
| P33_1    | ET1_RXC/RX_CLK      | CAM_DATA5 | GTIOC2B    | SCIF2_RXD  | GTIOC0B    |

#### Table 5-35: The multiplexed function of P34 pin.

| Pin Name | Pin Name Function 1 |           | Function 3 | Function 4 | Function 5 |
|----------|---------------------|-----------|------------|------------|------------|
| P34_0    | ET1_RX_CTL/RX_DV    | CAM_DATA6 | GTIOC3A    | MTIOC0A    | GTIOC1A    |
| P34_1    | ET1_RXD0            | CAM_DATA7 | GTIOC3B    | MTIOC0B    | GTIOC1B    |

#### Table 5-36: The multiplexed function of P35 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P35_0    | ET1_RXD1   | CAM_DATA8  | SSI0_BCK   | MTIOC0C    | GTIOC2A    |
| P35_1    | ET1_RXD2   | CAM_DATA9  | SSI0_RCK   | MTIOC0D    | GTIOC2B    |

#### Table 5-37: The multiplexed function of P36 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P36_0    | ET1_RXD3   | CAM_DATA10 | SSI0_TXD   | MTIOC3C    | GTETRGA    |
| P36_1    | ET1_RX_ERR | CAM_DATA11 | SSI0_RXD   | MTIOC3D    | GTETRGB    |

#### Table 5-38: The multiplexed function of P37 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|-------------|------------|------------|------------|------------|
| P37_0    | ET1_MDC     | CAM_DATA12 | -          | SCIF2_SCK  | GTETRGC    |
| P37_1    | ET1_MDIO    | CAM_DATA13 | -          | SCIF2_CTS# | GTETRGD    |
| P37_2    | ET1_LINKSTA | CAM_DATA14 | -          | SCIF2_RTS# | -          |

#### Table 5-39: The multiplexed function of P38 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5  |
|----------|------------|------------|------------|------------|-------------|
| P38_0    | SCIF0_TXD  | GTETRGA    | CAN_CLK    | MTIOC4A    | USB1_VBUSEN |
| P38_1    | SCIF0_RXD  | GTETRGB    | CAN0_TX    | MTIOC4B    | USB1_OVRCUR |

#### Table 5-40: The multiplexed function of P39 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 |
|----------|------------|------------|---------------------|------------|------------|
| P39_0    | SCIF0_SCK  | GTETRGC    | CAN0_RX             | MTIOC4C    | -          |
| P39_1    | SCIF0_CTS# | GTETRGD    | CAN0_TX_DATARATE_EN | MTIOC4D    | -          |
| P39_2    | SCIF0_RTS# | -          | CAN0_RX_DATARATE_EN | -          | -          |



#### Table 5-41: The multiplexed function of P40 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 |
|----------|------------|------------|---------------------|------------|------------|
| P40_0    | SCIF1_TXD  | GTIOC6A    | CAN1_TX             | MTIC5U     | SCI0_RXD   |
| P40_1    | SCIF1_RXD  | GTIOC6B    | CAN1_RX             | MTIC5V     | SCI0_TXD   |
| P40_2    | SCIF1_SCK  | -          | CAN1_TX_DATARATE_EN | MTIC5W     | SCI0_SCK   |

#### Table 5-42: The multiplexed function of P41 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5     |
|----------|------------|------------|---------------------|------------|----------------|
| P41_0    | SCIF1_CTS# | GTIOC7A    | CAN1_RX_DATARATE_EN | GTIOC3A    | SCI0_CTS#/RTS# |
| P41_1    | SCIF1_RTS# | GTIOC7B    | -                   | GTIOC3B    | -              |

#### Table 5-43: The multiplexed function of P42 pin.

| Pin Name | Function 1  | Function 2 | Function 3          | Function 4 | Function 5 |
|----------|-------------|------------|---------------------|------------|------------|
| P42_0    | USB1_VBUSEN | RSPI2_CK   | CAN_CLK             | SCIF2_TXD  | MTIOC7A    |
| P42_1    | USB1_OVRCUR | RSPI2_MOSI | CAN0_TX             | SCIF2_RXD  | MTIOC7B    |
| P42_2    | ADC_TRG     | RSPI2_MISO | CAN0_RX             | SCIF2_SCK  | MTIOC7C    |
| P42_3    | RIIC2_SDA   | RSPI2_SSL  | CAN0_TX_DATARATE_EN | SCIF2_CTS# | MTIOC7D    |
| P42_4    | RIIC2_SCL   | CAM_FIELD  | CAN0_RX_DATARATE_EN | SCIF2_RTS# | -          |

#### Table 5-44: The multiplexed function of P43 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P43_0    | RSPI0_CK   | GTIOC4A    | GTIOC6A    | IRQ4       | MTIOC8A    |
| P43_1    | RSPI0_MOSI | GTIOC4B    | GTIOC6B    | IRQ5       | MTIOC8B    |
| P43_2    | RSPI0_MISO | GTIOC5A    | -          | IRQ6       | MTIOC8C    |
| P43_3    | RSPI0_SSL  | GTIOC5B    | -          | IRQ7       | MTIOC8D    |

#### Table 5-45: The multiplexed function of P44 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 |
|----------|------------|------------|---------------------|------------|------------|
| P44_0    | RSPI1_CK   | SSI1_BCK   | CAN1_TX             | MTIOC3A    | GTIOC6A    |
| P44_1    | RSPI1_MOSI | SSI1_RCK   | CAN1_RX             | MTIOC3B    | GTIOC6B    |
| P44_2    | RSPI1_MISO | SSI1_TXD   | CAN1_TX_DATARATE_EN | MTIOC3C    | GTIOC7A    |
| P44_3    | RSPI1_SSL  | SSI1_RXD   | CAN1_RX_DATARATE_EN | MTIOC3D    | GTIOC7B    |

#### Table 5-46: The multiplexed function of P45 pin.

| Pin Name | Function 1 | Function 2 | Function 3     | Function 4 | Function 5 |
|----------|------------|------------|----------------|------------|------------|
| P45_0    | SSI0_BCK   | POE0#      | SCI1_RXD       | -          | -          |
| P45_1    | SSI0_RCK   | POE4#      | SCI1_TXD       | -          | -          |
| P45_2    | SSI0_TXD   | POE8#      | SCI1_SCK       | -          | -          |
| P45_3    | SSI0_RXD   | POE10#     | SCI1_CTS#/RTS# | -          | -          |



| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 |
|----------|------------|------------|---------------------|------------|------------|
| P46_0    | SSI1_BCK   | GTETRGA    | CAN1_TX             | RIIC2_SDA  | -          |
| P46_1    | SSI1_RCK   | GTETRGB    | CAN1_RX             | RIIC2_SCL  | -          |
| P46_2    | SSI1_TXD   | GTETRGC    | CAN1_TX_DATARATE_EN | RIIC3_SDA  | -          |
| P46_3    | SSI1_RXD   | GTETRGD    | CAN1_RX_DATARATE_EN | RIIC3_SCL  | -          |

## Table 5-47: The multiplexed function of P46 pin.

## Table 5-48: The multiplexed function of P47 pin.

| Pin Name | Function 1     | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|----------------|------------|------------|------------|------------|
| P47_0    | SCI0_RXD       | SD0_CD     | IRQ0       | SSI1_BCK   | RSPI0_CK   |
| P47_1    | SCI0_TXD       | SD0_WP     | IRQ1       | SSI1_RCK   | RSPI0_MOSI |
| P47_2    | SCI0_SCK       | SD1_CD     | IRQ2       | SSI1_TXD   | RSPI0_MISO |
| P47_3    | SCI0_CTS#/RTS# | SD1_WP     | IRQ3       | SSI1_RXD   | RSPI0_SSL  |

#### Table 5-49: The multiplexed function of P48 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 |
|----------|------------|------------|------------|------------|------------|
| P48_0    | SCIF2_TXD  | RSPI1_CK   | RIIC2_SDA  | MTCLKA     | -          |
| P48_1    | SCIF2_RXD  | RSPI1_MOSI | RIIC2_SCL  | MTCLKB     | -          |
| P48_2    | SCIF2_SCK  | RSPI1_MISO | RIIC3_SDA  | MTCLKC     | -          |
| P48_3    | SCIF2_CTS# | RSPI1_SSL  | RIIC3_SCL  | MTCLKD     | -          |
| P48_4    | SCIF2_RTS# | -          | ADC_TRG    | -          | -          |



## 5.2 RZ/G2UL

The terminals of multiplexed function for RZ/G2UL are listed below.

The terminals that can be assigned to each peripheral function differ depending on each device. Refers user's manual for the device.

#### Table 5-50: The multiplexed function of P0 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------|------------|------------|------------|------------|------------|------------|
| P0_0     | SD0_CD     | -          | RIIC3_SDA  | MTIOC2A    | SCI0_TXD   | -          | -          |
| P0_1     | SD0_WP     | -          | RIIC3_SCL  | MTIOC2B    | SCI0_RXD   | -          | -          |
| P0_2     | SD1_CD     | -          | MTIOC1A    | RIIC2_SDA  | -          | -          | IRQ0       |
| P0_3     | SD1_WP     | -          | MTIOC1B    | RIIC2_SCL  | -          | -          | IRQ1       |

#### Table 5-51: The multiplexed function of P1 pin.

| Pin Name | Function 1       | Function 2 | Function 3          | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------------|------------|---------------------|------------|------------|------------|------------|
| P1_0     | ET0_TXC/TX_CLK   | RSPI0_CK   | CAN_CLK             | MTIOC1A    | -          | -          | -          |
| P1_1     | ET0_TX_CTL/TX_EN | RSPI0_MOSI | CAN0_TX             | MTIOC1B    | -          | -          | -          |
| P1_2     | ET0_TXD0         | RSPI0_MISO | CAN0_RX             | MTIC5U     | -          | -          | -          |
| P1_3     | ET0_TXD1         | RSPI0_SSL  | CAN0_TX_DATARATE_EN | MTIC5V     | -          | -          | -          |
| P1_4     | ET0_TXD2         | -          | CAN0_RX_DATARATE_EN | MTIC5W     | -          | -          | -          |

#### Table 5-52: The multiplexed function of P2 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------|------------|---------------------|------------|------------|------------|------------|
| P2_0     | ET0_TXD3   | SSI0_BCK   | CAN1_TX             | MTCLKA     | -          | -          | -          |
| P2_1     | ET0_TX_ERR | SSI0_RCK   | CAN1_RX             | MTCLKB     | SCI0_SCK   | RSPI0_CK   | -          |
| P2_2     | ET0_TX_COL | SSI0_TXD   | CAN1_TX_DATARATE_EN | MTCLKC     | SCI0_TXD   | RSPI0_MOSI | -          |
| P2_3     | ET0_TX_CRS | SSI0_RXD   | CAN1_RX_DATARATE_EN | MTCLKD     | SCI0_RXD   | RSPI0_MISO | -          |

#### Table 5-53: The multiplexed function of P3 pin.

| Pin Name | Function 1       | Function 2 | Function 3 | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------------|------------|------------|------------|------------|------------|------------|
| P3_0     | ET0_RXC/RX_CLK   | SSI1_BCK   | POE0#      | MTIOC0A    | -          | -          | -          |
| P3_1     | ET0_RX_CTL/RX_DV | SSI1_RCK   | POE4#      | MTIOC0B    | -          | -          | -          |
| P3_2     | ET0_RXD0         | SSI1_TXD   | POE8#      | MTIOC0C    | -          | -          | -          |
| P3_3     | ET0_RXD1         | SSI1_RXD   | POE10#     | MTIOC0D    | -          | -          | -          |

#### Table 5-54: The multiplexed function of P4 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4 | Function 5  | Function 6 | Function 7 |
|----------|-------------|------------|------------|------------|-------------|------------|------------|
| P4_0     | ET0_RXD2    | RSPI1_CK   | MTIOC8A    | MTIOC2A    | USB1_VBUSEN | -          | -          |
| P4_1     | ET0_RXD3    | RSPI1_MOSI | MTIOC8B    | MTIOC2B    | USB1_OVRCUR | -          | -          |
| P4_2     | ET0_RX_ERR  | RSPI1_MISO | MTIOC8C    | MTIOC3A    | -           | -          | -          |
| P4_3     | ET0_MDC     | RSPI1_SSL  | MTIOC8D    | MTIOC3B    | -           | -          | -          |
| P4_4     | ET0_MDIO    | -          | -          | MTIOC3C    | -           | -          | -          |
| P4_5     | ET0_LINKSTA | -          | -          | MTIOC3D    | -           | -          | -          |



| Pin Name | Function 1      | Function 2 | Function 3 | Function 4 | Function 5     | Function 6 | Function 7 |
|----------|-----------------|------------|------------|------------|----------------|------------|------------|
| P5_0     | USB0_VBUSEN     | SCIF2_TXD  | MTIOC7A    | -          | -              | -          | -          |
| P5_1     | -               | SCIF2_RXD  | MTIOC7B    | ADC_TRG    | SCI0_CTS#/RTS# | RSPI0_SSL  | -          |
| P5_2     | USB0_OVRCUR     | SCIF2_SCK  | MTIOC7C    | SSI2_BCK   | -              | -          | -          |
| P5_3     | USB0_OTG_ID     | SCIF2_CTS# | MTIOC7D    | SSI2_RCK   | USB1_VBUSEN    | -          | -          |
| P5_4     | USB0_OTG_EXICEN | SCIF2_RTS# | -          | SSI2_DATA  | USB1_OVRCUR    | -          | -          |

#### Table 5-55: The multiplexed function of P5 pin.

#### Table 5-56: The multiplexed function of P6 pin.

| Pin Name | Function 1  | Function 2 | Function 3          | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|-------------|------------|---------------------|------------|------------|------------|------------|
| P6_0     | USB1_VBUSEN | RSPI2_CK   | CAN_CLK             | SCIF2_TXD  | MTIOC7A    | -          | -          |
| P6_1     | USB1_OVRCUR | RSPI2_MOSI | CAN0_TX             | SCIF2_RXD  | MTIOC7B    | -          | -          |
| P6_2     | ADC_TRG     | RSPI2_MISO | CAN0_RX             | SCIF2_SCK  | MTIOC7C    | -          | IRQ2       |
| P6_3     | RIIC2_SDA   | RSPI2_SSL  | CAN0_TX_DATARATE_EN | SCIF2_CTS# | MTIOC7D    | SCIF0_RXD  | IRQ3       |
| P6_4     | RIIC2_SCL   | -          | CAN0_RX_DATARATE_EN | SCIF2_RTS# | ADC_TRG    | SCIF0_TXD  | IRQ4       |

#### Table 5-57: The multiplexed function of P7 pin.

| Pin Name | Function 1       | Function 2     | Function 3 | Function 4          | Function 5 | Function 6 | Function 7 |
|----------|------------------|----------------|------------|---------------------|------------|------------|------------|
| P7_0     | ET1_TXC/TX_CLK   | ADC_TRG        | RSPI2_CK   | CAN_CLK             | MTIOC0A    | SCIF2_TXD  | IRQ5       |
| P7_1     | ET1_TX_CTL/TX_EN | SCI1_SCK       | RSPI2_MOSI | CAN0_TX             | MTIOC0B    | SCIF2_RXD  | -          |
| P7_2     | ET1_TXD0         | SCI1_TXD       | RSPI2_MISO | CAN0_RX             | MTIOC0C    | SCIF2_SCK  | -          |
| P7_3     | ET1_TXD1         | SCI1_RXD       | RSPI2_SSL  | CAN0_TX_DATARATE_EN | MTIOC0D    | SCIF2_CTS# | -          |
| P7_4     | ET1_TXD2         | SCI1_CTS#/RTS# | IRQ2       | CAN0_RX_DATARATE_EN | -          | SCIF2_RTS# | -          |

#### Table 5-58: The multiplexed function of P8 pin.

| Pin Name | Function 1     | Function 2 | Function 3 | Function 4 | Function 5     | Function 6 | Function 7 |
|----------|----------------|------------|------------|------------|----------------|------------|------------|
| P8_0     | ET1_TXD3       | SCIF0_SCK  | SCIF1_RXD  | SSI1_BCK   | SCI0_SCK       | MTIOC7A    | IRQ1       |
| P8_1     | ET1_TX_ERR     | SCIF0_RXD  | SCIF1_TXD  | SSI1_RCK   | SCI0_TXD       | MTIOC7B    | -          |
| P8_2     | ET1_TX_COL     | SCIF0_TXD  | SCIF1_CTS# | SSI1_TXD   | SCI0_RXD       | MTIOC7C    | -          |
| P8_3     | ET1_TX_CRS     | SCIF0_CTS# | SCIF1_RTS# | SSI1_RXD   | SCI0_CTS#/RTS# | MTIOC7D    | -          |
| P8_4     | ET1_RXC/RX_CLK | SCIF0_RTS# | -          | -          | -              | -          | -          |

#### Table 5-59: The multiplexed function of P9 pin.

| Pin Name | Function 1       | Function 2 | Function 3 | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------------|------------|------------|------------|------------|------------|------------|
| P9_0     | ET1_RX_CTL/RX_DV | RSPI0_CK   | -          | SSI2_BCK   | MTIOC4A    | SCIF4_SCK  | -          |
| P9_1     | ET1_RXD0         | RSPI0_MOSI | -          | SSI2_RCK   | MTIOC4B    | SCIF4_RXD  | -          |
| P9_2     | ET1_RXD1         | RSPI0_MISO | -          | SSI2_DATA  | MTIOC4C    | SCIF4_TXD  | -          |
| P9_3     | ET1_RXD2         | RSPI0_SSL  | IRQ3       | -          | MTIOC4D    | IRQ1       | -          |

#### Table 5-60: The multiplexed function of P10 pin.

| Pin Name | Function 1  | Function 2 | Function 3 | Function 4  | Function 5 | Function 6 | Function 7 |
|----------|-------------|------------|------------|-------------|------------|------------|------------|
| P10_0    | ET1_RXD3    | SSI0_BCK   | IRQ4       | -           | MTIOC6A    | IRQ2       | -          |
| P10_1    | ET1_RX_ERR  | SSI0_RCK   | SSI3_BCK   | -           | MTIOC6B    | -          | -          |
| P10_2    | ET1_MDC     | SSI0_TXD   | SSI3_RCK   | -           | MTIOC6C    | -          | -          |
| P10_3    | ET1_MDIO    | SSI0_RXD   | SSI3_TXD   | USB1_VBUSEN | MTIOC6D    | -          | -          |
| P10_4    | ET1_LINKSTA | ADC_TRG    | SSI3_RXD   | USB1_OVRCUR | -          | -          | -          |



| Pin Name | Function 1 | Function 2 | Function 3     | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------|------------|----------------|------------|------------|------------|------------|
| P11_0    | SSI0_BCK   | POE0#      | SCI1_RXD       | RSPI2_CK   | -          | DISP_HSYNC | -          |
| P11_1    | SSI0_RCK   | POE4#      | SCI1_TXD       | RSPI2_MOSI | -          | DISP_DE    | -          |
| P11_2    | SSI0_TXD   | POE8#      | SCI1_SCK       | RSPI2_MISO | -          | DISP_DATA0 | SCIF1_TXD  |
| P11_3    | SSI0_RXD   | POE10#     | SCI1_CTS#/RTS# | RSPI2_SSL  | -          | DISP_CLK   | -          |

#### Table 5-61: The multiplexed function of P11 pin.

#### Table 5-62: The multiplexed function of P12 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------|------------|------------|------------|------------|------------|------------|
| P12_0    | IRQ0       | SCI0_RXD   | -          | MTIOC0A    | SCIF3_TXD  | DISP_VSYNC | -          |
| P12_1    | IRQ1       | SCI0_TXD   | -          | MTIOC0B    | SCIF3_RXD  | DISP_DATA5 | -          |

#### Table 5-63: The multiplexed function of P13 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5  | Function 6 | Function 7 |
|----------|------------|------------|---------------------|------------|-------------|------------|------------|
| P13_0    | SCIF0_TXD  | -          | CAN_CLK             | MTIOC4A    | USB1_VBUSEN | DISP_DATA2 | -          |
| P13_1    | SCIF0_RXD  | -          | CAN0_TX             | MTIOC4B    | USB1_OVRCUR | DISP_DATA1 | SCIF1_RXD  |
| P13_2    | SCIF0_SCK  | -          | CAN0_RX             | MTIOC4C    | -           | DISP_DATA6 | -          |
| P13_3    | SCIF0_CTS# | -          | CAN0_TX_DATARATE_EN | MTIOC4D    | -           | DISP_DATA4 | -          |
| P13_4    | SCIF0_RTS# | -          | CAN0_RX_DATARATE_EN | -          | -           | DISP_DATA3 | -          |

## Table 5-64: The multiplexed function of P14 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 | Function 6 | Function 7 |
|----------|------------|------------|---------------------|------------|------------|------------|------------|
| P14_0    | SCIF1_TXD  | -          | CAN1_TX             | MTIC5U     | SCI0_RXD   | DISP_DATA7 | -          |
| P14_1    | SCIF1_RXD  | -          | CAN1_RX             | MTIC5V     | SCI0_TXD   | DISP_DATA9 | IRQ2       |
| P14_2    | SCIF1_SCK  | ADC_TRG    | CAN1_TX_DATARATE_EN | MTIC5W     | SCI0_SCK   | DISP_DATA8 | IRQ3       |

#### Table 5-65: The multiplexed function of P15 pin.

| Pin Name | Function 1 | Function 2 | Function 3 | Function 4 | Function 5 | Function 6  | Function 7 |
|----------|------------|------------|------------|------------|------------|-------------|------------|
| P15_0    | RSPI0_CK   | -          | -          | IRQ4       | MTIOC8A    | DISP_DATA11 | -          |
| P15_1    | RSPI0_MOSI | -          | -          | IRQ5       | MTIOC8B    | DISP_DATA13 | -          |
| P15_2    | RSPI0_MISO | -          | -          | IRQ6       | MTIOC8C    | DISP_DATA16 | SCI1_TXD   |
| P15_3    | RSPI0_SSL  | -          | -          | IRQ7       | MTIOC8D    | DISP_DATA14 | -          |

## Table 5-66: The multiplexed function of P16 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5     | Function 6  | Function 7 |
|----------|------------|------------|---------------------|------------|----------------|-------------|------------|
| P16_0    | SCIF1_CTS# | -          | CAN1_RX_DATARATE_EN | -          | SCI0_CTS#/RTS# | DISP_DATA10 | -          |
| P16_1    | SCIF1_RTS# | -          | -                   | -          | -              | DISP_DATA12 | -          |

#### Table 5-67: The multiplexed function of P17 pin.

| Pin Name | Function 1 | Function 2 | Function 3          | Function 4 | Function 5 | Function 6  | Function 7 |
|----------|------------|------------|---------------------|------------|------------|-------------|------------|
| P17_0    | RSPI1_CK   | SSI1_BCK   | CAN1_TX             | MTIOC3A    | -          | DISP_DATA17 | SCI1_RXD   |
| P17_1    | RSPI1_MOSI | SSI1_RCK   | CAN1_RX             | MTIOC3B    | -          | DISP_DATA19 | -          |
| P17_2    | RSPI1_MISO | SSI1_TXD   | CAN1_TX_DATARATE_EN | MTIOC3C    | -          | DISP_DATA18 | -          |
| P17_3    | RSPI1_SSL  | SSI1_RXD   | CAN1_RX_DATARATE_EN | MTIOC3D    | -          | DISP_DATA22 | -          |



| Pin Name | Function 1 | Function 2 | Function 3     | Function 4  | Function 5     | Function 6  | Function 7 |
|----------|------------|------------|----------------|-------------|----------------|-------------|------------|
| P18_0    | IRQ2       | ADC_TRG    | -              | -           | SCI0_SCK       | DISP_DATA15 | SCIF3_SCK  |
| P18_1    | IRQ3       | -          | -              | SCIF3_SCK   | SCI0_TXD       | DISP_DATA20 | SCIF3_RXD  |
| P18_2    | IRQ4       | RSPI0_CK   | SCI0_SCK       | SCIF3_RXD   | SCI0_RXD       | DISP_DATA21 | SCIF3_TXD  |
| P18_3    | IRQ5       | RSPI0_MOSI | SCI0_TXD       | SCIF3_TXD   | SCI0_CTS#/RTS# | DISP_DATA23 | SCIF4_SCK  |
| P18_4    | IRQ6       | RSPI0_MISO | SCI0_RXD       | USB1_VBUSEN | ADC_TRG        | SCI1_TXD    | SCIF4_RXD  |
| P18_5    | IRQ7       | RSPI0_SSL  | SCI0_CTS#/RTS# | USB1_OVRCUR | -              | SCI1_RXD    | SCIF4_TXD  |

#### Table 5-68: The multiplexed function of P18 pin.



#### 6. Notes for using your pin\_data.c with RZ/G FSP v2.0.0

From RZ/G FSP v2.0.0, we made FSP Pin Configurator support for RZ/G2L, RZ/G2LC and RZ/G2UL. By this support pin\_data.c is now generated in rzg\_gen, and it conflicts with your existing pin\_data.c.

This chapter describes how you can continue to use your pin\_data.c with RZ/G FSP v2.0.0. Also, we show how to enable FSP Pin Configurator on your project.

#### 6.1 How to update FSP version in your project

1. Change the FSP version from v1.2.0 to 2.0.0 on BSP tab. And click "OK" when a warning message occurs.

| Board Support Package Configuration                                                                                                                                                                                                                                        |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                            |  |
| Device Selection                                                                                                                                                                                                                                                           |  |
| FSP version:     1.2.0     Board Details       Board:     2.0.0       Device:     R9A07G044L23GBG_CM33        Core:                                                                                                                                                        |  |
| RTOS: No RTOS                                                                                                                                                                                                                                                              |  |
|                                                                                                                                                                                                                                                                            |  |
|                                                                                                                                                                                                                                                                            |  |
|                                                                                                                                                                                                                                                                            |  |
|                                                                                                                                                                                                                                                                            |  |
|                                                                                                                                                                                                                                                                            |  |
| Summary BSP Clocks Pins Interrupts Event Links Stacks Components                                                                                                                                                                                                           |  |
| <br>e2 studio X                                                                                                                                                                                                                                                            |  |
| Warning: Changing FSP version will modify the selected set of FSP components as necessary. Any<br>components not provided by the newly selected FSP version will be removed from the project.                                                                              |  |
| Changes in FSP component selection may result in the overwriting or removal of existing project<br>files originating from FSP packs. The preceding versions of any user-modified files will be<br>preserved in the local history store according to workspace preferences. |  |
| Continue switching FSP version?                                                                                                                                                                                                                                            |  |
| OK Cancel                                                                                                                                                                                                                                                                  |  |

Figure 2: BSP tab

2. Click "Generate Project Content" and restart e2 studio.

| Board Support Pac  | oard Support Package Configuration |               |                  |  |  |
|--------------------|------------------------------------|---------------|------------------|--|--|
|                    |                                    |               | kestore Defaults |  |  |
| Device Selection   |                                    |               |                  |  |  |
| FSP version: 2.0.0 | ~                                  | Board Details |                  |  |  |
| Board: RZ/G2L E    | valuation Kit (SMARC) 🛛 🗠 🚵        |               |                  |  |  |
| Device: R9A07G0    | 044L23GBG_CM33                     |               |                  |  |  |
| Core:              | $\checkmark$                       |               |                  |  |  |
| RTOS: No RTOS      | ×                                  |               |                  |  |  |
|                    |                                    |               |                  |  |  |

#### Figure 3: Generate Project Content



3. If FSP version is successfully updated, you can see 2.0.0 should be configured in BSP tab and Pins tab becomes available.

| Board Sup     | Board Support Package Configuration      |               |     |
|---------------|------------------------------------------|---------------|-----|
|               |                                          |               |     |
| Device Select | ion                                      |               |     |
| FSP version   | 2.0.0                                    | ~             | Boa |
| Board:        | RZ/G2L Evaluation Kit (SMARC)            | × 🖻           |     |
| Device:       | R9A07G044L23GBG_CM33                     |               |     |
| Core:         |                                          | $\sim$        |     |
| RTOS:         | No RTOS                                  | $\sim$        |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
|               |                                          |               |     |
| Summary BSP   | Clocks Pins Interrupts Event Links Stack | cs Components |     |
|               |                                          |               |     |

Figure 4: Confirm FSP version and Pins tab

## 6.2 Procedure to continue to use your pin\_data.c

After updating to FSP v2.0.0, you can continue to use src/pin\_data.c just like in FSP v1.2.0 by applying the follow steps.

1. Right click **rzg\_gen**/pin\_data.c and select "Exclude from Build..." from Resource Configurations.

| > 🔊 Includes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <b>k_ep</b> (in e2studio) [Debug]                                 | Board Supp                                           | ort Pack                                                        | age Configuration                      |                    |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------|--------------------|--|
| <ul> <li>M Includes</li> <li>Frg</li> <li>Fr</li></ul> | lata.c<br>lata.h<br>New<br>Open                                   | Device Selection<br>FSP version:<br>Board:<br>Device | on<br>2.0.0<br>RZ/G2L Eva                                       | aluation Kit (SMARC)<br>4L23GBG_CM33   | ><br>><br>:::<br>> |  |
| <ul> <li>✓ Src</li> <li>&gt; ⇒ SEGGER_R</li> <li>&gt; m common_1</li> <li>&gt; m la lentry.c</li> <li>&gt; m intc_irq_ep</li> <li>&gt; m intc_irq_ep</li> <li>&gt; m intc_irq_ep</li> <li>&gt; m intc_irq_ep</li> <li>&gt; m intc_irq_rg2l</li> <li>&gt; configuration</li> <li>m intc_irq_rg2l</li> <li>× m intc_irq_rg2l</li> <li>m intc_irq_rg2l</li> <li>m intc_irq_rg2l</li> <li>m intc_irq_rg2l</li> <li>m intc_irq_rg2l</li> <li>m intc_irq_rg2l</li> <li>m intc_irq_rg2l</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Paste Paste Source Move Rename Import Build Project Refresh Index |                                                      | ><br>Ctrl+C<br>Ctrl+V<br>Delete<br>><br>F2<br>Ctrl+B<br>F5<br>> |                                        |                    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Resource Configurations Source                                    |                                                      | ><br>>                                                          | Exclude from Build<br>Reset to Default | Components         |  |

Figure 5: Resource Configurations



2. Click "Select All" and "OK" to save the Resource Configurations.

| Exclude from build     | -                     |               | ×     | Exclude from                                | build                     |                | ×     |
|------------------------|-----------------------|---------------|-------|---------------------------------------------|---------------------------|----------------|-------|
| Exclude object(s) from | n build in the follow | ing configura | tions | Exclude object(s                            | ) from build in the follo | wing configura | tions |
| Debug Release          |                       |               |       | <ul><li>✓ Debug</li><li>✓ Release</li></ul> |                           |                |       |
|                        |                       |               |       |                                             |                           |                |       |
|                        |                       |               |       |                                             |                           |                |       |
|                        |                       |               |       |                                             |                           |                |       |
|                        |                       |               |       |                                             |                           |                |       |
|                        |                       |               |       |                                             |                           |                |       |
|                        | Select All            | Deselect A    | All   |                                             | Select All                | Deselect A     | All   |
| ?                      | ОК                    | Cancel        |       | ?                                           | ОК                        | Cancel         |       |

Figure 6: Exclude from build

3. Include "r\_ioport.h" header file into **src**/pin\_data.c.

|   | ·∨ •ו; π 💻            |                                             |
|---|-----------------------|---------------------------------------------|
| ÷ | [intc_irq_rzg2l_evk_e | p] FSP Configuration 🛛 🚺 pin_data.c $	imes$ |
|   | 2 🙂                   | * File Name : pin_data.c                    |
|   | 6 😁                   | * Copyright 2023 Renesas Electron           |
| 2 | 24                    |                                             |
| 2 |                       | <pre>#include "bsp_api.h"</pre>             |
| 2 |                       | <pre>#include "r_ioport_api.h"</pre>        |
| 2 | 27                    | <pre>#include "r_ioport.h"</pre>            |
| 2 | 28                    |                                             |

Figure 7: Include the header file

4. Here, when completing the above steps, you can build and debug the project with src/pin\_data.c just like in FSP v1.2.0.



## 6.3 How to enable FSP Pin Configurator

If you would like to use FSP Pin Configurator on your project, please follow the procedure stated below:

1. Uncheck Common – pin\_config (version 1.2.0) on Components tab.

| 🗸 🥥 all            |        |                                             |
|--------------------|--------|---------------------------------------------|
| 🔽 fsp common       | 2.0.0  | Board Support Package Common Files          |
| ✓ pin_config       | 1.2.0  | Pin Configuration Template File             |
| 🗸 郊 HAL Drivers    |        |                                             |
| 🗸 🗳 all            |        |                                             |
| 🔲 r_adc_c          | 2.0.0  | A/D Converter                               |
| r_canfd            | 2.0.0  | Controller Area Network - Flexible Data     |
| 🔲 r_dmac_b         | 2.0.0  | Direct Memory Access Controller             |
| 🔲 r_gpt            | 2.0.0  | General PWM Timer                           |
| ✓ r_gtm            | 2.0.0  | General Timer                               |
| r_intc_irq         | 2.0.0  | External INT (IRQ)                          |
| 📃 r_intc_nmi       | 2.0.0- | External INT (NMI)                          |
| ✓ r_ioport         | 2.0.0- | I/O Port                                    |
| r_mhu_ns           | 2.0.0- | Message Handler Unit (NonSecure)            |
| r_mhu_ns_swint_get | 2.0.0  | Message Handler Unit Software Interrupt Get |
| <                  |        |                                             |

Figure 8: Uncheck pin\_config

2. Right click **src**/pin\_data.c and select "Exclude from Build..." from Resource Configurations.

| ✓                           | ) (in e2studio) [Debug] | Pin Configuration                     |                    |                |  |  |
|-----------------------------|-------------------------|---------------------------------------|--------------------|----------------|--|--|
| > 🔊 Includes                |                         | Select Pin Configuration              |                    |                |  |  |
| > 😂 rzg<br>_> 😂 rzg_gen     |                         |                                       |                    |                |  |  |
| ✓ <sup>2</sup> src          |                         | RZG2L-SMARC.pincfg                    | ✓ Man              | nage cont      |  |  |
| > 🧁 SEGGER_RTT              |                         | Pin Selection                         |                    | Pin Confi      |  |  |
| > 脑 common_utils.           | ı                       |                                       | -                  |                |  |  |
| > 🖻 hal_entry.c             |                         | Type filter text                      |                    | Name           |  |  |
| > 🚺 intc_irq_ep.c           |                         | > P38                                 | ^                  | Symb<br>Comn   |  |  |
| > 🗈 intc_irq_ep.h           | New                     | > 020                                 |                    | Mode           |  |  |
| > 🖻 pin_data.c<br>> 🧽 Debug |                         | · · · · · · · · · · · · · · · · · · · |                    | Pull u         |  |  |
| > 🦢 Debug                   | Open<br>Show In         | Alt+Shift+W >                         |                    | Drive          |  |  |
| > 🗁 script                  | Open With               | Ait+Shiit+W >                         |                    | Slew F         |  |  |
| 🔅 configuration.xml         |                         | Ctrl+C                                |                    | Noise<br>Noise |  |  |
| intc_irq_rzg2l_evk          | Copy<br>Paste           | Ctrl+C<br>Ctrl+V                      |                    | Noise          |  |  |
| intc_irq_rzg2l_evk          | X Delete                | Delete                                |                    | Intern         |  |  |
| 📄 rzg_cfg.txt               | Source                  | >                                     |                    | ✓ Input/       |  |  |
|                             | Move                    |                                       |                    | P4.            |  |  |
|                             | Rename                  | F2                                    |                    |                |  |  |
|                             | 🔤 Import                |                                       |                    |                |  |  |
|                             | 🖆 Export                |                                       |                    | Module         |  |  |
|                             | Build Project           | Ctrl+B                                | $\checkmark$       | Port Cap       |  |  |
|                             | 🐑 Refresh               | F5                                    | >                  |                |  |  |
|                             | Index                   | >                                     |                    |                |  |  |
|                             | Resource Configuration  | s >                                   | Exclude from Build | r              |  |  |
|                             | Build Selected File(s)  | Ctrl+Alt+Shift+B                      | Reset to Default   |                |  |  |

Figure 9: Resource Configurations



3. Click "Select All" and "OK" to save the Resource Configurations.

| Exclude from build     |                      |              | ×      | 📴 Exclude fr                                | om build                  |              |             |
|------------------------|----------------------|--------------|--------|---------------------------------------------|---------------------------|--------------|-------------|
| Exclude object(s) from | build in the followi | ng configura | ations | Exclude obje                                | ct(s) from build in the f | ollowing con | figurations |
| Debug<br>Release       |                      |              |        | <ul><li>✓ Debug</li><li>✓ Release</li></ul> |                           |              |             |
|                        |                      |              |        |                                             |                           |              |             |
|                        |                      |              |        |                                             |                           |              |             |
|                        |                      |              |        |                                             |                           |              |             |
|                        |                      |              |        |                                             |                           |              |             |
|                        |                      |              |        |                                             |                           |              |             |
|                        |                      |              |        |                                             |                           |              |             |
|                        | Select All           | Deselect     | All    |                                             | Select All                | Des          | elect All   |
| ?                      | ОК                   | Cancel       |        | ?                                           | ОК                        |              | ancel       |

Figure 10: Exclude from build

 Setup Pin Configuration on Pins tab by following the port setting in src/pin\_data.c one by one. For example, peripheral function IRQ7 is assigned to P3\_1 here. Select peripheral IRQ and change Operation Mode to "Custom", then set Value for IRQ7 to P3\_1.

| Select Pin Configuration                                                |                                                                                       | 📑 Export 1                                                                               | o CSV file 🔳 Co  | onfigure Pin Driv | ver Warnings |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------|-------------------|--------------|
| RZG2L-SMARC.pincfg ~                                                    | • Manage configurations                                                               | G                                                                                        | enerate data: g_ | bsp_pin_cfg       |              |
| Pin Selection                                                           | Pin Configuration                                                                     |                                                                                          |                  |                   |              |
| Type filter text                                                        | Name Pin Group Selection Operation Mode  IRQ0 IRQ1 IRQ1 IRQ2 IRQ3 IRQ4 IRQ5 IRQ6 IRQ7 | Value<br>Mixed<br>Custom<br>None<br>None<br>None<br>None<br>None<br>None<br>None<br>P3_1 |                  |                   |              |
| peripheral:RIIC<br>peripheral:RSPI<br>peripheral:SCI<br>peripheral:SCIF | Module name: IRQ                                                                      | ✓ P3_1                                                                                   |                  | 4                 |              |

Figure 11: Setup Pin Configuration

5. When all pins setting of **src**/pin\_data.c have been transferred to Pin Configuration on Pins tab, click "Generate Project Content" to generate pins setting into **rzg\_gen**/pin\_data.c automatically. Thereafter, please set the pin information from Pin Configuration on Pins tab.



## **Revision History**

|      |           | Description | 1                                                                                                   |  |  |  |
|------|-----------|-------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Rev. | Date      | Page        | Summary                                                                                             |  |  |  |
| 1.00 | Jul.30.21 | -           | First edition issued.                                                                               |  |  |  |
| 1.10 | Apr.27.22 | 6, 14 to17  | 7 Added information for RZ/G2UL.                                                                    |  |  |  |
| 1.20 | Nov.30.22 | 5, 6        | Corrected macro name from<br>"IOPORT_CFG_SLEW_RATE_FLAT" to<br>"IOPORT_CFG_SLEW_RATE_FAST".         |  |  |  |
| 2.00 | Jan.09.24 | 2, 3        | Modified the description of Pins tab.                                                               |  |  |  |
|      |           | 18 to 22    | Added the guide on pin_data.c when updating a project from FSP v1.2.0 or earlier version to v2.0.0. |  |  |  |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

www.renesas.com

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.