

# RX24T Group

# Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

R01AN3668EJ0100 Rev.1.00 Mar 03, 2017

# Introduction

When migrating motor control functions from the RX62T or RX63T to the RX24T, there are a number of points regarding hardware and software that should be borne in mind.

The points related to hardware are described in 1, Points Regarding Pin Settings, and the points related to software are described in 2, Points Regarding Function Settings.

For points of difference regarding registers, refer to the separate application note "Points of Difference Between RX24T Group and RX62T Group" (R01AN2836EJxxxx). (The revision number is represented by "xxxx". Make sure to refer to the latest revision of the application note.)

This application note applies to the 100-pin versions of the above products.

# **Target Device**

RX24T

# Contents

| 1. Poin | Its Regarding Pin Settings                                            | 3 |
|---------|-----------------------------------------------------------------------|---|
| 1.1 Cl  | ock                                                                   | 3 |
| 1.1.1   | Oscillator Pin                                                        | 3 |
| 1.2 VC  | CL Pin (External Capacitor)                                           | 3 |
| 1.3 PL  | LVCC Pin                                                              | 3 |
| 1.4 12  | -Bit A/D Converter                                                    | 3 |
| 1.4.1   | A/D Input Pins                                                        | 3 |
| 1.4.2   | ADST Bit Status Output Pins                                           | 5 |
| 1.4.3   | A/D Converter Input Clock                                             | 5 |
| 1.4.4   | Pins Supporting Channel-Dedicated Sample-and-Hold Function            | 5 |
| 1.4.5   | Pins Supporting Designation for Group Priority Control                | 5 |
| 1.5 Tir | mers                                                                  | 6 |
| 1.5.1   | PWM Output Pins                                                       | 6 |
| 1.5.2   | A/D Conversion Start Request Frame Synchronization Signal Output Pins | 7 |
| 1.6 Pr  | otection Functions                                                    | 7 |
| 1.6.1   | POE Input Pins                                                        | 7 |
| 1.6.2   | LVD Input Pin1                                                        | 0 |
| 1.6.3   | Comparator Input Pins1                                                | 0 |
| 2. Poin | ts Regarding Function Settings1                                       | 1 |
| 2.1 Cl  | ocks1                                                                 | 1 |
| 2.1.1   | Main Clock Oscillator1                                                | 1 |



| 2.1.2 Memory Wait Cycles                                               | 12 |
|------------------------------------------------------------------------|----|
| 2.1.3 ROM Cache                                                        | 12 |
| 2.2 Port Settings                                                      | 12 |
| 2.3 A/D Conversion                                                     | 13 |
| 2.3.1 Single-Shunt Current Detection                                   | 13 |
| 2.3.2 Three-Shunt Current Detection                                    | 14 |
| 2.3.3 Bus Voltage                                                      | 15 |
| 2.3.4 Channel-Dedicated Sample-and-Hold Function                       |    |
| 2.3.5 Group Priority Control                                           |    |
| 2.3.6 A/D Conversion Status Output (ADST Bit Status Output)            | 19 |
| 2.4 Timer (MTU)                                                        | 20 |
| 2.4.1 Complementary PWM                                                |    |
| 2.4.2 Timer A/D Conversion Start Request                               | 21 |
| 2.4.3 A/D Conversion Start Request Frame Synchronization Signal Output |    |
| 2.5 Protection Functions                                               |    |
| 2.5.1 POE                                                              |    |
| 2.5.2 LVD                                                              | 24 |
| 2.5.3 Comparator Reference Voltage                                     | 25 |
|                                                                        |    |
| 3. Points of Difference                                                |    |
| 3.1 Comparison of Functions                                            |    |
| 4. Sample Code                                                         |    |
| 4.1 Summary                                                            |    |
| 4.2 Development and Operation Confirmation Environment                 |    |
| 4.3 Peripheral Functions                                               |    |
| 4.4 Sample Code Specifications                                         |    |
| 4.5 Hardware                                                           |    |
| 4.5.1 Pins Used                                                        |    |
| 4.6 Software                                                           |    |
| 4.6.1 Operation Overview                                               |    |
| 4.6.2 File Configuration                                               |    |
| 4.6.3 List of Constants                                                |    |
| 4.6.4 List of Variables                                                |    |
| 4.6.5 Functions                                                        |    |
| 4.7 Flowcharts                                                         |    |
| 4.7.1 Activation Processing                                            |    |
|                                                                        |    |

RX24T Group



# 1. Points Regarding Pin Settings

# 1.1 Clock

#### 1.1.1 Oscillator Pin

The main clock frequency of the RX24T may be in the range 1 MHz to 20 MHz.

When migrating from the RX62T or RX63T, the previous setting may be used unchanged.

The main clock frequency ranges of the three microcontrollers are shown below.

|                      | RX62T             | RX63T             | RX24T           |
|----------------------|-------------------|-------------------|-----------------|
| Main clock frequency | 8 MHz to 12.5 MHz | 8 MHz to 12.5 MHz | 1 MHz to 20 MHz |

# 1.2 VCL Pin (External Capacitor)

On the RX62T and RX63T the VCL pin should be connected to a 0.1  $\mu$ F smoothing capacitor for internal power supply stabilization, and on the RX24T it should be connected to a 4.7  $\mu$ F smoothing capacitor for this purpose.

The capacitor should be located near the VCL pin.

# 1.3 PLLVCC Pin

On the RX62T a 22  $\mu$ F bypass capacitor should be inserted between the PLLVCC (pin number 29) and PLLVSS (pin number 31) pins. The RX24T does not have a PLLVCC pin.

On the RX24T a 0.1  $\mu$ F bypass capacitor should be inserted between the VCC (pin number 29) and VSS (pin number 31) pins.

In both cases, the bypass capacitor should be located as close as possible to the power supply pins, and the connecting pattern lines should be as short and as thick as possible.

# 1.4 12-Bit A/D Converter

Important points when migrating software that uses up to eight A/D input pin channels on the RX62T or RX63T to the RX24T are described below.

# 1.4.1 A/D Input Pins

The 12-bit A/D converter module of the RX24T comprises three units. Unit 0 has five analog input channels assigned to pins AN000 to AN003 and AN016, unit 1 has five analog input channels assigned to pins AN100 to AN103 and AN116, and unit 2 has 12 analog input channels assigned to pins AN200 to AN211.

The 12-bit A/D converter module comprises three units, and unit 0 (S12AD), unit 1 (S12AD1), and unit 2 (S12AD2) can operate independently. The input channels of S12AD, S12AD1, and S12AD2 can also be divided into three groups during operation.

When migrating, pins AN000 to AN003 and AN100 to AN103 on the RX24T can be used in the same manner as pins AN000 to AN003 and AN100 to AN103 on the RX62T or RX63T. There are some functional points of difference, however, and caution is therefore necessary.



|              | Pin Assignment |       |       |  |
|--------------|----------------|-------|-------|--|
| Pin Function | RX62T          | RX63T | RX24T |  |
| AN000        | P40            | P40   | P40   |  |
| AN001        | P41            | P41   | P41   |  |
| AN002        | P42            | P42   | P42   |  |
| AN003        | P43            | P43   | P43   |  |
| AN016        | _              |       | P20   |  |
| AN100        | P44            | P44   | P44   |  |
| AN101        | P45            | P45   | P45   |  |
| AN102        | P46            | P46   | P46   |  |
| AN103        | P47            | P47   | P47   |  |
| AN116        | _              |       | P21   |  |
| AN200        | _              |       | P60   |  |
| AN201        | _              |       | P61   |  |
| AN202        | _              |       | P62   |  |
| AN203        | _              |       | P63   |  |
| AN204        | _              |       | P64   |  |
| AN205        | _              |       | P65   |  |
| AN206        | _              |       | P50   |  |
| AN207        | _              |       | P51   |  |
| AN208        | _              |       | P52   |  |
| AN209        | _              |       | P53   |  |
| AN210        |                |       | P54   |  |
| AN211        | _              |       | P55   |  |

A list of the 12-bit A/D converter input pin assignments of the three microcontrollers is shown below.



#### 1.4.2 ADST Bit Status Output Pins

The ADST bit status output pin functionality has been extended on the RX24T.

The ADST bit (A/D conversion start bit) indicates whether A/D conversion is stopped (0) or started (1). The following pins can be used to check the AD conversion state.

#### P02/ADST0 Pin, PD6/ADST0 Pin, P00/ADST1 Pin, and P01/ADST2 Pin

For details of ADST bit change conditions, refer to section 29, 12-Bit A/D Converter (S12ADF), in RX24T Group User's Manual: Hardware.

#### 1.4.3 A/D Converter Input Clock

On the RX63T and RX24T the peripheral module clock (S12AD clock) (PCLKD) is used as the A/D conversion clock (ADCLK).

The RX62T does not have a peripheral module clock D (PCLKD), so when migrating to the RX24T it is necessary to add settings for peripheral module clock D (PCLKD).

#### 1.4.4 Pins Supporting Channel-Dedicated Sample-and-Hold Function

On the RX24T pins AN100 to AN102 support the channel-dedicated sample-and-hold function.

On the RX62T and RX63T it is possible to use the channel-dedicated sample-and-hold function on both channels 0 to 2 (AN000 to AN002) of S12AD0 and channels 0 to 2 (AN100 to AN102) of S12AD1, but on the RX24T it is not possible in such cases to use the channel-dedicated sample-and-hold function on channels 0 to 2 (AN000 to AN002) of S12AD0.

# 1.4.5 Pins Supporting Designation for Group Priority Control

The RX24T supports group priority control.

During basic operation in group scan mode, all other trigger inputs are ignored during scan operation on group A, group B, or group C. During group priority operation, in contrast, if a trigger input for a higher-priority group is received during scan operation on a lower-priority group, scanning of the lower-priority group halts so that scanning of the higher-priority group can proceed.

The priority order of the groups is group A > group B > group C.

The RX63T supports group priority control, but this function is not supported on the RX62T.



# 1.5 Timers

Important points when migrating software that performs two-motor PWM output control using the complementary PWM mode of the multi-function timer pulse unit (MTU) of the RX62T or RX63T to the RX24T are described below.

#### 1.5.1 PWM Output Pins

When migrating software, the same PWM output pins used for complementary PWM mode on the RX62T or RX63T can be used on the RX24T.

| Channel | Output Pin | Description                                                     |
|---------|------------|-----------------------------------------------------------------|
| MTU3    | MTIOC3B    | PWM output pin 1                                                |
|         | MTIOC3D    | PWM output pin 1' (PWM output 1 negative-phase waveform output) |
| MTU4    | MTIOC4A    | PWM output pin 2                                                |
|         | MTIOC4C    | PWM output pin 2' (PWM output 2 negative-phase waveform output) |
|         | MTIOC4B    | PWM output pin 3                                                |
|         | MTIOC4D    | PWM output pin 3' (PWM output 3 negative-phase waveform output) |
| MTU6    | MTIOC6B    | PWM output pin 4                                                |
|         | MTIOC6D    | PWM output pin 4' (PWM output 4 negative-phase waveform output) |
| MTU7    | MTIOC7A    | PWM output pin 5                                                |
|         | MTIOC7C    | PWM output pin 5' (PWM output 5 negative-phase waveform output) |
|         | MTIOC7B    | PWM output pin 6                                                |
|         | MTIOC7D    | PWM output pin 6' (PWM output 6 negative-phase waveform output) |

The PWM output pins used in complementary PWM mode are listed below.

The port assignments on the three microcontrollers of the PWM output pins in complementary PWM mode are listed below.

|         |            | Port Assignment |       |       |
|---------|------------|-----------------|-------|-------|
| Channel | Output Pin | RX62T           | RX63T | RX24T |
| MTU3    | MTIOC3B    | P71             | P71   | P71   |
|         | MTIOC3D    | P74             | P74   | P74   |
| MTU4    | MTIOC4A    | P72             | P72   | P72   |
|         | MTIOC4C    | P75             | P75   | P75   |
|         | MTIOC4B    | P73             | P73   | P73   |
|         | MTIOC4D    | P76             | P76   | P76   |
| MTU6    | MTIOC6B    | P95             | P95   | P95   |
|         | MTIOC6D    | P92             | P92   | P92   |
| MTU7    | MTIOC7A    | P94             | P94   | P94   |
|         | MTIOC7C    | P91             | P91   | P91   |
|         | MTIOC7B    | P93             | P93   | P93   |
|         | MTIOC7D    | P90             | P90   | P90   |



# 1.5.2 A/D Conversion Start Request Frame Synchronization Signal Output Pins

On the RX24T the functionality of the A/D conversion start request frame synchronization signal output pins has been extended.

The A/D conversion start request frame synchronization signal allows monitoring, using an external pin, of the timing of the generation of A/D conversion start request signals. The pins that can be used to check the timing of the generation of A/D conversion start request signals are as follows:

#### PB2/ADSM0 Pin and PB1/ADSM1 Pin

After the A/D conversion start request signal to be monitored is selected in A/D conversion start request select register 0 (TADSTRGR0) or A/D conversion start request select register 1 (TADSTRGR1) of the multi-function timer pulse unit (MTU), a high-level pulse signal is output on the ADSM0 or ADSM1 pin, respectively, when an A/D conversion start request signal is output on the ADSM0 or ADSM1 pin, respectively, on the timer cycle used to generate the A/D conversion start request signal.

# 1.6 Protection Functions

#### 1.6.1 POE Input Pins

The important points when migrating software that performs two-motor PWM output control using the complementary PWM mode of the multi-function timer pulse unit (MTU), and input on pins POE0# and POE4#, from the RX62T or RX63T to the RX24T, are described below.

When migrating from the RX62T or RX63T to the RX24T, pins POE0# and POE4# can be used in the same manner.

The pin assignments of the POE input pins of the three microcontrollers are listed below.

|           | Port Assignment |         |         |  |
|-----------|-----------------|---------|---------|--|
| Input Pin | RX62T           | RX63T   | RX24T   |  |
| POE0#     | P70             | P70     | P70     |  |
| POE4#     | P96             | P96     | P96     |  |
| POE8#     | PB4             | PB4     | PB4     |  |
| POE10#    | PE2/PE4         | PE2/PE4 | PE2/PE4 |  |
| POE11#    | PE3             | PE3     | PE3     |  |
| POE12#    |                 |         | P01     |  |
|           |                 |         | P10     |  |



Note that on the RX62T, RX63T, and RX24T high-impedance control by POE takes effect regardless of the setting of the port mode register (PMR).

The high-impedance target pins in case of POE detection on the three microcontrollers are listed below.

| POE       | High-Impedance Target Pins                                                                                                                           |                                                                                                                                                                                                                         |                                                                                                                        |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Detection | RX62T                                                                                                                                                | RX63T                                                                                                                                                                                                                   | RX24T                                                                                                                  |  |  |  |
| POE0      | MTU complementary PWM<br>output pins<br>(GPT0, GPT1, and GPT2<br>multi-use pins)<br>(MTIOC3B/GTIOC0A-A,<br>MTIOC3 D/GTIOC0B-A,<br>MTIOC4A/GTIOC1A-A, | MTU complementary PWM<br>output pins<br>(GPT0, GPT1, and GPT2<br>multi-use pins)<br>(MTIOC3B/GTIOC0A,<br>MTIOC3D/GTIOC0B,<br>MTIOC4A/GTIOC1A,                                                                           | MTU complementary PWM<br>output pins<br>(MTIOC3B, MTIOC3D,<br>MTIOC4A, MTIOC4C,<br>MTIOC4B, MTIOC4D)<br>* <sup>3</sup> |  |  |  |
|           | MTIOC4C/GTIOC1B-A,<br>MTIOC4B/GTIOC2A-A,<br>MTIOC4D/GTIOC2B-A)<br>* <sup>1</sup>                                                                     | MTIOC4C/GTIOC1B,<br>MTIOC4B/GTIOC2A,<br>MTIOC4D/GTIOC2B)<br>* <sup>2</sup>                                                                                                                                              |                                                                                                                        |  |  |  |
| POE4      | MTU complementary PWM<br>output pins<br>(MTIOC6B, MTIOC6D,<br>MTIOC7A, MTIOC7C,<br>MTIOC7B, MTIOC7D)<br>* <sup>4</sup>                               | MTU complementary PWM<br>output pins<br>(GPT4, GPT5, and GPT6<br>multi-use pins)<br>(MTIOC6B/GTIOC4A,<br>MTIOC6D/GTIOC4B<br>MTIOC7A/GTIOC5A<br>MTIOC7C/GTIOC5B<br>MTIOC7B/GTIOC6A<br>MTIOC7D/GTIOC6B)<br>* <sup>5</sup> | MTU complementary PWM<br>output pins<br>(MTIOC6B, MTIOC6D,<br>MTIOC7A, MTIOC7C,<br>MTIOC7B, MTIOC7D)<br>* <sup>6</sup> |  |  |  |
| POE8      | MTU0 pins<br>(MTIOC0A-A, MTIOC0A-B,<br>MTIOC0B-A, MTIOC0B-B,<br>MTIOC0C, MTIOC0D)<br>* <sup>7</sup>                                                  | MTU0 pins<br>(MTIOC0A, MTIOC0B,<br>MTIOC0C, MTIOC0D)<br>* <sup>8</sup>                                                                                                                                                  | MTU0 pins<br>(MTIOC0A, MTIOC0B,<br>MTIOC0C, MTIOC0D)<br>* <sup>9</sup>                                                 |  |  |  |
| POE10     | GPT0 and GPT1 pins<br>(GTIOC0A-B, GTIOC0B-B,<br>GTIOC1A-B, GTIOC1B-B)<br>* <sup>10</sup>                                                             | GPT0 and GPT1 pins<br>(GTIOC0A, GTIOC0B,<br>GTIOC1A, GTIOC1B)<br>* <sup>11</sup>                                                                                                                                        | *12                                                                                                                    |  |  |  |
| POE11     | GPT2 and GPT3 pins<br>(GTIOC2A-B, GTIOC2B-B,<br>GTIOC3A, GTIOC3B)<br>* <sup>13</sup>                                                                 | GPT2 and GPT3 pins<br>(GTIOC2A, GTIOC2B,<br>GTIOC3A, GTIOC3B)<br>* <sup>14</sup>                                                                                                                                        | * <sup>12</sup>                                                                                                        |  |  |  |
| POE12     | _                                                                                                                                                    |                                                                                                                                                                                                                         | MTU9 pins<br>(MTIOC9A, MTIOC9B,<br>MTIOC9C, MTIOC9D)<br>* <sup>15</sup>                                                |  |  |  |
| ľ         | MTU0 pin, and GPT pin can be p                                                                                                                       | e MTU complementary PWM out<br>out in the high-impedance state.<br>e MTU0 pin, MTU complementar                                                                                                                         |                                                                                                                        |  |  |  |
|           | ,                                                                                                                                                    | put in the high-impedance state.                                                                                                                                                                                        |                                                                                                                        |  |  |  |

Note 3. By means of register settings, the MTU0 pin, the MTU complementary PWM output pins (pins MTU6 and MTU7) and the MTU9 pin can be put in the high-impedance state.

Note 4. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4), the MTU0 pin, and the GPT pin can be put in the high-impedance state.



- Note 5. By means of register settings, the MTU0 pin, the MTU complementary PWM output pins (pins MTU3 and MTU4) and the GPT pin can be put in the high-impedance state.
- Note 6. By means of register settings, the MTU0 pin, the MTU complementary PWM output pins (pins MTU3 and MTU4), and the MTU9 pin can be put in the high-impedance state.
- Note 7. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, and pins MTU6 and MTU7), and the GPT pin can be put in the high-impedance state.
- Note 8. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, and pins MTU6 and MTU7), and the GPT pin can be put in the high-impedance state.
- Note 9. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, or pins MTU6 and MTU7), and the MTU9 pin can be put in the high-impedance state.
- Note 10. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, and pins MTU6 and MTU7), the MTU0 pin, the GPT2 pin, and the GPT3 pin can be put in the high-impedance state.
- Note 11. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, and pins MTU6 and MTU7), the MTU0 pin, the GPT2 pin, the GPT3 pin, the GPT6 pin, and the GPT7 pin can be put in the high-impedance state.
- Note 12. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, or pins MTU6 and MTU7), the MTU0 pin, and the MTU9 pin can be put in the high-impedance state.
- Note 13. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, and pins MTU6 and MTU7), the MTU0 pin, the GPT0 pin, and the GPT1 pin can be put in the high-impedance state.
- Note 14. By means of register settings, the MTU complementary PWM output pins (pins MTU3 and MTU4, and pins MTU6 and MTU7), the MTU0 pin, the GPT0 pin, the GPT1 pin, the GPT6 pin, and the GPT7 pin can be put in the high-impedance state.
- Note 15. The PWM output pins (pins MTU3 and MTU4, or pins MTU6 and MTU7) and the MTU0 pin can be put in the high-impedance state.



#### 1.6.2 LVD Input Pin

On the RX62T, RX63T, and RX24T the VCC pin is used as the input pin of the voltage detection circuit (LVD).

#### 1.6.3 Comparator Input Pins

The reference voltage setting input pins CVREFL and CVREFH of the RX62T and RX63T are not present on the RX24T. In addition, on the RX24T pins AN000 to AN002 and AN100 to AN102 cannot be used as comparator detection input pins, and AVCC0 cannot be used as a reference voltage setting input pin.

On the RX24T the comparator detection input pins are CMPC00 to CMPC03, CMPC10 to CMPC13, and CMPC20 to CMPC23; the reference voltage setting input pins are CVREFC0 and CVREFC1; and the on-chip D/A converter output voltage must be changed.

Also, if AN000 and AN100 to AN102 are assigned as comparator detection input pins, these pin function settings must be changed to CMPC00 to CMPC03, CMPC10 to CMPC13, and CMPC20 to CMPC23.

|               | RX62T     |            | RX63T     |            | RX24T             |            |
|---------------|-----------|------------|-----------|------------|-------------------|------------|
|               |           | Port       |           | Port       |                   | Port       |
| Туре          | Pin       | Assignment | Pin       | Assignment | Pin               | Assignment |
| Comparator    | AN000     | P40        | AN000     | P40        | CMPC00/           | P40        |
| detection     |           |            |           |            | CMPC01/           |            |
| input pins    |           |            |           |            | CMPC22/           |            |
|               |           |            |           |            | CMPC23            |            |
|               |           |            |           |            | (AN000)           |            |
|               | AN001     | P41        | AN001     | P41        |                   |            |
|               | AN002     | P42        | AN002     | P42        | —                 |            |
|               | AN100     | P44        | AN100     | P44        | CMPC10/           | P44        |
|               |           |            |           |            | CMPC11/           |            |
|               |           |            |           |            | CMPC32/           |            |
|               |           |            |           |            | CMPC33            |            |
|               |           |            |           |            | (AN100)           |            |
|               | AN101     | P45        | AN101     | P45        | CMPC02/           | P45        |
|               |           |            |           |            | CMPC03/           |            |
|               |           |            |           |            | CMPC20/           |            |
|               |           |            |           |            | CMPC21            |            |
|               |           |            |           |            | (AN101)           |            |
|               | AN102     | P46        | AN102     | P46        | CMPC12/           | P46        |
|               |           |            |           |            | CMPC13/           |            |
|               |           |            |           |            | CMPC30/           |            |
|               |           |            |           |            | CMPC31            |            |
|               |           |            |           |            | (AN101)           |            |
| Reference     | CVREFL    | P43        | CVREFL    | P43        | CVREFC0           | P20        |
| voltage       |           |            |           |            | (AN016)           |            |
| setting input | CVREFH    | P47        | CVREFH    | P47        | CVREFC1           | P21        |
| pins          |           |            |           |            | (AN116)           |            |
|               | 3-bit D/A |            | 3-bit D/A |            | On-chip 8-bit D/A |            |
|               | converter |            | converter |            | converter output  |            |
|               | output    |            | output    |            | voltage           |            |
|               | voltage   |            | voltage   |            |                   |            |

The comparator input pins of the three microcontrollers are listed below.



# 2. Points Regarding Function Settings

# 2.1 Clocks

#### 2.1.1 Main Clock Oscillator

On the RX62T, RX63T, and RX24T the available methods of supplying a clock signal to the main clock oscillator are connection to a resonator and input of an external clock signal.

When migrating software, keep in mind that on the RX62T and RX63T it was not possible to change the main clock oscillator oscillation source by means of a register setting, whereas on the RX24T the oscillation source can be changed using the MOSEL (main clock oscillator switch) bit in the main clock oscillator forced oscillation control register (MOFCR).

On the RX62T the main clock oscillator is the clock source of the system clock (ICLK) and peripheral module clock (PCLK).

On the RX24T, as on the RX63T, either the main clock oscillator or the on-chip oscillator clock can be selected as the clock source of the system clock (ICLK), peripheral module clock (PCLK), etc.

On the RX24T clock source selection is accomplished by setting the CKSEL[2:0] (clock source select) bits in system clock control register 3 (SCKCR3).

The on-chip oscillator clock oscillation frequencies that can be used as the clock source on the RX63T and RX24T are listed below.

|                   | RX62T | RX63T   | RX24T |  |
|-------------------|-------|---------|-------|--|
| Low-speed on-chip | —     | 125 KHz | 4 MHz |  |
| oscillator (LOCO) |       |         |       |  |

On the RX24T the system clock (ICLK) setting requires that a setting be made to the MEMWAIT (memory wait cycle setting) bits in the memory wait cycle setting register (MEMWAIT).

On the RX62T a single peripheral module clock (PCLK) was supplied to all peripheral modules, but on the RX24T, as on the RX63T, the peripheral module clock functionality has been extended.

The applications of the peripheral module clock of the RX24T are listed below.

| Peripheral Module Clock Type      | Application                                                                                                        |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Peripheral module clock A (PCLKA) | Multi-function timer pulse unit (MTU)                                                                              |
| Peripheral module clock B (PCLKB) | Peripheral clock for modules other than the multi-function timer pulse unit (MTU) and 12-bit A/D converter (S12AD) |
| Peripheral module clock D (PCLKD) | 12-bit A/D converter (S12AD)                                                                                       |

On the RX62T the division ratios of the system clock (ICLK) and the peripheral module clock (PCLK) were specified by the settings of ICK[3:0] and PCK[3:0] in the system clock control register (SCKCR), but on the RX24T the division ratios of the system clock (ICLK) and the peripheral module clocks (PCLKA, PCLKB, and PCLKD) are specified by the settings of ICK[3:0], PCKA[3:0], PCKB[3:0], and PCKD[3:0], respectively, in the peripheral module clock system clock control register (SCKCR).

For details, refer to section 9, Clock Generation Circuit, in RX24T Group User's Manual: Hardware.



#### 2.1.2 Memory Wait Cycles

On the RX24T the system clock (ICLK) setting requires that a setting be made to the MEMWAIT (memory wait cycle setting) bits in the memory wait cycle setting register (MEMWAIT).

The memory wait cycle setting register (MEMWAIT) controls ROM wait cycles.

The MEMWAIT setting conditions stipulate that the MEMWAIT[1:0] bits must not be set to 00b (no wait states) when a system clock (ICLK) frequency higher than 32 MHz is selected.

Also, it is not necessary to set the MEMWAIT[1:0] bits to 01b (wait states (ICLK  $\leq$  64 MHz)) when a system clock (ICLK) frequency of 32 MHz or lower is selected.

When a system clock (ICLK) frequency of higher than 64 MHz is selected, the MEMWAIT[1:0] bits must not be set to 01b (wait states (ICLK  $\leq$  64 MHz)). Also, it is not necessary to set the MEMWAIT[1:0] bits to 10b (wait states (ICLK  $\leq$  80 MHz)) when a system clock (ICLK) frequency of 64 MHz or lower is selected.

For details of the setting restrictions for the MEMWAIT bits, refer to section 9, Clock Generation Circuit, in RX24T Group User's Manual: Hardware.

|                   | Operating Power Control State |                           |                           |                                |  |
|-------------------|-------------------------------|---------------------------|---------------------------|--------------------------------|--|
|                   | High-Speed Operating Mode     |                           |                           |                                |  |
| MEMWAIT[1:0] Bits | ICLK<br>≤ 32 MHz              | 32 MHz < ICLK<br>≤ 64 MHz | 64 MHz < ICLK<br>≤ 80 MHz | Middle-Speed<br>Operating Mode |  |
| 00b               | Can be set.                   | Cannot be set.            | Cannot be set.            | Can be set.                    |  |
| 01b               | Can be set.                   | Can be set.               | Cannot be set.            | Cannot be set.                 |  |
| 10b               | Can be set.                   | Can be set.               | Can be set.               | Cannot be set.                 |  |
| Other than above  | Cannot be set                 |                           |                           |                                |  |

The setting restrictions for the MEMWAIT bits are summarized below.

#### 2.1.3 ROM Cache

The ROM cache functionality has been extended on the RX24T. When the ROM cache is operating, data is served from the ROM cache when a cache hit occurs.

To enable the ROM cache, set the ROM cache operation enable (ROMCEN) bit in the ROM cache enable register (ROMCE) to 1 (ROM cache operation enabled).

The default setting of the ROM cache enable register (ROMCE) is 0 (ROM cache operation disabled). Setting the ROMCEN bit to 1 (ROM cache operation enabled) will improve the processing speed.

# 2.2 Port Settings

The I/O ports of the RX24T can function as general I/O ports, I/O for peripheral functions, or as interrupt input pins.

Each port can also function as a peripheral module I/O pin, interrupt input pin, etc. After a reset it becomes an input port, but the function can be changed by means of register settings. The settings of the various ports are determined by the I/O port registers and the on-chip peripheral module registers.

On the RX24T, as on the RX63T, port function settings are made in the pin function control registers of the multifunction pin controller (MPC) and the I/O port mode register (PMR). On the RX62T the priority level of output port functions is determined by the various functions, and input ports transfer signals to all functions for which the input setting is selected.

For details of the supported settings of each port of the RX24T, refer to section 19, Multi-Function Pin Controller (MPC), in RX24T Group User's Manual: Hardware.



# 2.3 A/D Conversion

Operation settings can be entered independently for each unit. Therefore, separate register settings are required for each unit (S12AD, S12AD1, and S12AD2).

#### 2.3.1 Single-Shunt Current Detection

The settings necessary to perform A/D conversion at two user-defined locations, during the timer counter peak to trough or trough to peak interval, are described below.

Note that since it is necessary to give priority to shunt current detection over other A/D conversion operations, group scan mode is selected as the scan mode, the shunt current analog input is assigned to group A, group priority control is enabled, and double trigger mode is selected for the A/D conversion trigger.

- 1. Set the scan mode select (ADCS[1:0]) bits in the A/D control register (ADCSR) to 01b (group scan mode).
- 2. In the A/D control register (ADCSR), set the double trigger mode select (DBLE) bit to 1 (double trigger mode selected) and the double trigger channel select (DBLANS [4:0]) bits to specify a channel as the analog input to be used as the double trigger target.
- 3. To select the A/D conversion start trigger for group A to match the MTU used for PWM output, set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to 001011b (compare match of MTU4.TADCORA and MTU4.TCNT or compare match of MTU4.TADCORB and MTU4.TCNT) or to 001111b (compare match of MTU7.TADCORA and MTU7.TCNT or compare match of MTU7.TADCORB and MTU7.TADCORB and MTU7.TCNT).
- 4. Set the trigger start enable (TRGE) bit in the A/D control register (ADCSR) to 1 (start of A/D conversion by synchronous or asynchronous trigger enabled).
- 5. In the timer A/D converter start request cycle set buffer register of MTU4 or MTU7 (TADCOBRA or TADCOBRB), set the counter value for A/D conversion start requests.
- 6. In the timer A/D converter start request control register (TADCR) of MTU4 or MTU7, set the MTU4.TADCOBRA/B transfer timing select (BF[1:0]) bits or MTU7.TADCOBRA/B transfer timing select (BF[1:0]) bits to specify the A/D conversion start request cycle timing of transfers from the timer A/D converter start request cycle set buffer register (TADCOBRA or TADCOBRB) to the timer A/D converter start request cycle set register (TADCORA or TADCORB).
- 7. In the timer A/D converter start request control register (TADCR) of MTU4 or MTU7, set bits DT4BE, UT4BE, DT4AE, and UT4AE, or bits DT7BE, UT7BE, DT7AE, and UT7AE, to specify the A/D conversion start request cycle.
- 8. Set the group priority control setting (PGS) bit in the A/D group scan priority control register (ADGSPCR) to 1 (operation with group priority control).



#### 2.3.2 Three-Shunt Current Detection

The settings necessary to perform A/D conversion using unit 1 (S12AD1) of the 12-bit A/D converter (S12ADF), during timer counter peak to trough or trough to peak, are described below.

Note that since it is necessary to give priority to shunt current detection over other A/D conversion operations, group scan mode is selected as the scan mode, the shunt current analog input is assigned to group A, and group priority control is enabled.

- 1. In A/D channel select register A0 (ADANSA0), select analog inputs AN100 to AN102 as channels on which A/D conversion will be performed for group A.
- 2. Set the channel-dedicated sample-and-hold circuit bypass select (SHANS[2:0]) bits in the sample-and-hold circuit control register (ADSHCR) to specify that the channel-dedicated sample-and-hold circuits are used for AN100 to AN102.
- 3. Set the scan mode select (ADCS[1:0]) bits in the A/D control register (ADCSR) to 01b (group scan mode).
- 4. When A/D conversion takes place at timer counter peaks, to match the MTU used for PWM output in group A, set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to 000100b (MTU3.TGRA compare match/input capture (peak)) or 000110b (MTU6.TGRA compare match/input capture (peak)).

When A/D conversion takes place at timer counter troughs, to match the MTU used for PWM output in group A, set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to 000101b (MTU4.TGRA compare match/input capture, or MTU4.TCNT underflow (trough) in complementary PWM mode) or 000111b (MTU7.TGRA compare match/input capture, or MTU7.TCNT underflow (trough) in complementary PWM mode).

- 5. When A/D conversion takes place at timer counter peaks, set the A/D converter start request enable (TTGE) bit in the timer interrupt enable register (TIER) of MTU3 or MTU6 to 1 (A/D conversion start request generation enabled). When A/D conversion takes place at timer counter troughs, set the A/D converter start request enable 2 (TTGE2) bit in the timer interrupt enable register (TIER) of MTU4 or MTU7 to 1 (A/D conversion start request generation by MTUn.TCNT underflow (trough) enabled).
- 6. Set the channel-dedicated sample-and-hold circuit sampling time setting (SSTSH[7:0]) bits in the sample-and-hold circuit control register (ADSHCR) to specify the sampling time.
- 7. Set the trigger start enable (TRGE) bit in the A/D control register (ADCSR) to 1 (start of A/D conversion by synchronous or asynchronous trigger enabled).
- 8. Set the group priority control setting (PGS) bit in the A/D group scan priority control register (ADGSPCR) to 1 (operation with group priority control).



#### 2.3.3 Bus Voltage

Obtaining the bus voltage involves A/D conversion in continuous scan mode.

The settings necessary to perform bus voltage A/D conversion using different A/D conversion triggers than in shunt current detection are described below.

Note that since the priority of bus voltage A/D conversion is lower than that for shunt current detection, etc., and since the A/D conversion trigger settings used differ from those for shunt current detection, group scan mode is selected as the scan mode, the shunt current analog input is assigned to group A, group priority control is enabled, and the bus voltage is assigned to group C.

For shunt current detection settings, refer to 2.3.1, Single-Shunt Current Detection, and 2.3.2, Three-Shunt Current Detection.

- 1. Set the scan mode select (ADCS[1:0]) bits in the A/D control register (ADCSR) to 01b (group scan mode).
- 2. In A/D channel select register C0 (ADANSC0) or A/D channel select register C1 (ADANSC1), select the analog input channels on which A/D conversion will be performed for group C.
- 3. Set the group C A/D conversion start trigger select (TRSC[5:0]) bits in the A/D group C trigger select register (ADGCTRGR) to 111111b (trigger source deselection state).
- 4. Set the group C A/D conversion operation enable (GRCE) bit in the A/D conversion start trigger select register (ADSTRGR) to 1 (group C is used).
- 5. Set the group priority control setting (PGS) bit in the A/D group scan priority control register (ADGSPCR) to 1 (operation with group priority control).
- 6. Set the low-priority group restart setting (GBRSCN) bit in the A/D group scan priority control register (ADGSPCR) to 1 (scanning for the group is restarted after having been discontinued due to group priority control).
- 7. Set the single scan continuous start setting (GBRP) bit in the A/D group scan priority control register (ADGSPCR) to 1 (single scan for the lowest-priority group is continuously activated).
- 8. Set the restart channel select (LGRRS) bit in the A/D group scan priority control register (ADGSPCR) to 1 (scanning from the channel on which A/D conversion is not completed is restarted).

#### 2.3.4 Channel-Dedicated Sample-and-Hold Function

The channel-dedicated sample-and-hold function is used to perform A/D conversion of analog input on all selected channels once only after sample-and-hold takes place.

This allows simultaneous sampling of multiple channels, for example for three-shunt current detection.

On the RX24T the channel-dedicated sample-and-hold function can be used on analog input channels AN100 to AN102.

The channel-dedicated sample-and-hold settings are described below.

- 1. Set the channel-dedicated sample-and-hold circuit bypass select (SHANS[2:0]) bits in the sample-and-hold circuit control register (ADSHCR) to enable use of the channel-dedicated sample-and-hold circuit for the channels on which the function is to be enabled.
- 2. Set the channel-dedicated sample-and-hold circuit sampling time setting (SSTSH[7:0]) bits in the sample-and-hold circuit control register (ADSHCR) to specify the sampling time.



#### 2.3.5 Group Priority Control

During basic operation in group scan mode, all other trigger inputs are ignored during scan operation on group A, group B, or group C. During group priority operation, in contrast, if a trigger input for a higher-priority group is received during scan operation on a lower-priority group, scanning of the lower-priority group halts so that scanning of the higher-priority group can proceed.

The number of groups that operate in group scan mode can be specified as two (groups A and B) or as three (groups A, B, and C) by setting the group C A/D conversion operation enable (GRCE) bit in the A/D group C trigger select register (ADGCTRGR).

The settings for enabling group priority control using unit 0 of the 12-bit A/D converter (S12ADF) are described below.

- 1. Set the scan mode select (ADCS[1:0]) bits in the A/D control register (ADCSR) to 01b (group scan mode).
- 2. In A/D channel select register A0 (ADANSA0) or A/D channel select register (ADANSA1), select the analog input channels on which A/D conversion will be performed for group A.
- 3. In A/D channel select register B0 (ADANSB0) or A/D channel select register (ADANSB1), select the analog input channels on which A/D conversion will be performed for group B.
- 4. In A/D channel select register C0 (ADANSC0) or A/D channel select register (ADANSC1), select the analog input channels on which A/D conversion will be performed for group C.
- 5. Set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to specify the A/D conversion start trigger for group A.
- 6. Set the group B A/D conversion start trigger select (TRSB[5:0]) bits in A/D conversion start trigger select register (ADSTRGR) to specify the A/D conversion start trigger for group B.
- 7. Set the group C A/D conversion start trigger select (TRSC[5:0]) bits in the A/D group C trigger select register (ADGCTRGR) to specify the A/D conversion start trigger for group C.
- 8. Set the group C A/D conversion operation enable (GRCE) bit in the A/D conversion start trigger select register (ADSTRGR) to 1 (group C is used).
- 9. Set the group priority control setting (PGS) bit in the A/D group scan priority control register (ADGSPCR) to 1 (operation with group priority control).
- 10. Set the low-priority group restart setting (GBRSCN) bit in the A/D group scan priority control register (ADGSPCR) to 1 (scanning for the group is restarted after having been discontinued due to group priority control).
- 11. Set the restart channel select (LGRRS) bit in the A/D group scan priority control register (ADGSPCR) to 1 (scanning from the channel on which A/D conversion is not completed is restarted).



As the group scan mode trigger settings, set the ADSTRGR.TRSA[5:0] bits to select a synchronous trigger for group A, set the ADSTRGR.TRSB[5:0] bits to select a synchronous trigger for group B that is different from that selected for group A, and set the ADGCTRGR.TRSC[5:0] bits to select a synchronous trigger for group C that is different from those selected for groups A and B.

The scan operation is controlled by the setting of the low-priority group restart setting (GBRSCN) bit in the A/D group scan priority control register (ADGSPCR), as summarized below.

|                                |                       | ADGSPCR.GBRSCN = 0<br>Scanning for the group is<br>not restarted after having | ADGSPCR.GBRSCN = 1<br>Scanning for the group is<br>restarted after having been                                                           |
|--------------------------------|-----------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Scan<br>Operation              | Trigger Input         | been discontinued due to<br>group priority control.                           | discontinued due to group<br>priority control.                                                                                           |
| Group A                        | Group A trigger input | Trigger input disabled                                                        | Trigger input disabled                                                                                                                   |
| scan in<br>progress            | Group B trigger input | Trigger input disabled                                                        | After group A scan finishes, group B scan takes place.                                                                                   |
|                                | Group C trigger input | Trigger input disabled                                                        | After group A scan finishes, group C scan takes place.                                                                                   |
| Group B<br>scan in<br>progress | Group A trigger input | Group B scan halts, and group A scan starts.                                  | <ul> <li>Group B scan halts, and group<br/>A scan starts.</li> <li>After group A scan finishes,<br/>group B scan takes place.</li> </ul> |
|                                | Group B trigger input | Trigger input disabled                                                        | Trigger input disabled                                                                                                                   |
|                                | Group C trigger input | Trigger input disabled                                                        | After group B scan finishes, group C scan takes place.                                                                                   |
| Group C<br>scan in<br>progress | Group A trigger input | Group C scan halts, and group A scan starts.                                  | <ul> <li>Group C scan halts, and<br/>group A scan starts.</li> <li>After group A scan finishes,<br/>group C scan takes place.</li> </ul> |
|                                | Group B trigger input | Group C scan halts, and group<br>B scan starts.                               | <ul> <li>Group C scan halts, and<br/>group B scan starts.</li> <li>After group B scan finishes,<br/>group C scan takes place.</li> </ul> |
|                                | Group C trigger input | Trigger input disabled                                                        | Trigger input disabled                                                                                                                   |



The correspondence of the three-group (group A, B, and C) group priority operation settings and operating modes is summarized below

#### **Register Bit Descriptions**

- Low-priority group restart setting (GBRSCN) bit
  - 0: Scanning for the group is not restarted after having been discontinued due to group priority control.
  - 1: Scanning for the group is restarted after having been discontinued due to group priority control.
- Restart channel select (LGRRS) bit
  - 0: Scanning is restarted from the scan start channel.
  - 1: Scanning from the channel on which A/D conversion is not completed is restarted.
- Single scan continuous start setting (GBRP) bit
  - 0: Single scan is not continuously activated.
  - 1: Single scan for the lowest-priority group is continuously activated

| ADGSPCR |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GBRSCN  | LGRRS | GBRP | Operation Types                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0       | X     | 0    | <ul> <li>Three-group (group A, B, and C) group priority operation</li> <li>When the group A trigger is input, group B scan ends (and does not resume).</li> <li>When the group A or group B trigger is input, group C scan ends (and does not resume).</li> </ul>                                                                                                                                                                                                  |
| 0       | X     | 1    | <ul> <li>Three-group (group A, B, and C) group priority operation</li> <li>When the group A trigger is input, group B scan ends (and does not resume).</li> <li>Continuous single scan takes place on group C with no start trigger input. After group C scan is halted, scan resumes from the channel specified in the ADANSC0 or ADANSC1 register after group A or B scanning finishes.</li> </ul>                                                               |
| 1       | 0     | 0    | <ul> <li>Three-group (group A, B, and C) group priority operation</li> <li>After group B scan is halted, scan resumes from the channel specified in the ADANSB0 or ADANSB1 register after group A scanning finishes.</li> <li>After group C scan is halted, scan resumes from the channel specified in the ADANSC0 or ADANSC1 register after group A or B scanning finishes.</li> </ul>                                                                            |
| 1       | 1     | 0    | <ul> <li>Three-group (group A, B, and C) group priority operation</li> <li>After group B scan is halted, after group A scanning finishes scan resumes from the channel specified in the ADANSB0 or ADANSB1 register on which scanning was halted.</li> <li>After group C scan is halted, after group A or B scanning finishes scan resumes from the channel specified in the ADANSC0 or ADANSC1 register on which scanning was halted.</li> </ul>                  |
| 1       | 0     | 1    | <ul> <li>Three-group (group A, B, and C) group priority operation</li> <li>After group B scan is halted, scan resumes from the channel specified in the ADANSB0 or ADANSB1 register after group A scanning finishes.</li> <li>Continuous single scan takes place on group C with no start trigger input. After group C scan is halted, scan resumes from the channel specified in the ADANSC0 or ADANSC1 register after group A or B scanning finishes.</li> </ul> |



| ADGSPCR | 2     |      |                                                                                                                                                                                                                                                          |
|---------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GBRSCN  | LGRRS | GBRP | Operation Types                                                                                                                                                                                                                                          |
| 1       | 1     | 1    | Three-group (group A, B, and C) group priority operation                                                                                                                                                                                                 |
|         |       |      | <ul> <li>After group B scan is halted, after group A scanning finishes scan<br/>resumes from the channel specified in the ADANSB0 or ADANSB1<br/>register on which scanning was halted.</li> </ul>                                                       |
|         |       |      | • Continuous single scan takes place on group C with no start trigger input. After group C scan is halted, after group A or B scanning finishes scan resumes from the channel specified in the ADANSC0 or ADANSC1 register on which scanning was halted. |

#### 2.3.6 A/D Conversion Status Output (ADST Bit Status Output)

On the RX24T the ADST bit status output pins can be used to check the A/D conversion status.

To enable ADST bit status output (pin P02/ADST0, PD6/ADST0, P00/ADST1, or P01/ADST2), set the pin function select bits in the pin function select register of the multi-function pin controller (MPC), and set the pin mode control bit in the port mode register (PMR) of the I/O port to 1 (use pin as I/O port for peripheral functions).



# 2.4 Timer (MTU)

#### 2.4.1 Complementary PWM

In complementary PWM mode it is possible to specify dead time for output PWM waveforms. The dead time is the period during which the upper and lower arm transistors are set to the inactive level in order to prevent short-circuiting of the arms. Three sets of (positive-phase and negative-phase) PWM waveforms, or six phases in total, can be output with dead time by combining MTU3 and MTU4 or MTU6 and MTU7. PWM waveforms without dead time can also be output.

In complementary PWM mode, pins MTIOC3B, MTIOC3D, MTIOC4A, MTIOC4B, MTIOC4C, and MTIOC4D or pins MTIOC6B, MTIOC6D, MTIOC7A, MTIOC7B, MTIOC7C, and MTIOC7D function as PWM output pins, and the MTIOC3A or MTIOC6A pin can be set to toggle output synchronized with the PWM cycle.

MTU3.TCNT and MTU4.TCNT or MTU6.TCNT and MTU7.TCNT function as up/down-counters.

To enable complementary PWM mode on the RX24T, as on the RX62T and RX63T, in the timer mode register of MTU3 or MTU6 set the mode select (MD[3:0]) bits to a value of 1101b to 1111b, the buffer operation A (BFA) bit to 1 (TGRA and TGRC registers used together for buffer operation), and the buffer operation B (BFB) bit to 1 (TGRB and TGRD registers used together for buffer operation).

To produce left-right asymmetric PWM output in complementary PWM mode on the RX24T, it is necessary to set the double buffer select (DRS) bit in timer mode register 2 (TMDR2A) to 1 (double buffer function enabled) and to specify different values for buffer register B (MTU3.TGRE, MTU4.TGRE, and MTU4.TGRF or MTU6.TGRE, MTU7.TGRE, and MTU7.TGRF) and buffer register A (MTU3.TGRD, MTU4.TGRC, and MTU4.TGRD or MTU6.TGRD, MTU7.TGRC, and MTU7.TGRD).

Note that settings should be made for buffer register A (MTU3.TGRD, MTU4.TGRC, and MTU4.TGRD or MTU6.TGRD, MTU7.TGRC, and MTU7.TGRD) and for buffer register B (MTU3.TGRE, MTU4.TGRE, and MTU4.TGRF or MTU6.TGRE, MTU7.TGRE, and MTU7.TGRF) at the same time.

When transferring buffer register data, write to MTU4.TGRD (MTU7.TGRD) last.

For details of setting values, refer to section 20, Multi-Function Timer Pulse Unit (MTU3d), in RX24T Group User's Manual: Hardware.



#### 2.4.2 Timer A/D Conversion Start Request

In complementary PWM mode on the RX24T, as on the RX62T and RX63T, MTU3.TGRA compare match (peak), MTU4.TCNT underflow (trough), MTU6.TGRA compare match, MTU7.TCNT underflow (trough), or MTU3, MTU4, MTU6, or MTU7 compare match can be used as the A/D conversion start request.

To perform A/D conversion at two user-defined locations, during the MTU4 timer counter peak to trough or trough to peak interval, make one of the following combinations of settings to bits DT4BE, UT4BE, DT4AE, and UT4AE in the MTU4 timer A/D conversion start request control register (TADCR).

| Compilied Sett |                   |                   |                   |                   |
|----------------|-------------------|-------------------|-------------------|-------------------|
|                | DT4BE             | UT4BE             | DT4AE             | UT4AE             |
|                | Down-Count        | Up-Count          | Down-Count        | Up-Count          |
|                | TRG4BN Enable Bit | TRG4BN Enable Bit | TRG4AN Enable Bit | TRG4AN Enable Bit |
| Combination 1  | Enabled (1)       | Disabled (0)      | Enabled (1)       | Disabled (0)      |
| Combination 2  | Enabled (1)       | Disabled (0)      | Disabled (0)      | Enabled (1)       |
| Combination 3  | Disabled (0)      | Enabled (1)       | Enabled (1)       | Disabled (0)      |
| Combination 4  | Disabled (0)      | Enabled (1)       | Disabled (0)      | Enabled (1)       |

#### **Combined Settings for MTU4**

To perform A/D conversion at two user-defined locations, during the MTU7 timer counter peak to trough or trough to peak interval, make one of the following combinations of settings to bits DT7BE, UT7BE, DT7AE, and UT7AE in the MTU7 timer A/D conversion start request control register (TADCR).

#### **Combined Settings for MTU7**

|               | DT7BE                           | UT7BE                         | DT7AE                           | UT7AE                         |
|---------------|---------------------------------|-------------------------------|---------------------------------|-------------------------------|
|               | Down-Count<br>TRG7BN Enable Bit | Up-Count<br>TRG7BN Enable Bit | Down-Count<br>TRG7AN Enable Bit | Up-Count<br>TRG7AN Enable Bit |
| Combination 1 | Enabled (1)                     | Disabled (0)                  | Enabled (1)                     | Disabled (0)                  |
| Combination 2 | Enabled (1)                     | Disabled (0)                  | Disabled (0)                    | Enabled (1)                   |
| Combination 3 | Disabled (0)                    | Enabled (1)                   | Enabled (1)                     | Disabled (0)                  |
| Combination 4 | Disabled (0)                    | Enabled (1)                   | Disabled (0)                    | Enabled (1)                   |

It is also necessary to specify the A/D conversion start trigger by making the settings specified in step 3, and to specify the A/D conversion start request cycle by making the settings specified in step 5, of 2.3.1, Single-Shunt Current Detection.



The settings for performing A/D conversion at either the peak or trough of the timer counter are described below.

#### Performing A/D Conversion at the Peak of the Timer Counter

Set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to 000100b (MTU3.TGRA compare match/input capture (peak)) to specify the A/D conversion start trigger, and set the A/D converter start request enable (TTGE) bit in the MTU3 timer interrupt enable register (TIER) to 1 (A/D conversion start request generation enabled).

Alternatively, set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to 000110b (MTU6.TGRA compare match/input capture (peak)) to specify the A/D conversion start trigger, and set the A/D converter start request enable (TTGE) bit in the MTU6 timer interrupt enable register (TIER) to 1 (A/D conversion start request generation enabled).

#### Performing A/D Conversion at the Trough of the Timer Counter

Set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to 000101b (MTU4.TGRA compare match/input capture, or MTU4.TCNT underflow (trough) in complementary PWM mode) to specify the A/D conversion start trigger, and set the A/D converter start request enable 2 (TTGE2) bit in the MTU4 timer interrupt enable register (TIER) to 1 (A/D conversion request at MTU4.TCNT underflow (trough) enabled).

Alternatively, set the A/D conversion start trigger select (TRSA[5:0]) bits in the A/D conversion start trigger select register (ADSTRGR) to 000111b (MTU7.TGRA compare match/input capture, or MTU7.TCNT underflow (trough) in complementary PWM mode) to specify the A/D conversion start trigger, and set the A/D converter start request enable 2 (TTGE2) bit in the MTU7 timer interrupt enable register (TIER) to 1 (A/D conversion request at MTU7.TCNT underflow (trough) enabled).

#### 2.4.3 A/D Conversion Start Request Frame Synchronization Signal Output

The RX24T can output an A/D conversion start request frame synchronization signal.

The A/D conversion start request frame synchronization signal enables external pins to be used to monitor the A/D conversion start request signal generation timing. Make the following settings to enable A/D conversion start request frame synchronization signal output (on pin PB2/ADSM0 or PB1/ADSM1).

- 1. Set the appropriate pin function select bit in the pin function select register of the multi-function pin controller (MPC).
- 2. Set the pin mode control bit in the port mode register (PMR) of the I/O port to 1 (peripheral function).
- Set the A/D conversion start request select for ADSM0 pin output frame synchronization signal generation (TADSTRS0[4:0]) bits in A/D conversion start request select register 0 (TADSTRGR0) of the multi-function timer pulse unit (MTU) to specify the A/D conversion start request to be used to generate output of the frame synchronization signal on the ADSM0 pin.

Alternatively, set the A/D conversion start request select for ADSM1 pin output frame synchronization signal generation (TADSTRS0[4:0]) bits in A/D conversion start request select register 1 (TADSTRGR1) of the multi-function timer pulse unit (MTU) to specify the A/D conversion start request to be used to generate output of the frame synchronization signal on the ADSM1 pin.

For details of setting values, refer to section 20, Multi-Function Timer Pulse Unit (MTU3d), in RX24T Group User's Manual: Hardware.



# 2.5 **Protection Functions**

#### 2.5.1 POE

The port output enable (POE) function can be used to place output pins of the MTU in the high-impedance state under various conditions.

The conditions under which MTU output pins can be placed in the high-impedance state using the port output enable (POE) function on the RX24T are summarized below.

#### Condition

Change of input pin state.

• Input received on POE0#, POE4#, POE8#, POE10#, POE11#, or POE12# pin.

- Shorting of output pins.
- Output signal level (active level) matched for one cycle or more on MTU complementary PWM output pins MTIOC3B and MTIOC3D (indicating a short).
- Output signal level (active level) matched for one cycle or more on MTU complementary PWM output pins MTIOC4A and MTIOC4C (indicating a short).
- Output signal level (active level) matched for one cycle or more on MTU complementary PWM output pins MTIOC4B and MTIOC4D (indicating a short).
- Output signal level (active level) matched for one cycle or more on MTU complementary PWM output pins MTIOC6B and MTIOC6D (indicating a short).
- Output signal level (active level) matched for one cycle or more on MTU complementary PWM output pins MTIOC7A and MTIOC7C (indicating a short).
- Output signal level (active level) matched for one cycle or more on MTU complementary PWM output pins MTIOC7B and MTIOC7D (indicating a short).

Bit in software port output enable register (SPOER) set to 1 (place pins in high-impedance state).

Clock generation circuit oscillation stop detected.

Comparator detection by comparator (CMPC).

The above functionality can be used in the same manner when migrating from the RX62T or RX63T to the RX24T.

To enable high-impedance control by comparing the output level of MTU3 pins (MTIOC3B/MTIOC3D) or MTU4 pins (MTIOC4A and MTIOC4C or MTIOC4B and MTIOC4D) in complementary PWM mode on the RX24T, set the pin output active level in active level register 1 (ALR1) and enable high-impedance control for MTU3 or MTU4 pins in port output enable control register 2 (POECR2).

To enable high-impedance control by comparing the output level of MTU6 pins (MTIOC6B/MTIOC6D) or MTU7 pins (MTIOC7A and MTIOC7C or MTIOC7B and MTIOC7D) in complementary PWM mode, set the pin output active level in active level register 2 (ALR2) and enable high-impedance control for MTU6 or MTU7 pins in port output enable control register 2 (POECR2).

Among the registers used by the POE function, the following can be written to only once after a reset.

It is necessary to use byte or word access when making settings.

- Input level control/status registers 1, 2, 3, 4, 5, 6, and 7 (ICSR1, ICSR2, ICSR3, ICSR4, ICSR5, ICSR6, and ICSR7)
- Output level control/status registers 1 and 2 (OCSR1 and OCSR2)
- Active level registers 1 and 2 (ALR1 and ALR2)
- Port output enable control registers 1, 2, 4, 5, 7, and 8 (POECR1, POECR2, POECR4, POECR5, POECR7, and POECR8)
- Port output enable comparator request select register (POECMPSEL)

For details of POE register settings, refer to section 21, Port Output Enable 3 (POE3b), in RX24T Group User's Manual: Hardware.



# 2.5.2 LVD

The voltage detection circuit (LVD) monitors the voltage input on the VCC pin. The VCC input voltage can be monitored using a software program.

It is possible to generate an internal reset or interrupt when a specified detection voltage value is detected.

The voltage detection circuit of the RX24T supports three LVD functions: voltage monitoring 0, voltage monitoring 1, and voltage monitoring 2.

The specifications of the voltage detection circuit of the RX24T are listed below.

| ltem                |                      | Voltage Monitoring 0                                                                    | Voltage Monitoring 1                                                                                                   | Voltage Monitoring 2                                                                                                   |
|---------------------|----------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| VCC<br>monitoring   | Monitored<br>voltage | Vdet0                                                                                   | Vdet1                                                                                                                  | Vdet2                                                                                                                  |
|                     | Detection<br>target  | Voltage drops past<br>Vdet0.                                                            | When voltage rises<br>above or drops below<br>Vdet1.                                                                   | When voltage rises<br>above or drops below<br>Vdet2.                                                                   |
|                     | Detection<br>voltage | Voltage selectable from 2<br>levels using OFS1<br>register.                             | Voltage selectable from 9<br>levels using<br>LVDLVLR.LVD1LVL[3:0]<br>bits.                                             | Voltage selectable from 4<br>levels using<br>LVDLVLR.LVD2LVL[1:0]<br>bits.                                             |
|                     | Monitor<br>flag      | None                                                                                    | LVD1SR.LVD1MON flag:<br>Monitors whether voltage<br>is higher or lower than<br>Vdet1.                                  | LVD2SR.LVD2MON flag:<br>Monitors whether voltage<br>is higher or lower than<br>Vdet2.                                  |
|                     |                      |                                                                                         | LVD1SR.LVD1DET flag:<br>Vdet1 passage detection.                                                                       | LVD2SR.LVD2DET flag:<br>Vdet2 passage detection.                                                                       |
| Processing when     | Reset                | Voltage monitoring 0 reset                                                              | Voltage monitoring 1<br>reset                                                                                          | Voltage monitoring 2 reset                                                                                             |
| voltage<br>detected |                      | Reset when Vdet0 ><br>VCC: CPU restart after<br>specified duration when<br>VCC > Vdet0. | Reset when Vdet1 ><br>VCC: CPU restart after<br>specified duration when<br>VCC > Vdet1 or Vdet1 ><br>VCC (selectable). | Reset when Vdet2 ><br>VCC: CPU restart after<br>specified duration when<br>VCC > Vdet2 or Vdet2 ><br>VCC (selectable). |
|                     | Interrupts           | None                                                                                    | Voltage monitoring 1<br>interrupt                                                                                      | Voltage monitoring 2<br>interrupt                                                                                      |
|                     |                      |                                                                                         | Selectable between non-<br>maskable or maskable<br>interrupt.                                                          | Selectable between non-<br>maskable or maskable<br>interrupt.                                                          |
|                     |                      |                                                                                         | Interrupt request issued<br>both when Vdet1 > VCC<br>and when VCC > Vdet1,<br>or when Vdet1 > VCC or<br>VCC > Vdet1.   | Interrupt request issued<br>both when Vdet2 > VCC<br>and when VCC > Vdet2,<br>or when Vdet2 > VCC or<br>VCC > Vdet2.   |



When migrating software from the RX62T, be aware that on the RX24T adds a new monitoring function (voltage monitoring 0) to the two supported on the RX62T (voltage monitoring 1 and voltage monitoring 2). On the RX24T monitoring by the voltage monitoring 1 and voltage monitoring 2 functions can be checked using the voltage monitoring 1 circuit status register (LVD1SR) and voltage monitoring 2 circuit control register 1 (LVD2CR1), respectively.

When migrating software that uses the voltage detection circuit (LVD) of the RX62T or RX63T, it is necessary to change the detection voltage level settings on the RX24T.

On the RX24T the voltage monitoring 0 detection voltage level can be set in option function select register 1 (OFS1). The voltage detection 1 and voltage detection 2 detection voltage levels can be set in the voltage detection level select register (LVDLVLR).

For details of the voltage detection circuit (LVD), refer to section 7, Option-Setting Memory, and section 8, Voltage Detection Circuit (LVDAb), in RX24T Group User's Manual: Hardware.

| Detection Voltage Level                         | RX62T                     | RX63T                                                                 | RX24T                    |
|-------------------------------------------------|---------------------------|-----------------------------------------------------------------------|--------------------------|
| Voltage monitoring 0<br>detection voltage level | Function not implemented. | Fixed at 1 level                                                      | Selectable from 2 levels |
| Voltage monitoring 1<br>detection voltage level | Fixed at 1 level          | Selectable from 3 levels<br>(Pins 48 and 64 are<br>fixed at 1 level.) | Selectable from 9 levels |
| Voltage monitoring 2<br>detection voltage level | Fixed at 1 level          | Selectable from 3 levels<br>(Pins 48 and 64 are<br>fixed at 1 level.) | Selectable from 4 levels |

The detection voltage level settings supported by the three microcontrollers are listed below.

#### 2.5.3 Comparator Reference Voltage

On the RX24T comparator C (CMPC) compares the reference input voltage and analog input voltage. The reference input voltage and analog input voltage comparison result can be read by software or output to an external pin. It is also possible to generate an interrupt request when the comparison result changes.

The comparator C reference input voltage of the RX24T is selectable from the inputs to pins CVREFC0 and CVREFC1, and the output of the on-chip D/A converter.

To switch the reference input voltage on the RX24T, set the CVRS[1:0] (reference input voltage select) bits in the comparator reference voltage select register (CMPSEL1).

Note that when the CVRS[1:0] (reference input voltage select) bits in the comparator reference voltage select register (CMPSEL1) are set to 10b (on-chip D/A converter output voltage selected as reference input voltage), it is also necessary to make settings to the D/A converter for generating comparator C reference voltage (DA).

The D/A converter for generating comparator C reference voltage (DA) outputs an 8-bit conversion result based on the VREF pin input voltage and the value of D/A data register 0 (DADR0), using the following formula.

Formula: (DADR0 register value ÷ 256) × VREF

D/A conversion starts when the D/A output enable 0 (DAOE0) bit in the D/A control register (DACR) of the D/A converter for generating comparator C reference voltage (DA) is set to 1 (D/A conversion enabled).

For details, refer to section 30, D/A Converter for Generating Comparator C Reference Voltage (DA), and section 31, Comparator C (CMPC), in RX24T Group User's Manual: Hardware.



# 3. Points of Difference

# 3.1 Comparison of Functions

A comparative listing of the functions of the RX62T, RX63T, and RX24T is presented below.

|         | Module/Fur | nction             |                                       | RX62T<br>- [100-Pin | RX63T<br>[100-Pin | RX24T<br>[100-Pin |
|---------|------------|--------------------|---------------------------------------|---------------------|-------------------|-------------------|
| Туре    |            | Item               | Description                           | Version]            | Version]          | Version]          |
| Clocks  | Clock      | Oscillator         | Main clock oscillator                 | 8 MHz to            | 8 MHz to          | 1 MHz to          |
|         | generation |                    |                                       | 12.5 MHz            | 12.5 MHz          | 20 MHz            |
| circuit | circuit    |                    | High-speed on-chip oscillator (HOCO)  | —                   | —                 | 32/64 MHz         |
|         |            |                    | Low-speed on-chip oscillator (LOCO)   | —                   | 125 KHz           | 4 MHz             |
|         |            |                    | PLL frequency synthesizer             | 0                   | 0                 | 0                 |
|         |            |                    | IWDT-dedicated<br>on-chip oscillator  | 125 KHz             | 125 KHz           | 15 KHz            |
|         |            | Settings           | System clock (ICLK)                   | 0                   | 0                 | 0                 |
|         |            |                    | Peripheral module<br>clock (PCLK)     | 0                   |                   |                   |
|         |            |                    | Peripheral module<br>clock (PCLKA)    | _                   | 0                 | 0                 |
|         |            |                    | Peripheral module<br>clock (PCLKB)    | _                   | 0                 | 0                 |
|         |            |                    | AD clock (PCLKC)                      |                     | 0                 |                   |
|         |            |                    | S12AD clock (PCLKD)                   |                     | 0                 | 0                 |
|         |            |                    | FlashIF clock (FCLK)                  | _                   | 0                 | 0                 |
|         |            |                    | External bus clock<br>(BCLK)          | _                   | 0                 |                   |
|         |            | Operating          | System clock (ICLK)                   | 100 MHz max.        | 100 MHz max       | 80 MHz max        |
|         |            | frequency          | Peripheral module<br>clock (PCLK)     | 50 MHz max.         |                   |                   |
|         |            |                    | Peripheral module<br>clock (PCLKA)    | _                   | 100 MHz max.      | 80 MHz max        |
|         |            |                    | Peripheral module<br>clock (PCLKB)    | _                   | 50 MHz max.       | 40 MHz max        |
|         |            |                    | AD clock (PCLKC)                      |                     | 100 MHz max.      |                   |
|         |            |                    | S12AD clock (PCLKD)                   |                     | 50 MHz max.       | 40 MHz max        |
|         |            |                    | FlashIF clock (FCLK)                  |                     | 50 MHz max.       | 32 MHz max        |
|         |            |                    | External bus clock<br>(BCLK)          | _                   | 50 MHz max.       | _                 |
|         |            |                    | Main clock oscillator<br>wait control | _                   | 0                 | 0                 |
|         | ROM        | ROM cache          | ROM cache enable                      | _                   |                   | 0                 |
|         |            | ROM access<br>wait | ROM access wait setting               | _                   |                   | 0                 |



|                                         | Module/Fur                              | nction                 |                                                                  | RX62T                | RX63T                | RX24T                |
|-----------------------------------------|-----------------------------------------|------------------------|------------------------------------------------------------------|----------------------|----------------------|----------------------|
| Туре                                    |                                         | Item                   | Description                                                      | [100-Pin<br>Version] | [100-Pin<br>Version] | [100-Pin<br>Version] |
| Interrupts                              | Interrupt                               | Symbol                 |                                                                  | ICU                  | ICUb                 | ICUb                 |
|                                         | controller<br>(ICU)                     | Interrupt<br>sources   | External interrupt<br>sources (IRQ pins)                         | 8                    | 8                    | 8                    |
|                                         |                                         |                        | Software interrupt sources                                       | 1                    | 1                    | 1                    |
|                                         |                                         |                        | Non-maskable interrupt sources (NMI pins)                        | 3                    | 6                    | 5                    |
|                                         |                                         | Non-                   | NMI pin interrupt                                                | 0                    | 0                    | 0                    |
|                                         |                                         | maskable<br>interrupts | Oscillation stop<br>detection interrupt                          | 0                    | 0                    | 0                    |
|                                         |                                         |                        | Voltage monitoring interrupt                                     | 0                    | —                    |                      |
|                                         |                                         |                        | Voltage monitoring 1<br>interrupt                                |                      | 0                    | 0                    |
|                                         |                                         |                        | Voltage monitoring 2<br>interrupt                                |                      | 0                    | 0                    |
|                                         |                                         |                        | WDT underflow/<br>refresh error                                  | —                    | 0                    | —                    |
|                                         |                                         |                        | IWDT underflow/<br>refresh error                                 |                      | 0                    | 0                    |
|                                         |                                         | Priority setting       | Support for 16 interrupt priority levels                         | 0                    | 0                    | 0                    |
| I/O ports                               | General                                 | Ports                  | Input/output                                                     | 55                   | 57                   | 80                   |
|                                         | I/O ports                               |                        | Input                                                            | 21                   | 21                   | 1                    |
|                                         |                                         |                        | Open-drain output                                                | 2                    | 16                   | 60                   |
|                                         |                                         |                        | Large-current output                                             | 12                   | 12                   | 15                   |
|                                         |                                         |                        | 5 V tolerant                                                     | _                    | _                    | 2                    |
|                                         |                                         |                        | Pull-up resistors                                                | _                    | _                    | 80                   |
| Multi-<br>function<br>pin<br>controller | Multi-<br>function<br>pin<br>controller | I/O functions          | Support for selecting<br>from multiple pins for<br>I/O functions | _                    | 0                    | 0                    |
|                                         | (MPC)                                   |                        |                                                                  |                      |                      |                      |
| Timer                                   | Multi-                                  | Symbol                 |                                                                  | MTU3                 | MTU3                 | MTU3d                |
|                                         | function                                | Channels               | 16 bits/channel                                                  | 8 channels           | 8 channels           | 9 channels           |
|                                         | timer pulse<br>unit (MTU)               | Pulse I/O              | Pulse I/O channels<br>(max. supported pulse<br>I/O channels)     | 24                   | 24                   | 28                   |
|                                         |                                         |                        | Pulse input channels<br>(max. supported pulse<br>input channels) | 3                    | 3                    | 3                    |



|                           | Module/Fur  | nction                             |                                                                                                         | RX62T<br>- [100-Pin | RX63T<br>[100-Pin | RX24T<br>[100-Pin |
|---------------------------|-------------|------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------|-------------------|-------------------|
| уре                       |             | Item                               | Description                                                                                             | Version]            | Version]          | Version]          |
| Timer Multi-              | Multi-      | Division ratio                     | Clock pin                                                                                               | ICLK                | PCLKA             | PCLKA             |
|                           | function    |                                    | Divide-by-1                                                                                             | 0                   | 0                 | 0                 |
| timer pulse<br>unit (MTU) | timer pulse |                                    | Divide-by-2                                                                                             |                     |                   | 0                 |
|                           |             | Divide-by-4                        | 0                                                                                                       | 0                   | 0                 |                   |
|                           |             | Divide-by-8                        |                                                                                                         |                     | 0                 |                   |
|                           |             |                                    | Divide-by-16                                                                                            | 0                   | 0                 | 0                 |
|                           |             |                                    | Divide-by-32                                                                                            |                     |                   | 0                 |
|                           |             |                                    | Divide-by-64                                                                                            | 0                   | 0                 | 0                 |
|                           |             |                                    | Divide-by-256                                                                                           | 0                   | 0                 | 0                 |
|                           |             |                                    | Divide-by-1024                                                                                          | 0                   | 0                 | 0                 |
|                           |             | External clock                     | MTCLKA                                                                                                  | 0                   | 0                 | 0                 |
|                           |             | input                              | MTCLKB                                                                                                  | 0                   | 0                 | 0                 |
|                           |             |                                    | MTCLKC                                                                                                  | 0                   | 0                 | 0                 |
|                           |             |                                    | MTCLKD                                                                                                  | 0                   | 0                 | 0                 |
|                           |             |                                    | MTIOC1A                                                                                                 |                     |                   | 0                 |
|                           |             | Input<br>capture<br>function       | Transfer of TCNT<br>value to TGR at input<br>edge detection                                             | 0                   | 0                 | 0                 |
|                           |             | Output<br>compare<br>function      | 0 output, 1 output,<br>toggle output                                                                    | 0                   | 0                 | 0                 |
|                           |             | Synchronous operation              | Simultaneous<br>overwriting of multiple<br>TCNT values<br>(synchronous preset)                          | 0                   | 0                 | 0                 |
|                           |             | Buffer operation                   | Use of TGRC and<br>TGRD registers as<br>buffer registers                                                | 0                   | 0                 | 0                 |
|                           |             | Cascade<br>connection<br>operation | Connection of 16-bit<br>counters from different<br>channels to function as<br>a 32-bit counter          | 0                   | 0                 | 0                 |
|                           |             | PWM mode                           | Output of PWM<br>waveforms from output<br>pins                                                          | 0                   | 0                 | 0                 |
|                           |             | Phase                              | 16-bit mode                                                                                             | 0                   | 0                 | 0                 |
|                           |             | counting<br>mode                   | 32-bit mode                                                                                             | 0                   | 0                 | 0                 |
|                           |             | Reset-<br>synchronized<br>PWM mode | PWM waveforms<br>(positive-phase and<br>negative-phase) that<br>share a common wave<br>transition point | 0                   | 0                 | 0                 |



|       | Module/Fur                        | nction                                        |                                                                                 | RX62T<br>[100-Pin | RX63T<br>[100-Pin | RX24T<br>[100-Pin |
|-------|-----------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------|-------------------|-------------------|-------------------|
| Туре  |                                   | ltem                                          | Description                                                                     | Version]          | Version]          | Version]          |
| Timer | Multi-<br>function<br>timer pulse | Complementary<br>PWM output<br>mode           | Output of non-<br>overlapping waveforms<br>for 3-phase inverter                 | 0                 | 0                 | 0                 |
|       | unit (MTU)                        |                                               | control<br>Automatic dead time<br>setting                                       | 0                 | 0                 | 0                 |
|       |                                   |                                               | Support for setting<br>PWM duty ratio to any<br>value from 0 to 100%            | 0                 | 0                 | 0                 |
|       |                                   |                                               | A/D conversion request delaying function                                        | 0                 | 0                 | 0                 |
|       |                                   |                                               | Peak/trough interrupt skipping function                                         | 0                 | 0                 | 0                 |
|       |                                   |                                               | Double buffer function                                                          | 0                 | 0                 | 0                 |
|       |                                   | External pulse<br>width<br>measurement        | External pulse width measurement                                                | 0                 | 0                 | 0                 |
|       |                                   | Dead time<br>compensation<br>counter          | Measurement of delay<br>in output waveforms<br>and application to duty<br>ratio | 0                 | 0                 | 0                 |
|       |                                   | Trigger<br>generation                         | A/D converter<br>conversion start trigger<br>generation                         | 0                 | 0                 | 0                 |
|       |                                   |                                               | A/D conversion start<br>skipping function                                       | 0                 | 0                 | 0                 |
|       |                                   | A/D conversion<br>start timing<br>measurement | A/D conversion start<br>request frame<br>synchronization signal                 |                   |                   | 0                 |
|       |                                   | Interrupt<br>sources                          | Interrupt sources                                                               | 38                | 38                | 45                |
|       | Port output                       | Symbol                                        |                                                                                 | POE3              | POE3              | POE3b             |
|       | enable<br>(POE)                   | High-impedance<br>control                     | High-impedance control<br>of MTU waveforms<br>output pins                       | 0                 | 0                 | 0                 |
|       |                                   |                                               | High-impedance control<br>of GPT waveforms<br>output pins                       | 0                 | 0                 |                   |



Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

|       | Module/Fur  |                |                                  | RX62T<br>- [100-Pin | RX63T<br>[100-Pin | RX24T<br>[100-Pin |
|-------|-------------|----------------|----------------------------------|---------------------|-------------------|-------------------|
| Туре  |             | ltem           | Description                      | Version]            | Version]          | Version]          |
| Timer | Port output | Activation     | Activation by POE0               | 0                   | 0                 | 0                 |
|       | enable      | sources        | input pin                        |                     |                   |                   |
|       | (POE)       |                | Activation by POE4               | 0                   | 0                 | 0                 |
|       |             |                | input pin                        |                     | _                 |                   |
|       |             |                | Activation by POE8               | 0                   | 0                 | 0                 |
|       |             |                | input pin                        | -                   | -                 | -                 |
|       |             |                | Activation by POE10              | 0                   | 0                 | 0                 |
|       |             |                | input pin                        | -                   |                   |                   |
|       |             |                | Activation by POE11              | 0                   | 0                 | 0                 |
|       |             |                | input pin                        |                     |                   |                   |
|       |             |                | Activation by POE12              | —                   | 0                 | 0                 |
|       |             |                | input pin                        |                     |                   |                   |
|       |             |                | Activation at detection          | 0                   | 0                 | 0                 |
|       |             |                | of clock generation              |                     |                   |                   |
|       |             |                | circuit oscillation stop         |                     |                   |                   |
|       |             |                | Activation by                    | 0                   | 0                 | 0                 |
|       |             |                | comparison of output             |                     |                   |                   |
|       |             |                | level of MTU                     |                     |                   |                   |
|       |             |                | complementary PWM<br>output pins |                     |                   |                   |
|       |             |                | Activation at detection          | 0                   |                   |                   |
|       |             |                | of output short (GPT             | 0                   | _                 |                   |
|       |             |                | large-current pins)              |                     |                   |                   |
|       |             |                | Activation at detection          |                     | 0                 |                   |
|       |             |                | of output short (GPT             |                     | 0                 |                   |
|       |             |                | output pins)                     |                     |                   |                   |
|       |             |                | Activation by event              |                     |                   |                   |
|       |             |                | signal of event link             |                     |                   |                   |
|       |             |                | controller (ELC)                 |                     |                   |                   |
|       |             |                | Activation at                    | 0                   | 0                 | 0                 |
|       |             |                | comparator detection             |                     |                   |                   |
|       |             |                | Activation by software           | 0                   | 0                 | 0                 |
|       |             |                | (register)                       |                     |                   |                   |
|       | General     | Symbol         | /                                | GPT                 | GPT               |                   |
|       | PWM         | Channels       | 16 bits/channel                  | 4 channels          | 8 channels        |                   |
|       | timer       | I/O            | Input pins                       | 1                   | 2                 | _                 |
|       | (GPT)       |                | I/O pins                         | 8                   | 16                |                   |
|       |             | Division ratio | Clock pin                        | ICLK                | PCLKA             |                   |
|       |             |                | Divide-by-1                      | 0                   | 0                 |                   |
|       |             |                | Divide-by-2                      | 0                   | 0                 |                   |
|       |             |                | Divide-by-4                      | 0                   |                   |                   |
|       |             |                | Divide-by-8                      | 0                   | 0                 | _                 |
|       |             | Extornal dest  | •                                | 0                   | 0                 |                   |
|       |             | External clock | •                                | 0                   | 0                 |                   |
|       |             | Count          | Up-count or down-                | 0                   | U                 |                   |
|       |             | operation      | count (saw-wave)                 |                     |                   |                   |
|       |             |                | Up/down-count                    | 0                   | 0                 | —                 |
|       |             |                | (triangle-wave)                  |                     |                   |                   |
|       |             | Output         | Output compare                   | 0                   | 0                 |                   |
|       |             | compare/       | registers that also              |                     |                   |                   |
|       |             | input capture  | function as input                |                     |                   |                   |
|       |             | registers      | capture registers                |                     |                   |                   |



|       | Module/Fur                       | Inction                                        |                                                                                                                                                                                            | RX62T<br>- [100-Pin | RX63T<br>[100-Pin | RX24T<br>[100-Pin |
|-------|----------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|-------------------|
| Гуре  |                                  | Item                                           | Description                                                                                                                                                                                | Version]            | Version]          | Version]          |
| Timer | General<br>PWM<br>timer<br>(GPT) | Compare/<br>buffer<br>registers                | Support for setting<br>compare match<br>registers as buffer<br>registers                                                                                                                   | 0                   | 0                 | _                 |
|       |                                  | Cycle set<br>registers/<br>buffer<br>registers | Support for setting<br>cycle set registers as<br>buffer registers                                                                                                                          | 0                   | 0                 | _                 |
|       |                                  | Input capture function                         | Transfer of count<br>values to GTCCRA or<br>GTCCRB at input edge<br>detection                                                                                                              | 0                   | 0                 | _                 |
|       |                                  | Synchronous operation                          | Support for<br>simultaneous count<br>clear or start on<br>multiple channels                                                                                                                | 0                   | 0                 | _                 |
|       |                                  | Phase shift<br>start                           | Support for setting<br>count value of<br>channels before count<br>operation start and<br>starting count<br>operation with phase<br>differential                                            | 0                   | 0                 |                   |
|       |                                  | Automatic<br>dead time<br>setting<br>function  | Automatic setting of<br>compare match value<br>for negative-phase<br>waveforms with dead<br>time based on<br>compare match value<br>and dead time value<br>for positive-phase<br>waveforms | 0                   | 0                 |                   |
|       |                                  | PWM mode                                       | Output of PWM<br>waveforms on output<br>pins                                                                                                                                               | 0                   | 0                 |                   |
|       |                                  | Buffer<br>operation                            | Support for compare<br>match using buffer<br>registers                                                                                                                                     | 0                   | 0                 | _                 |
|       |                                  | One-shot<br>operation                          | Support for with fixed<br>buffer operation                                                                                                                                                 | 0                   | 0                 |                   |
|       |                                  | Trigger<br>generation                          | A/D conversion start<br>trigger                                                                                                                                                            | 0                   | 0                 | _                 |
|       |                                  | PWM delay<br>generation<br>function            | Support for controlling<br>PWM output rise/fall<br>timing at resolution of<br>1/32 of PCLKA                                                                                                | _                   | 0                 | _                 |



|       | Module/Fu      | nction                             | ction                                                                           |                      | RX63T                | RX24T                   |
|-------|----------------|------------------------------------|---------------------------------------------------------------------------------|----------------------|----------------------|-------------------------|
| Туре  |                | ltem                               | Description                                                                     | [100-Pin<br>Version] | [100-Pin<br>Version] | [100-Pin<br>Version]    |
| Timer | 8-bit timer    | Symbol                             |                                                                                 |                      |                      | TMR                     |
|       | (TMR)          | Channels                           | 8 bits/channel                                                                  | —                    | —                    | 2 channels<br>× 4 units |
|       |                | Division ratio                     | Clock pin                                                                       |                      |                      | PCLK                    |
|       |                |                                    | Divide-by-1                                                                     |                      |                      | 0                       |
|       |                |                                    | Divide-by-2                                                                     |                      |                      | 0                       |
|       |                |                                    | Divide-by-8                                                                     |                      |                      | 0                       |
|       |                |                                    | Divide-by-32                                                                    |                      |                      | 0                       |
|       |                |                                    | Divide-by-64                                                                    |                      |                      | 0                       |
|       |                |                                    | Divide-by-1024                                                                  |                      |                      | 0                       |
|       |                |                                    | Divide-by-8192                                                                  |                      |                      | 0                       |
|       |                | Output                             | Support for pulse output<br>or PWM output with<br>user-specified duty ratio     |                      |                      | 0                       |
|       |                | Cascade<br>connection<br>operation | Support for use as<br>16-bit timer using<br>cascade connection of<br>2 channels | _                    | _                    | 0                       |
|       |                | A/D<br>conversion<br>trigger       | Support for generation<br>of A/D converter<br>conversion start trigger          |                      |                      | 0                       |
|       |                | SCI baud                           | SCI5                                                                            |                      |                      | 0                       |
|       |                | rate clock<br>generation           | SCI6                                                                            |                      |                      | 0                       |
|       |                |                                    | SCI12                                                                           |                      |                      |                         |
|       |                | Event link                         | Output                                                                          |                      |                      |                         |
|       |                | function                           | Input                                                                           |                      |                      |                         |
|       | Compare        | Symbol                             |                                                                                 | CMT                  | CMT                  | CMT                     |
|       | match<br>timer | Units                              | (16-bit × 2 channels)<br>× number of units                                      | 2                    | 2                    | 2                       |
|       | (CMT)          | Count clock                        | Input count clock                                                               | PCLK                 | PCLK                 | PCLK                    |
|       |                |                                    | Divide-by-8                                                                     | 0                    | 0                    | 0                       |
|       |                |                                    | Divide-by-32                                                                    | 0                    | 0                    | 0                       |
|       |                |                                    | Divide-by-128                                                                   | 0                    | 0                    | 0                       |
|       |                |                                    | Divide-by-512                                                                   | 0                    | 0                    | 0                       |
|       |                | Event link                         | Output                                                                          |                      |                      |                         |
|       |                | function                           | Input                                                                           |                      |                      |                         |

RX24T Group Motor Control Function Migration Guide (RX62T or RX63T to RX24T)



Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

|            | Module/Fu            | nction                            |                                                                                        | RX62T<br>[100-Pin       | RX63T<br>[100-Pin       | RX24T<br>[100-Pin                                  |
|------------|----------------------|-----------------------------------|----------------------------------------------------------------------------------------|-------------------------|-------------------------|----------------------------------------------------|
| Туре       |                      | Item                              | Description                                                                            | Version]                | Version]                | Version]                                           |
| A/D        | 12-bit A/D           | Symbol                            |                                                                                        | S12ADA                  | S12ADB                  | S12ADF                                             |
| converters | converter<br>(S12AD) | Channels<br>× units               | Channels                                                                               | 4 channels<br>× 2 units | 4 channels<br>× 2 units | 5 channels<br>× 2 units<br>12 channels<br>× 1 unit |
|            |                      | Resolution                        | Bit width                                                                              | 12-bit                  | 12-bit                  | 12-bit                                             |
|            |                      | Conversion<br>time per<br>channel | When A/D conversion<br>clock When ADCLK =<br>50 MHz and AVCC0 =<br>4.0 V to 5.5 V      | 1.0 µs                  | 1.0 µs                  | _                                                  |
|            |                      |                                   | When ADCLK = 40 MHz                                                                    |                         |                         | 1.0 µs                                             |
|            |                      |                                   | When A/D conversion<br>clock ADCLK = 25 MHz<br>and AVCC0 = 3.0 V to<br>3.6 V           | 2.0 µs                  | 2.0 µs                  | _                                                  |
|            |                      | Division ratio                    | A/D conversion clock                                                                   | PCLK                    | ADCLK                   | ADCLK                                              |
|            |                      |                                   | Divide-by-1                                                                            | 0                       | ADCLK is set            | ADCLK is set                                       |
|            |                      |                                   | Divide-by-2                                                                            | 0                       | by the clock            | by the clock                                       |
|            |                      |                                   | Divide-by-4                                                                            | 0                       | generation              | generation                                         |
|            |                      |                                   | Divide-by-8                                                                            | 0                       | circuit (CPG).          | circuit (CPG)                                      |
|            |                      | Operating                         | Single mode                                                                            | 0                       | —                       | —                                                  |
|            |                      | modes                             | Single-cycle scan mode                                                                 | 0                       | 0                       | 0                                                  |
|            |                      |                                   | Continuous scan mode                                                                   | 0                       | 0                       | 0                                                  |
|            |                      |                                   | Group scan mode                                                                        | 0                       | 0                       | 0                                                  |
|            |                      |                                   | Group priority control (group scan mode only)                                          |                         | 0                       | 0                                                  |
|            |                      |                                   | Group priority control groups                                                          |                         | 2                       | 3                                                  |
|            |                      | Data register                     | For analog input                                                                       | 10                      | 8                       | 22                                                 |
|            |                      |                                   | Double data (for A/D<br>conversion data<br>duplication in double<br>trigger mode)      | 2                       | 1                       | 1                                                  |
|            |                      |                                   | For A/D conversion data<br>duplication in double<br>trigger mode extended<br>operation | _                       | 2                       | 2                                                  |
|            |                      |                                   | For temperature sensor                                                                 |                         |                         |                                                    |
|            |                      |                                   | For internal reference voltage                                                         | —                       | —                       | 1                                                  |
|            |                      |                                   | For self-diagnostics                                                                   |                         |                         | 1                                                  |
|            |                      | Sample-and-<br>hold function      | Sample-and-hold<br>function (simultaneous<br>sampling)                                 | 0                       | 0                       | 0                                                  |
|            |                      | Variable<br>sampling<br>function  | Support for per-channel setting of sampling time                                       | 0                       | 0                       | 0                                                  |
|            |                      | A/D<br>conversion<br>register     | Support for an A/D<br>conversion register for<br>each input pin                        | 0                       | 0                       | 0                                                  |



Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

|                   | Module/Fu                          | Inction                                        |                                                                                                                     | RX62T<br>[100-Pin | RX63T<br>[100-Pin | RX24T<br>[100-Pin   |
|-------------------|------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|---------------------|
| Туре              |                                    | Item                                           | Description                                                                                                         | Version]          | Version]          | Version]            |
| A/D<br>converters | 12-bit A/D<br>converter<br>(S12AD) | Disconnection<br>detection<br>function         | Analog input<br>disconnection<br>detection assist<br>function                                                       | _                 | 0                 | 0                   |
|                   |                                    | A/D conversion<br>data duplication<br>function | Double data/double<br>trigger mode                                                                                  | 0                 | 0                 | 0                   |
|                   |                                    | A/D conversion<br>start method                 | Triggering by software                                                                                              | 0                 | 0                 | 0                   |
|                   |                                    |                                                | Triggering by multi-<br>function timer pulse<br>unit (MTU)                                                          | 0                 | 0                 | 0                   |
|                   |                                    |                                                | Triggering by<br>general PWM timer<br>(GPT)                                                                         | 0                 | 0                 | _                   |
|                   |                                    |                                                | Triggering by 8-bit timer (TMR)                                                                                     |                   |                   | 0                   |
|                   |                                    |                                                | External triggering<br>by ADTRG0# pin                                                                               | 0                 | 0                 | 0                   |
|                   |                                    |                                                | Triggering by temperature sensor                                                                                    |                   | —                 | —                   |
|                   |                                    |                                                | Triggering by event<br>link controller (ELC)                                                                        |                   | —                 | —                   |
|                   |                                    | A/D conversion<br>accuracy                     | Support for<br>specifying A/D data<br>register bit accuracy<br>(storage at 12-bit,<br>10-bit, or 8-bit<br>accuracy) | 0                 | 0                 | —<br>(12-bit fixed) |
|                   |                                    |                                                | Support for A/D<br>data register format<br>selection (flush-right<br>or flush-left)                                 | 0                 | 0                 | 0                   |
|                   |                                    |                                                | A/D-converted<br>value addition<br>function                                                                         | _                 | 0                 | 0                   |
|                   |                                    | Self-diagnostic functions                      | Internal self-<br>diagnostics using<br>analog input voltage<br>(VREFL0)                                             | 0                 | 0                 | 0                   |
|                   |                                    |                                                | Internal self-<br>diagnostics using<br>analog input voltage<br>(VREFH0 × 1/2)                                       | 0                 | 0                 | 0                   |
|                   |                                    |                                                | Internal self-<br>diagnostics using<br>analog input voltage<br>(VREFH0 × 1)                                         | 0                 | 0                 | 0                   |



Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

|                   | Module/Fun                         | nction                     |                                                                                         | RX62T                   | RX63T                   | RX24T                                                                   |
|-------------------|------------------------------------|----------------------------|-----------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------|
| Туре              |                                    | Item                       | Description                                                                             | [100-Pin<br>Version]    | [100-Pin<br>Version]    | [100-Pin<br>Version]                                                    |
| A/D<br>converters | 12-bit A/D<br>converter<br>(S12AD) | Programmable               | gain amplifiers                                                                         | 3 channels<br>× 2 units | 3 channels<br>× 2 units | 4 channels<br>(1 channel for<br>unit 0 and<br>3 channels for<br>unit 1) |
|                   |                                    | Input signal amplification | Gain: 2.0×                                                                              | 0                       | 0                       | 0                                                                       |
|                   |                                    |                            | Gain: 2.5×                                                                              | 0                       | 0                       | 0                                                                       |
|                   |                                    | function using             | Gain: 3.077×                                                                            | 0                       | 0                       | 0                                                                       |
|                   |                                    | programmable               | Gain: 3.636×                                                                            | 0                       | 0                       | 0                                                                       |
|                   |                                    | gain amplifier             | Gain: 4.0×                                                                              | 0                       | 0                       | 0                                                                       |
|                   |                                    |                            | Gain: 4.444×                                                                            | 0                       | 0                       | 0                                                                       |
|                   |                                    |                            | Gain: 5.0×                                                                              | 0                       | 0                       |                                                                         |
|                   |                                    |                            | Gain: 5.714×                                                                            | 0                       | 0                       | _                                                                       |
|                   |                                    |                            | Gain: 6.667×                                                                            | 0                       | 0                       | _                                                                       |
|                   |                                    |                            | Gain: 10.0×                                                                             | 0                       | 0                       | _                                                                       |
|                   |                                    |                            | Gain: 13.333×                                                                           | 0                       | 0                       | _                                                                       |
| Comparator        | Comparator                         | Symbol                     |                                                                                         |                         |                         | CMPC                                                                    |
|                   |                                    | Comparators                |                                                                                         | 3 channels<br>× 2 units | 3 channels<br>× 2 units | 4 channels                                                              |
|                   |                                    | Function                   | Low-level comparator                                                                    | 0                       | 0                       |                                                                         |
|                   |                                    | settings                   | High-level comparator                                                                   | 0                       | 0                       |                                                                         |
|                   |                                    |                            | Window comparator                                                                       | 0                       | 0                       |                                                                         |
|                   |                                    | Response<br>speed          | REFH response time (tCR)                                                                | 1 µs                    | 500 ns                  | _                                                                       |
|                   |                                    |                            | REFL response time<br>(tCF)                                                             | 1 µs                    | 500 ns                  |                                                                         |
|                   |                                    |                            | [Comparator A]<br>Comparator output<br>delay time                                       | _                       |                         |                                                                         |
|                   |                                    |                            | Falling edge<br>VI = LVREF - 110 mV                                                     |                         |                         |                                                                         |
|                   |                                    |                            | [Comparator A]<br>Comparator output<br>delay time<br>Falling edge<br>VI < LVREF - 1V    | _                       | _                       | _                                                                       |
|                   |                                    |                            | [Comparator A]<br>Comparator output<br>delay time<br>Rising edge<br>VI = LVREF + 160 mV | _                       | _                       | _                                                                       |
|                   |                                    |                            | [Comparator A]<br>Comparator output<br>delay time<br>Rising edge<br>VI > LVREF + 1V     | _                       | _                       | _                                                                       |



RX24T Group Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

|            | Module/Fun | iction            |                                                                         | RX62T                | RX63T                | RX24T                |
|------------|------------|-------------------|-------------------------------------------------------------------------|----------------------|----------------------|----------------------|
| Туре       |            | Item              | Description                                                             | [100-Pin<br>Version] | [100-Pin<br>Version] | [100-Pin<br>Version] |
| Comparator | Comparator | Response<br>speed | [Comparator B]<br>Comparator output<br>delay time<br>VI = VREF + 100 mV | _                    | _                    | _                    |
|            |            |                   | [CMPC]<br>VOD = 100 mV<br>t CMPCTL.CDFS = 0<br>tcr                      | _                    | _                    | 200 ns               |
|            |            |                   | [CMPC]<br>VOD = 100 mV<br>t CMPCTL.CDFS = 0<br>tcf                      | _                    |                      | 200 ns               |


# 4. Sample Code

# 4.1 Summary

The sample code is provided to illustrate, when creating a program that uses the RX24T to control two motors, how to generate left-right symmetric (for motor 2) and left-right asymmetric (for motor 1) PWM output using complementary PWM mode 3 of the MTU; how to make settings for A/D conversion using the group scan function, with different timings for group A, group B, and group C; and how to make settings for the protection functions.

Note that the settings used in the sample code are such that the data results in sine waves when each PWM output phase undergoes CR filtering. The output waveforms are shown below.

The sample code is intended only for reference, and Renesas makes no guarantee regarding its operation. When making use of the sample code, make sure to perform sufficient testing in a suitable environment.



< Sine Wave After CR Filtering >



< PWM Output Waveforms >





# 4.2 Development and Operation Confirmation Environment

The development and operation confirmation environment of the sample code is summarized below.

< CS+ >

| tem                                   | Description                                                      |  |
|---------------------------------------|------------------------------------------------------------------|--|
| MCU used                              | R5F524TAADFP (Package: PLQP0100KB-A)                             |  |
| Operating voltage                     | 5 V                                                              |  |
| Integrated development<br>environment | Renesas Electronics Corporation CS+ for CC V4.01.00 [05 Sep 2016 |  |
| C compiler                            | Renesas Electronics Corporation CC - RX V2.05.0                  |  |
|                                       | Compiler options:                                                |  |
|                                       | -isa=rxv2 -fpu -lang=c99 -include=Include -output=obj            |  |
|                                       | -debug -optimize=max -speed -nologo -Xcref=%BuildModeName%       |  |
| iodefine.h version                    | Version 1.1 (2015-07-13)                                         |  |
| Board used                            | Renesas Starter Kit for RX24T (Product No.: RTK500524TC01000BR)  |  |

 $< e^2$  studio >

| Item                                  | Description                                                                                             |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------------|--|
| MCU used                              | R5F524TAADFP (Package: PLQP0100KB-A)                                                                    |  |
| Operating voltage                     | 5 V                                                                                                     |  |
| Integrated development<br>environment | Renesas Electronics Corporation e <sup>2</sup> studio Version: 5.2.0.020                                |  |
| C compiler                            | Renesas Electronics Corporation CC - RX V2.05.0                                                         |  |
|                                       | Compiler options:                                                                                       |  |
|                                       | -isa=rxv2 -fpu -include="C:\PROGRA~1\Renesas\RX\2_5_0/include"                                          |  |
|                                       | -debug -optimize=max -speed -nologo                                                                     |  |
|                                       | -define=RX -nomessage -alias=noansi                                                                     |  |
| iodefine.h version                    | Version 1.1 (2015-07-13)                                                                                |  |
| Board used                            | Renesas Starter Kit for RX24T (Product No.: RTK500524TC01000BR)                                         |  |
| Remarks                               | Sample code created with reference to Software Migration Guide: CS+ to e <sup>2</sup> studio Migration. |  |



# 4.3 Peripheral Functions

The peripheral function used in the sample code and their applications are listed below.

| Peripheral Function                                              | Application                                                                                                                                                                                                                                                                                                              |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ports                                                            | <ul> <li>Test port output (for processing timing measurement)</li> <li>SW1 input (PWM output start switch)</li> <li>SW2 input (PWM output stop switch)</li> <li>ADST bit (A/D conversion start bit) status output</li> <li>A/D conversion start request frame synchronization signal (ADSM0 and ADSM1) output</li> </ul> |
| Multi-function timer pulse unit 3 (MTU3d)                        | <ul> <li>Toggle waveform output synchronized with the PWM cycle</li> <li>Complementary PWM output (motor 1: left-right asymmetric, motor 2: left-right symmetric)</li> </ul>                                                                                                                                             |
| 12-bit A/D converter (S12ADF)                                    | For A/D value acquisition (acquisition of shunt current, bus voltage, and other A/D values)                                                                                                                                                                                                                              |
| D/A converter for generating comparator C reference voltage (DA) | Generates reference input voltage for comparator C (CMPC).                                                                                                                                                                                                                                                               |
| Comparator C (CMPC)                                              | Outputs comparator detection result when overvoltage is detected.                                                                                                                                                                                                                                                        |
| Port output enable 3 (POE3b)                                     | Puts PWM output pins in high-impedance state when<br>overcurrent or overvoltage is detected.                                                                                                                                                                                                                             |
| Voltage detection circuit (LVDAb)                                | Applies a reset when a voltage drop is detected.                                                                                                                                                                                                                                                                         |

#### (1) Ports

- Test port output (for processing timing measurement) Outputs high at start, and low at finish, of MTU3 or MTU6 peak interrupt processing.
- 2. SW1 input (PWM output start switch) and SW2 input (PWM output stop switch) Starts and stops PWM output in response to SW1 and SW2 input, respectively.
- 3. ADST bit (A/D conversion start bit) status output Used to check the A/D conversion status.
- 4. A/D conversion start request frame synchronization signals (ADSM0 and ADSM1) Used to check the timing of A/D conversion start request signal generation.

#### (2) Multi-function timer pulse unit 3 (MTU3d)

Toggles waveform output in synchronization with the PWM cycle (MTIOC3A and MTIOC6A). Uses complementary PWM mode 3 to generate six-phase PWM output with triangle-wave modulation and dead time (motor 1: MTIOC3B, MTIOC3D, MTIOC4A, MTIOC4C, MTIOC4B, and MTIOC4D; motor 2: MTIOC6B, MTIOC6D, MTIOC7A, MTIOC7C, MTIOC7B, and MTIOC7D).

The sample code generates PWM output with a 6 µsec. cycle, low-active, and 2 µsec. dead time. For motor 1, the double buffer function is enabled and different values are set for buffer A and buffer B, resulting in left-right asymmetric PWM output.

For motor 2, the double buffer function is disabled, resulting in left-right symmetric PWM output.

(3) 12-bit A/D converter (S12ADF)

The group scan function is used, with the shunt current value assigned to group A and the bus voltage value and other A/D values assigned to group C, and A/D conversion is performed with different timing for each. For motor 1, group A is set to double trigger mode, A/D conversion takes places with two different timings on the selected channel, and the converted values are stored in different registers (redundant registers for A/D data). For motor 2, the channel-dedicated sample-and-hold function is used on group A, and sampling is performed on three channels with the same timing.



# RX24T Group Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

- (4) D/A converter for generating comparator C reference voltage (DA)
  - VREF is used as the input, and a value equal to 90% of the input value is output as the comparator reference voltage.
- (5) Comparator C (CMPC)

The output from the D/A converter for generating comparator C reference voltage (DA) is used as the input, and when it exceeds the CMPC analog input voltage, the comparator detection result is output and a POE control signal is output.

(6) Port output enable 3 (POE3b)

Overcurrent detection (falling-edge detection on POE0# or POE4 pin), comparator detection, or output short detection occurs, the pins on which PWM output is in progress are put into the high-impedance state.

(7) Voltage detection circuit (LVDAb)

A reset is generated when the power supply voltage drops to 2.51 V or less. The reset source can be acquired from reset status register 0 (RSTSR0).



# 4.4 Sample Code Specifications

The basic specifications of the sample code are listed below.

| No. | Category          | ltem                                 |                                                   | Setting                                                                                  |
|-----|-------------------|--------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------|
| 1   | Clock             | Resonat                              | or                                                | 20 MHz                                                                                   |
|     | settings          | PCLKA (max. 40 MHz)                  |                                                   | 80 MHz                                                                                   |
|     |                   | PCLKB (max. 40 MHz)                  |                                                   | 40 MHz                                                                                   |
|     |                   | PCLKD (max. 40 MHz)                  |                                                   | 40 MHz                                                                                   |
|     |                   | ICLK (ma                             | ax. 40 MHz)                                       | 80 MHz                                                                                   |
|     |                   | FCLK (m                              | ax. 32 MHz)                                       | 20 MHz                                                                                   |
|     |                   | Memory                               | wait cycles                                       | Wait cycles enabled                                                                      |
|     |                   | ROM ca                               | che                                               | Cache operation enabled                                                                  |
| 2   | Ports             | SW1                                  |                                                   | PWM output start                                                                         |
|     |                   | SW2                                  |                                                   | PWM output stop                                                                          |
| 3   | MTU3              | Operatio                             | n mode                                            | Complementary PWM mode 3                                                                 |
|     |                   |                                      |                                                   | (transfer at peaks and/or troughs)                                                       |
|     |                   |                                      |                                                   | (MTU3 and MTU4, MTU6 and MTU7)                                                           |
|     |                   |                                      | ouffer function                                   | Enabled (MTU3 and MTU4 only)                                                             |
|     |                   |                                      | requency                                          | 8 KHz                                                                                    |
|     |                   | Dead tim                             |                                                   | 2 µsec.                                                                                  |
|     |                   |                                      | tive output                                       | Low-active                                                                               |
|     | PWM output values |                                      | Use table that generates left-right asymmetric (6 |                                                                                          |
|     |                   | (MTU3 and MTU4)                      |                                                   | µsec. gap between left and right) output of U-<br>phase, V-phase, and W-phase (motor 1). |
|     |                   | PWM output values<br>(MTU6 and MTU7) |                                                   | Use table that generates left-right symmetric output                                     |
|     |                   |                                      |                                                   | of U-phase, V-phase, and W-phase (motor 2).                                              |
| 4   | ADC               | Unit 0                               | Double trigger<br>mode                            | Enabled                                                                                  |
|     |                   |                                      | Group scan mode                                   | Enabled                                                                                  |
|     |                   |                                      |                                                   | Group A: AN002                                                                           |
|     |                   |                                      |                                                   | Group B: AN001                                                                           |
|     |                   |                                      |                                                   | Group C: AN003                                                                           |
|     |                   |                                      | Group priority control                            | Enabled                                                                                  |
|     |                   |                                      | A/D conversion                                    | Group A: A/D conversion start request (TRG4AN)                                           |
|     |                   |                                      | triggers                                          | at MTU4.TCNT down-count, A/D conversion start                                            |
|     |                   |                                      |                                                   | request (TRG4BN) at MTU4.TCNT down-count                                                 |
|     |                   |                                      |                                                   | Group B: MTU3.TGRA compare match/input                                                   |
|     |                   |                                      |                                                   | capture                                                                                  |
|     |                   |                                      |                                                   | Group C: Continuous scan                                                                 |
|     |                   |                                      | Buffer register                                   | MTU4.TADCORA and MTU4.TADCORB updated                                                    |
|     |                   |                                      | update timing                                     | from cycle set buffer register at peaks                                                  |
|     |                   |                                      | ADST bit status<br>output (ADST0)                 | Enabled                                                                                  |
|     |                   | Unit 1                               | Double trigger<br>mode                            | Disabled                                                                                 |
|     |                   |                                      | Group scan mode                                   | Enabled                                                                                  |
|     |                   |                                      |                                                   | Group A: AN100, AN101, AN102                                                             |
|     |                   |                                      |                                                   | Group B: AN103                                                                           |
|     |                   |                                      |                                                   | Group C: AN116                                                                           |



| No. | Category   | ltem      |                                                                                        | Setting                                                                                                                                                              |
|-----|------------|-----------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | ADC        | Unit 1    | Group priority control                                                                 | Enabled                                                                                                                                                              |
|     |            |           | A/D conversion<br>triggers                                                             | Group A: MTU7.TGRA compare match/input<br>capture, or MTU7.TCNT underflow (trough) in<br>complementary PWM mode<br>Group B: MTU6.TGRA compare match/input<br>capture |
|     |            |           |                                                                                        | Group C: Continuous scan                                                                                                                                             |
|     |            |           | Channel-<br>dedicated sample-<br>and-hold                                              | Enabled: AN100, AN101, AN102                                                                                                                                         |
|     |            |           | Sampling time                                                                          | 0.4 µsec.                                                                                                                                                            |
|     |            |           | ADST bit status<br>output (ADST1)                                                      | Enabled                                                                                                                                                              |
|     |            | Unit 2    | Double trigger mode                                                                    | Disabled                                                                                                                                                             |
|     |            |           | Group scan mode                                                                        | Enabled                                                                                                                                                              |
|     |            |           |                                                                                        | Group A: AN200, AN201, AN202<br>Group B: AN203, AN204, AN205<br>Group C: AN206, AN207, AN208, AN209, AN210,<br>AN211                                                 |
|     |            |           | Group priority control                                                                 | Enabled                                                                                                                                                              |
|     |            |           | A/D conversion<br>triggers                                                             | Group A: MTU3.TGRA compare match/input<br>capture<br>Group B: MTU6.TGRA compare match/input<br>capture<br>Group C: Continuous scan                                   |
|     |            | Common    | AD conversion<br>start request<br>frame<br>synchronization<br>signal output<br>(ADSM0) | Compare match of MTU4.TADCORB and<br>MTU4.TCNT                                                                                                                       |
|     |            |           | AD conversion<br>start request<br>frame<br>synchronization<br>signal output<br>(ADSM1) | MTU7.TGRA compare match/input capture, or<br>MTU7.TCNT underflow (trough) in complementary<br>PWM mode                                                               |
| 5   | Comparator | Reference | · /                                                                                    | Input by on-chip D/A converter                                                                                                                                       |
|     |            | Operation | when detected                                                                          | POE control signal output                                                                                                                                            |
| 6   | POE        | Detection | condition                                                                              | Comparator external pin output enabled<br>POE#0 or POE#4 falling edge detection<br>Comparator detection                                                              |
|     |            | Operation | when detected                                                                          | Put MTU ports in high-impedance state                                                                                                                                |
| 7   | LVD        | Detection |                                                                                        | Voltage drop (2.51 V) detection (using voltage                                                                                                                       |
| ,   |            |           |                                                                                        | monitoring 0)                                                                                                                                                        |



## 4.5 Hardware

# 4.5.1 Pins Used

The pins used by the sample code are listed below.

| Pin Name | Pin | I/O    | Description                                                     |
|----------|-----|--------|-----------------------------------------------------------------|
| MTIOC3B  | P71 | Output | PWM output pin 1                                                |
| MTIOC3D  | P74 | Output | PWM output pin 1' (PWM output 1 negative-phase waveform output) |
| MTIOC4A  | P72 | Output | PWM output pin 2                                                |
| MTIOC4C  | P75 | Output | PWM output pin 2' (PWM output 2 negative-phase waveform output) |
| MTIOC4B  | P73 | Output | PWM output pin 3                                                |
| MTIOC4D  | P76 | Output | PWM output pin 3' (PWM output 3 negative-phase waveform output) |
| MTIOC6B  | P95 | Output | PWM output pin 4                                                |
| MTIOC6D  | P92 | Output | PWM output pin 4' (PWM output 4 negative-phase waveform output) |
| MTIOC7A  | P94 | Output | PWM output pin 5                                                |
| MTIOC7C  | P91 | Output | PWM output pin 5" (PWM output 5 negative-phase waveform output) |
| MTIOC7B  | P93 | Output | PWM output pin 6                                                |
| MTIOC7D  | P90 | Output | PWM output pin 6' (PWM output 6 negative-phase waveform output) |
| ADST0    | PD6 | Output | ADST bit status output pin 1                                    |
| ADST1    | P00 | Output | ADST bit status output pin 2                                    |
| ADSM0    | PB2 | Output | A/D conversion start request frame synchronization signal pin 1 |
| ADSM1    | PB1 | Output | A/D conversion start request frame synchronization signal pin 2 |
| COMP0    | P24 | Output | Comparator output pin                                           |
|          | P22 | Output | Test port output pin 1                                          |
|          | PB3 | Output | Test port output pin 2                                          |
| MTIOC3A  | P11 | Output | Toggle output synchronized with the PWM cycle pin 1             |
| MTIOC6A  | PA1 | Output | Toggle output synchronized with the PWM cycle pin 2             |
| AN001    | P41 | Input  | Motor 1 bus voltage detection A/D pin                           |
| AN002    | P42 | Input  | Motor 1 shunt current detection AD pin                          |
| AN003    | P43 | Input  | Motor 1 group B A/D pin                                         |
| AN100    | P44 | Input  | Motor 2 shunt current detection A/D pin 1                       |
| AN101    | P45 | Input  | Motor 2 shunt current detection A/D pin 2                       |
| AN102    | P46 | Input  | Motor 2 shunt current detection A/D pin 3                       |
| AN103    | P46 | Input  | A/D pin motor 2 group B A/D pin                                 |
| AN116    | P21 | Input  | Motor 2 bus voltage detection                                   |
| AN206    | P50 | Input  | Unit 2 group C A/D pin 1                                        |
| AN207    | P51 | Input  | Unit 2 group C A/D pin 2                                        |
| AN208    | P52 | Input  | Unit 2 group C A/D pin 3                                        |
| AN209    | P53 | Input  | Unit 2 group C A/D pin 4                                        |
| AN210    | P54 | Input  | Unit 2 group C A/D pin 5                                        |
| AN211    | P55 | Input  | Unit 2 group C A/D pin 6                                        |
| AN200    | P60 | Input  | Unit 2 group A A/D pin 1                                        |
| AN201    | P61 | Input  | Unit 2 group A A/D pin 2                                        |
| AN202    | P62 | Input  | Unit 2 group A A/D pin 3                                        |
| AN203    | P63 | Input  | Unit 2 group B A/D pin 1                                        |
| AN204    | P64 | Input  | Unit 2 group B A/D pin 2                                        |
| AN205    | P65 | Input  | Unit 2 group B A/D pin 3                                        |
|          | P10 | Input  | SW1: PWM output start                                           |
|          | P02 | Input  | SW2: PWM output stop                                            |
| POE0#    | P70 | Input  | POE0# input pin                                                 |
|          |     |        |                                                                 |
| POE4#    | P96 | Input  | POE4# input pin<br>Comparator input pin                         |



### 4.6 Software

#### 4.6.1 Operation Overview

The sample code starts PWM output when SW1 is pressed following a reset, and stops PWM output when SW2 is pressed.

The 8 kHz carrier frequency of the complementary PWM output waveforms has dead time of 2 µsec.

The complementary PWM output for motor 1 consists of three-phase left-right asymmetric (6 µsec. gap between left and right) waveforms output by MTU3 and MTU4.

The complementary PWM output for motor 2 consists of three-phase left-right symmetric waveforms output by MTU6 and MTU7.

The MTU and 12-bit A/D converter are used in combination to perform A/D conversion processing.

The group scan function is used with the three 12-bit A/D converter units to accomplish A/D conversion using different timings for group A, group B, and group C. The A/D conversion to obtain the shunt current for motor 1 uses the double trigger mode on group A of unit 0, A/D conversion takes places with two different timings on the selected channel, and the converted values are stored in different registers (redundant registers for A/D data).

The A/D conversion to obtain the shunt current for motor 2 uses simultaneous sampling on three channels at the underflow (trough) of MTU7.TCNT on group A of unit 1.

The POE function puts the PWM output pins in the high-impedance state when POE0# or POE4# input occurs and when comparator output is detected.

The LVD function generates a reset when the voltage drops below 2.51 V.

In addition, reset status register 0 (RSTSR0) can be used to obtain the reset source.



The A/D conversion timing and PWM output of the sample code (for motor 1 and motor 2) are shown below.

< For motor 1 >



< For motor 2 >





# 4.6.2 File Configuration

| File Name    | Description                                  | Remarks |
|--------------|----------------------------------------------|---------|
| app.h        | reg.c and app.c header file                  |         |
| reg.c        | Register access processing                   |         |
| app.c        | Main processing routine, setting of PWM duty |         |
| intprg.c     | Interrupt handler                            |         |
| dbsct.c      | Section definition file                      |         |
| vecttbl.c    | Vector table definition file                 |         |
| iodefine.h   | Register definition header file              |         |
| typedefine.h | Type definition header file                  |         |
| vect.h       | Vector definition header file                |         |
| stacksct.h   | Stack definition header file                 |         |

# 4.6.3 List of Constants

Constants are listed below.

| Constant Name              | Setting Value                               | Description                                 |
|----------------------------|---------------------------------------------|---------------------------------------------|
| DEF_FLAG_OFF               | 0                                           | Flag state: off                             |
| DEF_FLAG_ON                | 1                                           | Flag state: on                              |
| DEF_CLOCK_FREQ_Hz          | 8000000                                     | Clock frequency                             |
| DEF_CARRIER_FREQ_Hz        | 8000                                        | PWM cycle                                   |
| DEF_DEADTIME_CNT_NUM       | DEF_CLOCK_FREQ_NUM * 2 /<br>1000000         | Dead time setting value                     |
| DEF_CARRIER_COUNT_NUM      | DEF_CLOCK_FREQ_NUM/<br>DEF_CARRIER_FREQ_NUM | PWM cycle count value                       |
| DEF_HALF_CARRIER_COUNT_NUM | DEF_CARRIER_COUNT_NUM / 2                   | Value equal to 1/2 of PWM cycle count value |
| MTU_AD_GET_TIMING1         | 600                                         | Shunt current acquisition timing 1          |
| MTU_AD_GET_TIMING2         | 4500                                        | Shunt current acquisition timing 2          |
| DEF_PWM_TABLE_MAX          | 360                                         | PWM table element count                     |

Constant tables are listed below.

| Constant Name        | Description                                           |  |
|----------------------|-------------------------------------------------------|--|
| g_table_pwm_duty_u_1 | U-phase PWM output timing table 1                     |  |
| g_table_pwm_duty_u_2 | U-phase PWM output timing table 2 (single-shunt only) |  |
| g_table_pwm_duty_v_1 | V-phase PWM output timing table 1                     |  |
| g_table_pwm_duty_v_2 | V-phase PWM output timing table 2 (single-shunt only) |  |
| g_table_pwm_duty_w_1 | W-phase PWM output timing table 1                     |  |
| g_table_pwm_duty_w_2 | W-phase PWM output timing table 2 (single-shunt only) |  |



# 4.6.4 List of Variables

Global variables are listed below.

| Туре           | Variable Name                  | Description                                                                   |
|----------------|--------------------------------|-------------------------------------------------------------------------------|
| unsigned char  | g_val_reset_fact               | For reset source storage                                                      |
| unsigned short | g_val_pwm_duty_table_case_num  | Motor 1 PWM duty table setting count                                          |
| unsigned short | g_val_pwm_duty_table_case_num2 | Motor 2 PWM duty table setting count                                          |
| unsigned short | g_val_dc_voltage               | For unit 0 bus voltage A/D storage (group C) (AN001)                          |
| unsigned short | g_val_dc_voltage2              | For unit 1 bus voltage A/D storage (group C) (AN116)                          |
| unsigned long  | g_val_enable_flag              | PWM control flag                                                              |
| unsigned short | g_val_shunt_ad_1               | For unit 0 shunt current A/D value 1 storage (group A) (single-shunt) (AN002) |
| unsigned short | g_val_shunt_ad_2               | For unit 0 shunt current A/D value 2 storage (group A) (single-shunt) (AN002) |
| unsigned short | g_val_ad_gb_an003              | For unit 0 group B A/D value storage (AN003)                                  |
| unsigned short | g_val_shunt_ad2_1              | For unit 1 shunt current A/D value 1 storage (group A) (3-shunt) (AN100)      |
| unsigned short | g_val_shunt_ad2_2              | For unit 1 shunt current A/D value 2 storage (group A) (3-shunt) (AN101)      |
| unsigned short | g_val_shunt_ad2_3              | For unit 1 shunt current A/D value 3 storage (group A) (3-shunt) (AN102)      |
| unsigned short | g_val_ad_gb_an103              | Unit 1 group B A/D value storage (AN103)                                      |
| unsigned short | g_val_ad_ga_an200              | Unit 2 group A A/D value 1 storage (AN200)                                    |
| unsigned short | g_val_ad_ga_an201              | Unit 2 group A A/D value 2 storage (AN201)                                    |
| unsigned short | g_val_ad_ga_an202              | Unit 2 group A A/D value 3 storage (AN202)                                    |
| unsigned short | g_val_ad_gb_an203              | Unit 2 group B A/D value 1 storage (AN203)                                    |
| unsigned short | g_val_ad_gb_an204              | Unit 2 group B A/D value 2 storage (AN204)                                    |
| unsigned short | g_val_ad_gb_an205              | Unit 2 group B A/D value 3 storage (AN205)                                    |
| unsigned short | g_val_ad_gc_an206              | Unit 2 group C A/D value 1 storage (AN206)                                    |
| unsigned short | g_val_ad_gc_an207              | Unit 2 group C A/D value 2 storage (AN207)                                    |
| unsigned short | g_val_ad_gc_an208              | Unit 2 group C A/D value 3 storage (AN208)                                    |
| unsigned short | g_val_ad_gc_an209              | Unit 2 group C A/D value 4 storage (AN209)                                    |
| unsigned short | g_val_ad_gc_an210              | Unit 2 group C A/D value 5 storage (AN210)                                    |
| unsigned short | g_val_ad_gc_an211              | Unit 2 group C A/D value 6 storage (AN211)                                    |



# 4.6.5 Functions

Functions are listed below.

| File  | Function Name               | Description                                                                      |
|-------|-----------------------------|----------------------------------------------------------------------------------|
| app.c | func_mainloop               | Main loop processing                                                             |
| app.c | func_initial_ram            | Global variable initialization processing                                        |
| app.c | func_pwm_crest_1shunt       | Motor 1 PWM output duty setting processing                                       |
| app.c | func_pwm_crest_3shunt       | Motor 2 PWM output duty setting processing                                       |
| app.c | func_disable_pwm            | MTU count stop processing                                                        |
| reg.c | func_hardware_setup         | Port and peripheral function initialization processing                           |
| reg.c | func_hardware_enable        | Peripheral function operation start setting processing                           |
| reg.c | func_irq_reset              | Reset activation processing                                                      |
| reg.c | func_timercount_crest_isr   | Motor 1 MTU3 TGIA3 interrupt handler (peak interrupt<br>handler)                 |
| reg.c | func_timercount_crest2_isr  | Motor 2 MTU6 TGIA6 interrupt handler (peak interrupt handler)                    |
| reg.c | func_ipm_fault_isr          | POE OEI1 interrupt handler (POE0)                                                |
| reg.c | func_ipm_fault2_isr         | POE OEI2 interrupt handler (POE4)                                                |
| reg.c | func_ ad2_isr               | AD converter unit 2 group C scan end interrupt handler                           |
| reg.c | func_set_ad_timing_2channel | Motor 1 A/D conversion timing setting processing                                 |
| reg.c | func_set_pwm_to_io_port     | MTU output disable processing                                                    |
| reg.c | func_set_io_port_to_pwm     | MTU output enable processing                                                     |
| reg.c | func_set_pwm_duty_count_1   | Motor 1 MTU buffer register setting processing                                   |
| reg.c | func_set_pwm_duty_count_2   | Motor 1 MTU double buffer register setting processing                            |
| reg.c | func_set_pwm_duty_count2_1  | Motor 2 MTU buffer register setting processing                                   |
| reg.c | func_reset_pwm_duty_count   | Motor 1 MTU buffer register/double buffer register initial<br>setting processing |
| reg.c | func_reset_pwm_duty_count2  | Motor 2 MTU buffer register initial setting processing                           |
| reg.c | func_set_testport_on        | Debug port 1 output on processing                                                |
| reg.c | func_set_testport_off       | Debug port 1 output off processing                                               |
| reg.c | func_set_testport2_on       | Debug port 2 output on processing                                                |
| reg.c | func_set_testport2_off      | Debug port 2 output off processing                                               |



# 4.7 Flowcharts

# 4.7.1 Activation Processing

Flowcharts of activation processing are shown below.

#### (1) Reset Activation Processing





#### (2) Port and Peripheral Function Initialization Processing





#### (3) Global Variable Initialization Processing



#### (4) Peripheral Function Operation Start Setting Processing





### 4.7.2 Main Processing Routine

A flowchart of the main processing routine is shown below.

#### (1) Main Loop Processing





# RX24T Group Motor Control Function Migration Guide (RX62T or RX63T to RX24T)

#### 4.7.3 Interrupt Handlers

Flowcharts of the interrupt handlers are shown below.

#### (1) Motor 1 MTU3 TGIA3 Interrupt Handler (Peak Interrupt Handler)





#### (2) Motor 2 MTU6 TGIA6 Interrupt Handler (Peak Interrupt Handler)





#### (3) A/D Converter Unit 2 Group C Scan End Interrupt Handler



#### (4) POE OEI1 Interrupt Handler (POE0)





### (5) POE OEI2 Interrupt Handler (POE4)





### 4.7.4 PWM Output Duty Setting Processing

Flowcharts of PWM output duty setting processing are shown below.

#### (1) Motor 1 PWM Output Duty Setting Processing





#### (2) Motor 2 PWM Output Duty Setting Processing





# Website and Support

Renesas Electronics Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.



# **Revision History**

| Date          | Page | Summary              |  |
|---------------|------|----------------------|--|
| Mar. 03, 2017 |      | First edition issued |  |
| _             |      |                      |  |

#### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do not access
  these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal.
   Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

— The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other disputes involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawing, chart, program, algorithm, application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics products.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (space and undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. When using the Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat radiation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions or failure or accident arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please ensure to implement safety measures to guard them against the possibility of bodily injury, injury or damage caused by fire, and social damage in the event of failure or malfunction of Renesas Electronics products, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures by your own responsibility as warranty for your products/system. Because the evaluation of microcomputer software alone is very difficult and not practical, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please investigate applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive carefully and sufficiently and use Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations
- Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall not use Renesas Electronics products or technologies for (1) any purpose relating to the development, design, manufacture, use, stockpiling, etc., of weapons of mass destruction, such as nuclear weapons, chemical weapons, or biological weapons, or missiles (including unmanned aerial vehicles (UAVs)) for delivering such weapons, (2) any purpose relating to the development, design, manufacture, or use of conventional weapons, or (3) any other purpose of disturbing international peace and security, and you shall not sell, export, lease, transfer, or release Renesas Electronics products or technologies to any third party whether directly or indirectly with knowledge or reason to know that the third party or any other party will engage in the activities described above. When exporting, selling, transferring, etc., Renesas Electronics products or technologies, you shall comply with any applicable export control laws and regulations promulgated and administered by the governments of the countries asserting jurisdiction over the parties or transactions.
- 10. Please acknowledge and agree that you shall bear all the losses and damages which are incurred from the misuse or violation of the terms and conditions described in this document, including this notice and hold Renesas Electronics harmless, if such misuse or violation results from your resale or making Renesas Electronics products available any third party.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronic
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.3.0-1 November 2016)

# RENESAS

#### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

SALES OFFICES

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Miliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

# Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

# Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd.

# TaF, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seou Tel: +82-2-558-3737, Fax: +82-2-558-5141 Seoul, 135-080, Korea