

# **RL78/G23**

# Overcurrent protection function for converter using ELCL

## Introduction

This application note describes how to implement the overcurrent protection for converters using the logic and event link controller (ELCL). The overcurrent protection function detects abnormalities in the current flowing through the system and stops the controlled PWM output to prevent serious accidents.

## **Target Device**

RL78/G23

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

## Contents

| 1.    | Specifications                                           | 3  |
|-------|----------------------------------------------------------|----|
| 2.    | Conditions for Operation Confirmation Test               | 5  |
| 3.    | Hardware                                                 | 6  |
| 3.1   | Example of Hardware Configuration                        | 6  |
| 3.2   | Used Pins                                                | 6  |
| 4.    | Software                                                 | 7  |
| 4.1   | Overview of the sample program                           | 7  |
| 4.2   | Folder Configuration                                     | 9  |
| 4.3   | Option Byte Settings                                     | 10 |
| 4.4   | Constants                                                | 10 |
| 4.5   | Variables                                                | 10 |
| 4.6   | Functions                                                | 11 |
| 4.7   | Function Specifications                                  | 11 |
| 4.8   | Flow Charts                                              | 12 |
| 4.8.  | 1 Main Process                                           | 12 |
| 4.8.2 | 2 INTP4 interrupt process                                | 13 |
| 5.    | Application example                                      | 14 |
| 5.1   | Setting up the ELCL component                            | 14 |
| 5.2   | r01an6565_elcl_protection.scfg                           | 15 |
| 5.2.  | 1 Clocks                                                 | 18 |
| 5.2.2 | 2 System                                                 | 18 |
| 5.2.  | 3 r_bsp                                                  | 18 |
| 5.2.4 | 4 Config_LVD0                                            | 18 |
| 5.2.  | 5 Config_TAU0_0                                          | 18 |
| 5.2.0 | 6 Config_INTC                                            | 18 |
| 5.2.  | 7 Config_DAC0                                            | 18 |
| 5.2.8 | 8 Config_COMP1                                           | 18 |
| 5.2.9 | 9 Config_PORT                                            | 18 |
| 5.2.  | 10 Config_ELCL                                           | 19 |
| 5.3   | Releasing forced output stop of PWM output using INTTM00 | 20 |
| 6.    | Sample Code                                              | 21 |
| 7.    | Reference                                                | 21 |
| Rev   | vision History                                           | 22 |

## 1. Specifications

This application note achieves the overcurrent protection function for the converter using ELCL. Figure 1-1 shows the system configuration of overcurrent protection function for converter using ELCL.

PWM output from TO01 to control LED lighting. At this time, overcurrent flowing to the LED is detected by inputting the voltage of the current measurement resistor terminal connected to the LED to the comparator. This comparator output fixes the pin output level of the PWM output from TO01 to protect the system. INPUT A assumes a reactivation switch.

The forced output stop state is released by generating a pulse from INPUT A. However, while the overcurrent condition continues, the input is disabled and the function works to prohibit operation under abnormal conditions.

**Figure 1-1 System Configuration** 



Figure 1-2 shows the timing chart.

- (1) Set TAU0 channel 0 and channel 1 to PWM output.
- (2) When the comparator detects a voltage higher than the reference voltage, COMP1 signal sets to High.
- (3) By (2), the flip-flop (L1F0) output is Low and OUTPUT B is tied Low.
- (4) When the voltage falls below the reference voltage, COMP1 signal sets to Low.
- (5) Pulse is generated by INPUT A and input to flip-flop (L1F0).
- (6) By (5), a High is output from the flip-flop (L1F0) and PWM output of TO01 is output from OUTPUT B.

Figure 1-2 Timing chart



# 2. Conditions for Operation Confirmation Test

The sample code with this application note runs properly under the condition below.

**Table 2-1 Operation Confirmation Condition** 

| Items                                    | Contents                                                               |
|------------------------------------------|------------------------------------------------------------------------|
| MCU                                      | RL78/G23 (R7F100GLG)                                                   |
| Operating frequencies                    | High-speed on-chip oscillator clock: 32MHz                             |
|                                          | CPU/peripheral hardware clock: 32MHz                                   |
| Operating voltage                        | • 3.3V                                                                 |
|                                          | LVD0 operations (V <sub>LVD0</sub> ): Reset mode                       |
|                                          | Rising edge TYP. 1.90V                                                 |
|                                          | Falling edge TYP. 1.86V                                                |
| Integrated development environment (CS+) | CS+ for CC V8.13.00 from Renesas Electronics Corp.                     |
| C compiler (CS+)                         | CC-RL V1.15 from Renesas Electronics Corp.                             |
| Integrated development environment       | e <sup>2</sup> studio 2025-04 (25.04.0) from Renesas Electronics Corp. |
| (e <sup>2</sup> studio)                  |                                                                        |
| C compiler (e <sup>2</sup> studio)       | CC-RL V1.15 from Renesas Electronics Corp.                             |
| Integrated development environment (IAR) | IAR Embedded Workbench for Renesas RL78 v5.20.1 from                   |
| C compiler (IAR)                         | IAR Systems                                                            |
| Smart Configurator                       | V.1.13.0                                                               |
| Board support package (r_bsp)            | V.1.90                                                                 |
| Emulator                                 | CS+, e <sup>2</sup> studio: COM port                                   |
|                                          | IAR: E2 Emulator Lite                                                  |
| Board                                    | RL78/G23 Fast Prototyping Board                                        |
|                                          | (RTK7RLG230CLG000BJ)                                                   |

#### 3. Hardware

## 3.1 Example of Hardware Configuration

Figure 3-1 shows an example of the hardware configuration in this application.

SW1 connected to P137 is an on-board switch, but SW2 connected to P31 is configured external to the board.

Figure 3-1 Hardware Configuration



- Caution 1. This simplified circuit diagram was created to show an overview of connections only.

  When actually designing your circuit, make sure the design includes sufficient pin processing and meets electrical characteristic requirements. (Connect each input-only port to V<sub>DD</sub> or V<sub>SS</sub> through a resistor.)
- Caution 2. Connect the EV<sub>SS</sub> pin to V<sub>SS</sub> and the EV<sub>DD</sub> pin to V<sub>DD</sub>.

Caution 3. V<sub>DD</sub> must be held at not lower than the reset release voltage (V<sub>LVD0</sub>) that is specified as LVD.

## 3.2 Used Pins

Table 3-1 shows list of used pins and assigned functions.

**Table 3-1 List of Pins and Functions** 

| Pin name    | Input/Output | Function                                           |
|-------------|--------------|----------------------------------------------------|
| P15/E015    | Output       | ELCL output signal (controls LED <sup>Note</sup> ) |
| P137/INTP0  | Input        | SW1 (Low Active)                                   |
| P31/INTP4   | Input        | SW2 <sup>Note</sup> (Low Active)                   |
| P120/IVCMP1 | Input        | Comparator input signal                            |

Note. Please configure outside the RTK7RLG230CLG000BJ.

Caution. In this application note, only the used pins are processed. When actually designing your circuit, make sure the design includes sufficient pin processing and meets electrical characteristic requirements.

#### 4. Software

## 4.1 Overview of the sample program

In this sample code, forced output stop of PWM output is performed, and overcurrent protection function for converter can be realized.

Figure 4-1 shows the system configuration of the sample code.

Figure 4-1 System configuration of the sample code



Caution. The LED drive circuit on the right side can be built using the EZ-0012. For details, refer to the EZ-0012 User's Manual in the "Reference".

Figure 4-2 shows operation overview. Return from No. (10) to No. (1) by pressing SW1.

- (1) TAU0 starts operation, after that PWM output is outputted from P15.
- (2) Press SW2.
- (3) By (2), the duty cycle of the PWM output switch to 50%, which increases the current flowing to the LEDs.
- (4) The comparator detects the overcurrent according to (3) by the signal converted from the current flowing through the LED to voltage is input to P120. This will drive COMP1 High.
- (5) Since the output signal of P15 is forced output stop, the connected LED turns off.
- (6) COMP1 changes Low because the LED current flows stopped.
- (7) Forced output stop is in progress.
- (8) Press SW2.
- (9) By (8), the duty cycle of the PWM output switch to 10%, which decreases the current flowing to the LEDs.
- (10) By pressing SW1 to generate a pulse, the forced output stop state is released and the LED turns on.
- (11) If press SW1 before returning the duty ratio to 10%, it moves to (3).

Figure 4-2 Operation overview



## 4.2 Folder Configuration

Table 4-1 shows folder configuration of source file and header files using by sample code except the files generated by integrated development environment and the files in the bsp environment.

**Table 4-1 Folder configuration** 

| Folder/File configuration                               | Outline                                     | Created by<br>Smart<br>configurator |
|---------------------------------------------------------|---------------------------------------------|-------------------------------------|
| ¥r01an6565_elcl_protection <dir><sup>Note 3</sup></dir> | Root folder of this sample code             |                                     |
| ¥src <dir></dir>                                        | Folder for program source                   |                                     |
| main.c                                                  | Sample code source file                     |                                     |
| ¥smc_gen <dir></dir>                                    | Folder created by Smart Configurator        | $\sqrt{}$                           |
| ¥Config_TAU0_0 <dir></dir>                              | Folder for TAU00 program                    | V                                   |
| Config_TAU0_0.c                                         | Source file for TAU00                       |                                     |
| Config_TAU0_0.h                                         | Header file for TAU00                       | V                                   |
| Config_TAU0_0_user.c                                    | Interrupt source file for TAU00             | √Note 1                             |
| ¥Config_INTC <dir></dir>                                | Folder for interrupt program                | V                                   |
| Config_INTC.c                                           | Source file for INTP0 (SW1) and INTP4 (SW2) | V                                   |
| Config_INTC.h                                           | Header file for INTP0 and INTP4             | V                                   |
| Config_INTC_user.c                                      | Interrupt source file for INTP0 and INTP4   | √Note 2                             |
| ¥Config_DAC0 <dir></dir>                                | Folder for DAC0 program                     | V                                   |
| Config_DAC0.c                                           | Source file for DAC0                        | V                                   |
| Config_DAC0.h                                           | Header file for DAC0                        | V                                   |
| Config_DAC0_user.c                                      | Interrupt source file for DAC0              | √Note1                              |
| ¥Config_COMP1 <dir></dir>                               | Folder for COMP1 program                    |                                     |
| Config_COMP1.c                                          | Source file for COMP1                       |                                     |
| Config_COMP1.h                                          | Header file for COMP1                       |                                     |
| Config_COMP1_user.c                                     | Interrupt source file for COMP1             | √Note1                              |
| ¥Config_PORT <dir></dir>                                | Folder for Port program                     |                                     |
| Config_PORT.c                                           | Source file for PORT                        |                                     |
| Config_PORT.h                                           | Header file for PORT                        |                                     |
| Config_PORT_user.c                                      | Interrupt source file for PORT              | √Note1                              |
| ¥Config_ELCL <dir></dir>                                | Folder for ELCL program                     | $\checkmark$                        |
| Config_ELCL.c                                           | Source file for ELCL                        |                                     |
| Config_ELCL.h                                           | Header file for ELCL                        | V                                   |
| Config_ELCL_user.c                                      | Interrupt source file for ELCL              | √Note1                              |
| ¥general <dir></dir>                                    | Folder for initialize or common program     | V                                   |
| ¥r_bsp <dir></dir>                                      | Folder for BSP program                      | V                                   |
| ¥r_config <dir></dir>                                   | Folder for program                          | √                                   |

Note. <DIR> means directory

Note 1. Not used in this sample code.

Note 2. Added the interrupt handling routine to the file generated by the Smart Configurator

Note 3. The IAR version of the sample code contains buildinfo.ipcf. For the ipcf file, refer to "RL78 Smart Configurator User Guide: IAR (R20AN0581)"

## 4.3 Option Byte Settings

Table 4-2 shows the option byte settings.

**Table 4-2 Option Byte Settings** 

| Address       | Setting Value    | Contents                                                                                |
|---------------|------------------|-----------------------------------------------------------------------------------------|
| 000C0H/040C0H | 1110 1111B (EFH) | Operation of Watchdog timer is stopped (counting is stopped after reset)                |
| 000C1H/040C1H | 1111 1110B (FEH) | LVD0 operating mode: reset mode Detection voltage: Rising edge 1.90V Falling edge 1.86V |
| 000C2H/040C2H | 1110 1000B (E8H) | Flash operating mode: HS mode<br>High-speed on-chip oscillator clock: 32MHz             |
| 000C3H/040C3H | 1000 0101B (85H) | On-chip debugging is enabled                                                            |

## 4.4 Constants

Constants are not used in this sample code.

## 4.5 Variables

Table 4-3 shows the global variables used in this sample code.

Table 4-3 Global variables used in the sample code

| Туре    | Variable name | contents                   | Functions used in               |
|---------|---------------|----------------------------|---------------------------------|
| uint8_t | g_intp4_flag  | INTP4 interrupt occur flag | main.c                          |
|         |               |                            | r_Config_INTC_intp4_interrupt.c |

#### 4.6 Functions

Table 4-4 shows the functions used in the sample code. However, the unchanged functions generated by the Smart Configurator are excluded.

#### **Table 4-4 Functions**

| Function name                 | Outline                 | Source file        |
|-------------------------------|-------------------------|--------------------|
| main                          | Main process            | main.c             |
| r_Config_INTC_intp4_interrupt | INTP4 interrupt process | Config_INTC_user.c |

## 4.7 Function Specifications

This part describes function specifications of the sample code.

#### [Function name] main

Outline Main process
Header r\_smc\_entry.h
Declaration int main (void);

**Description** This function starts the operation of CMP, DAC, TAU0 channel 0 and channel 1.

Changes duty cycle of PWM output.

Set the flag of INTP4 interrupt generation g\_intp4\_flag to 0.

Arguments None
Return value None
Remarks None

## [Function name] r\_Config\_INTC\_intp4\_interrupt

Outline INTP4 interrupt process

**Header** r\_cg\_macrodriver.h, r\_cg\_userdefine.h, Config\_INTC.h

**Declaration** #pragma interrupt r\_Config\_INTC\_intp4\_interrupt (vect=INTP4) **Description** Set the flag of INTP4 interrupt generation g\_intp4\_flag to 1.

Arguments None Return value None Remarks None



## 4.8 Flow Charts

#### 4.8.1 Main Process

Figure 4-3 shows flowchart of main process.

Figure 4-3 Main process



## 4.8.2 INTP4 interrupt process

Figure 4-4 shows flowchart of INTP4 interrupt process.

Figure 4-4 INTP4 interrupt process



## 5. Application example

In addition to the sample code, this application note contains the following Smart Configurator configuration files

r01an6565\_elcl\_protection.scfg

The following is a description of the file and examples of settings and notes for use.

## 5.1 Setting up the ELCL component

To use the ELCL component, the procedure is shown below.

- 1. Start the Smart Configurator.
- 2. Click on the "Components" tag, and then click "Add component".
- 3. When the "New Component" window shown in Figure 5-1opens, select "ELCL Flexible Circuit" component and Click "Finish".

Figure 5-1 Add "ELCL Flexible Circuit" component



# 5.2 r01an6565\_elcl\_protection.scfg

This is the Smart Configurator configuration file used in the sample code. It contains all the features configured in the Smart Configurator. The sample code settings are as follows.

**Table 5-1 Parameters of Smart Configurator** 

| Tag name   | Component   | Contents                                                                         |
|------------|-------------|----------------------------------------------------------------------------------|
| Clocks     | -           | Operation mod: High-speed main mode 2.4 (V) ~ 5.5 (V)                            |
|            |             | EV <sub>DD</sub> setting: 1.8V≦EV <sub>DD0</sub> <5.5V                           |
|            |             | High-speed on-chip oscillator: 32MHz                                             |
|            |             | fihp: 32MHz                                                                      |
|            |             | fclk: 32000kHz (High-speed on-chip oscillator)                                   |
|            |             | f <sub>SXP</sub> : 32.768kHz (Subsystem Clock)                                   |
| System     | -           | On-chip debug operation setting: COM port Note                                   |
|            |             | Pseudo-RRM/DMM function setting: Used                                            |
|            |             | Start/Stop function setting: Unused                                              |
|            |             | Trace function setting: Used                                                     |
|            |             | Security ID setting: Use security ID                                             |
|            |             | Security ID: 0x00000000000000000000000000000000000                               |
|            |             | Security ID authentication failure setting: Do not erase flash memory            |
|            |             | data                                                                             |
| Components | r_bsp       | Start up select : Enable (use BSP startup)                                       |
|            |             | Control of invalid memory access detection : Disable                             |
|            |             | RAM guard space (GRAM0-1) : Disabled                                             |
|            |             | Guard of control registers of port function (GPORT) : Disabled                   |
|            |             | Guard of registers of interrupt function (GINT) : Disabled                       |
|            |             | Guard of control registers of clock control function, voltage detector,          |
|            |             | and RAM parity error detection function (GCSC) : Disabled                        |
|            |             | Data flash access control (DFLEN) : Disables                                     |
|            |             | Initialization of peripheral functions by Code Generator/Smart                   |
|            |             | Configurator : Enable                                                            |
|            |             | API functions disable : Enable                                                   |
|            |             | Parameter check enable : Enable                                                  |
|            |             | Setting for starting the high-speed on-chip oscillator at the times of           |
|            |             | release from STOP mode and of transitions to SNOOZE mode : High-                 |
|            |             | speed                                                                            |
|            |             | Enable user warm start callback (PRE) : Unused                                   |
|            |             | Enable user warm start callback (POST) : Unused                                  |
|            | 0           | Watchdog Timer refresh enable : Unused                                           |
|            | Config_LVD0 | Operation mode setting: Reset mode                                               |
|            |             | Voltage detection setting: Reset generation level (V <sub>LVD0</sub> ): 1.86 (V) |

**Table 5-2 Parameters of Smart Configurator** 

| Tag name   | Component     | Contents                                                                                           |
|------------|---------------|----------------------------------------------------------------------------------------------------|
| Components | Config_TAU0_0 | Components: PWM Output                                                                             |
|            |               | Resource: TAU0_0                                                                                   |
|            |               | Operation clock: CK00                                                                              |
|            |               | Clock source: fclk                                                                                 |
|            |               | Cycle value: 2µs                                                                                   |
|            |               | Interrupt setting: unused                                                                          |
|            |               | (slave1)                                                                                           |
|            |               | Duty value: 10%                                                                                    |
|            |               | Initial output value: 0                                                                            |
|            |               | Output level: Active-high                                                                          |
|            |               | Output setting: The timer output is only to be used for input to the ELCL and not for the TO01 pin |
|            |               | Interrupt setting: unused                                                                          |
|            | Config_INTC   | (INTP0)                                                                                            |
|            |               | Valid edge: Falling edge                                                                           |
|            |               | Priority: Level 3                                                                                  |
|            |               | (INTP4)                                                                                            |
|            |               | Valid edge: Falling edge                                                                           |
|            |               | Priority: Level 3                                                                                  |
|            | Config_DAC0   | Components: D/A Converter                                                                          |
|            |               | Resource: DAC0                                                                                     |
|            |               | D/A converter operation mode setting: Normal mode                                                  |
|            |               | Conversion value setting: 23                                                                       |
|            | Config_COMP1  | Components: Comparator                                                                             |
|            |               | Resource: COMP1                                                                                    |
|            |               | Speed setting: Low speed                                                                           |
|            |               | Reference voltage: D/A converted output 0                                                          |
|            |               | Voltage range: 0~V <sub>DD</sub> -1.4V                                                             |
|            |               | Edge setting: Rising edge                                                                          |
|            |               | Digital filter setting: Enable                                                                     |
|            |               | Sampling clock: fclk/8                                                                             |
|            |               | Interrupt setting: use                                                                             |
|            |               | Priority: Level 3                                                                                  |
|            | Config_PORT   | Components: Ports                                                                                  |
|            |               | Port selection: PORT1                                                                              |
|            |               | P15: Out (Output ELCL output signal)                                                               |

**Table 5-3 Parameters of Smart Configurator** 

| Tag name | Component   | Contents                                                            |
|----------|-------------|---------------------------------------------------------------------|
| Compone  | Config_ELCL | Components: ELCL Flexible Circuit                                   |
| nts      |             |                                                                     |
|          |             | (Detail setting: Input)                                             |
|          |             | Output from TAU0 channel 1                                          |
|          |             | INTCMP1                                                             |
|          |             | INTP0                                                               |
|          |             | (Detail setting: L1F0)                                              |
|          |             | Input: INTCMP1                                                      |
|          |             | Set: INTCMP1                                                        |
|          |             | Clock: INTP0                                                        |
|          |             | Output: L2L1 input 1                                                |
|          |             | (Detail setting: L2L1, AND)                                         |
|          |             | Input 0: Output from TAU0 channel 1                                 |
|          |             | Input 1: L1F0 output, Negative logic output                         |
|          |             | Output: SAU0 Ch1 receive/P15/ADC HW trigger/UARTA fUTAn             |
|          |             | (Detail setting: Output)                                            |
|          |             | Output of signal 5: SAU0 Ch1 receive/P15/ADC HW trigger/UARTA fUTAn |

Note. When using IAR, use the following settings.

On-chip debug operation setting: Use emulator

Emulator setting: E2 Emulator Lite

#### **5.2.1 Clocks**

Set the clock used in the sample code.

#### 5.2.2 System

Set the on-chip debug of the sample code.

"Control of on-chip debug operation" and "Security ID authentication failure setting" affect "On-chip debugging is enabled" in "Table 4-2 Option Byte Settings". Note that changing the settings.

#### 5.2.3 r\_bsp

Set the startup of the sample code.

## 5.2.4 Config\_LVD0

Set the power management of the sample code.

Affects "Setting of LVD0" in "Table 4-2 Option Byte Settings". Note that changing the settings.

#### 5.2.5 Config TAU0 0

Set up TAU00 in the sample code.

In the sample code, PWM output with 2µs cycle is used as the LED drive signal.

## 5.2.6 Config\_INTC

Set the interrupt settings of the sample code.

The sample code sets the external maskable interrupt (INTP0, INTP4); delete it if you do not use INTP0 and INTC4.

#### 5.2.7 Config\_DAC0

Set up DAC0 in the sample code.

In the sample code, normal mode is selected. Set the "Conversion value setting" to 23 and use it as the reference voltage for the comparator.

## 5.2.8 Config\_COMP1

Set up COMP1 in the sample code.

In the sample code, the "Reference voltage" is set to D/A converter output 0 and used for overcurrent detection.

## 5.2.9 Config\_PORT

Set the port of the sample code.

In the sample code, P15 is used to control LED and set as ELCL output signal.



# 5.2.10 Config\_ELCL

Create and set up ELCL circuit as Figure 5-2 ELCL setting in the sample code.

Figure 5-2 ELCL setting



## 5.3 Releasing forced output stop of PWM output using INTTM00

The overcurrent protection function for converter can be also realized with the following configuration.

Figure 5-3 shows the system configuration

The PWM output is fixed at a low level asynchronously with the TAU0 operation clock by the detection signal generation of COMP1, and the PWM output is forced output stop. After COMP1 changes to Low, the forced output stop state is released synchronously with the INTTM00 pulse.

Figure 5-3 system configuration



Figure 5-4 shows the timing chart.

- (1) Set TAU0 channel 0 and channel 1 to PWM output.
- (2) When the comparator detects a voltage higher than the reference voltage, COMP1 signal sets to High.
- (3) By (2), the flip-flop (L1F0) output is LOW and P15 is tied LOW.
- (4) when the voltage falls below the reference voltage, COMP1 signal sets to Low.
- (5) After COMP1 signal changes Low, when INTTM00 occurs, High level is outputted from the flip-flop (L1F0). Then PWM output of TO01 is output from P15.

Figure 5-4 Timing chart



## 6. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

#### 7. Reference

RL78/G23 User's Manual: Hardware (R01UH0896E)

RL78 Family User's Manual: Software (R01US0015E)

RL78 Smart Configurator User's Guide: CS+ (R20AN0580E)

RL78 Smart Configurator User's Guide: e<sup>2</sup> studio (R20AN0579E)

RL78 Smart Configurator User's Guide: IAREW (R20AN0581E)

RL78/I1A DC/DC LED Control Evaluation Board (EZ-0012) User's Manual: Hardware (R01UH0363EJ0200)

(The latest version can be downloaded from the Renesas Electronics website.)

Technical Update / Technical News

(The latest version can be downloaded from the Renesas Electronics website.

All trademarks and registered trademarks are the property of their respective owners.

# **Revision History**

| Description                                                                                                                                                                                                                                                             |           | Descripti                                                                                                                                     | on                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Rev.                                                                                                                                                                                                                                                                    | Date      | Page                                                                                                                                          | Summary                                            |
| 1.00                                                                                                                                                                                                                                                                    | Sep.26.22 | -                                                                                                                                             | First edition                                      |
| 2.00 Jul.22.25 - Update to use Smart Configurator "ELCL Flexible component to make application design instead of user code located in \elcl<\DIR> Deleted all elcl user code related functions, flow - Added Config_ELCL configuration created by "E Circuit" component |           | <ul><li>Deleted all elcl user code related functions, flowcharts.</li><li>Added Config_ELCL configuration created by "ELCL Flexible</li></ul> |                                                    |
|                                                                                                                                                                                                                                                                         |           | 5                                                                                                                                             | Updated Table 2-1 Operation Confirmation Condition |
|                                                                                                                                                                                                                                                                         |           | 20                                                                                                                                            | Deleted the sample code of Figure 5-3              |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### Contact information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.