

# Example of Measurement Using a Wheatstone Bridge Sensor

R01AN1045EJ0110 Rev.1.10 Sep. 30, 2013

## Introduction

This application note describes how to measure a physical quantity (magnetic flux density) based on the current value output from a Wheatstone bridge sensor, by using the configurable amplifier, A/D converter, and D/A converter incorporated in the RL78/G1E (R5F10FMx).

In this application note, the Hall element HW-300B (made by Asahi Kasei Electronics Corporation) is used as the Wheatstone bridge sensor.

# **Operation Verified Devices**

RL78/G1E (R5F10FMx (x = C, D, or E))

When this application note is applied to other microcontrollers, make the necessary changes according to the specifications of the microcontroller and verify them thoroughly.



# Contents

| 1. | Spe | ecificatio | ins                                                                                                  | 3  |
|----|-----|------------|------------------------------------------------------------------------------------------------------|----|
| 2. | Cor | nditions   | for Verifying Operation                                                                              | 4  |
| _  |     |            |                                                                                                      |    |
| 3. | Rel | ated Ap    | plication Notes                                                                                      | 4  |
| 4. | Har |            |                                                                                                      |    |
|    | 4.1 |            | are Configuration Example                                                                            |    |
|    | 4.2 |            | ons Used                                                                                             |    |
|    | 4.3 | Pins U     | sed                                                                                                  | 7  |
| 5. | Des | scription  | of Features                                                                                          | 8  |
|    | 5.1 | Curren     | t Sensor                                                                                             |    |
|    | !   | 5.1.1      | Overview of Wheatstone bridge sensors                                                                | 8  |
|    |     | 5.1.2      | Overview of Hall element (HW-300B)                                                                   |    |
|    |     |            | urable Amplifier (Used As an Instrumentation Amplifier)                                              |    |
|    |     | 5.2.1      | Example of general amplifier and signal converter                                                    |    |
|    |     | 5.2.2      | Example of amplifier and signal converter configured by using a configurable amplifier .<br>onverter |    |
|    |     | 5.3.1      | Overview of A/D converter incorporated in RL78/G1E (R5F10FMx)                                        |    |
|    |     | 5.3.1      | Connecting the configurable amplifier (used as an instrumentation amplifier)                         | 15 |
|    | •   | 0.0.2      | to the A/D converter                                                                                 | 13 |
|    | 5.4 | CPU (A     | Arithmetic Operation)                                                                                |    |
|    | 5.5 | •          | lodule                                                                                               |    |
|    |     |            |                                                                                                      |    |
| 6. | Ana | alog Blo   | ck of RL78/G1E (R5F10FMx)                                                                            | 16 |
|    | 6.1 | Overvi     | ew of Analog Block of RL78/G1E (R5F10FMx)                                                            | 16 |
|    | 6.2 |            | ons of Analog Block of RL78/G1E (R5F10FMx)                                                           |    |
|    |     | 6.2.1      | Configurable amplifier                                                                               |    |
|    |     | 6.2.2      | Reference voltage generator and variable output voltage regulator                                    |    |
|    |     | 6.2.3      | D/A converter                                                                                        |    |
|    |     | 6.2.4      | SPI                                                                                                  |    |
|    | 6.3 | Setting    | s of SPI Control Registers of RL78/G1E (R5F10FMx)                                                    | 28 |
| 7. | Mic | rocontro   | oller Block of RL78/G1E (R5F10FMx)                                                                   | 38 |
|    | 7.1 |            | ons Assigned to the Microcontroller Block of the RL78/G1E (R5F10FMx)                                 |    |
|    | 7.2 | Functio    | ons of the Microcontroller Block of the RL78/G1E (R5F10FMx)                                          | 39 |
|    | -   | 7.2.1      | High-speed on-chip oscillator (clock generator)                                                      | 39 |
|    | -   | 7.2.2      | SPI control                                                                                          | 41 |
|    | -   | 7.2.3      | A/D converter                                                                                        | 46 |
|    | -   | 7.2.4      | Timer array unit 0                                                                                   |    |
|    | -   | 7.2.5      | LCD module control                                                                                   | 50 |
|    | 7.3 | Softwa     | re                                                                                                   |    |
|    |     | 7.3.1      | Timing charts                                                                                        |    |
|    |     | 7.3.2      | Register settings specified for the microcontroller block of the RL78/G1E (R5F10FMx).                |    |
|    |     | 7.3.3      | Functions                                                                                            |    |
|    |     | 7.3.4      | Function specifications                                                                              |    |
|    |     | 7.3.5      | RAM variables                                                                                        |    |
|    |     | 7.3.6      | Flowcharts                                                                                           |    |
|    | -   | 7.3.7      | Source files and changes applied to the code output from the code generator                          | 93 |

# 1. Specifications

This application note describes how a Wheatstone bridge sensor is used by providing an example of a system in which the RL78/G1E (R5F10FMx) is used to measure the magnetic flux density based on the voltage output from a Hall element (HW-300B).

In this application note, a case is presented in which a differential voltage output from a Hall element is converted to a single-ended voltage and then amplified by using the configurable amplifier (used as an instrumentation amplifier) incorporated in the RL78/G1E (R5F10FMx).

The converted and amplified voltage is further converted to a digital value by using the A/D converter incorporated in the RL78/G1E (R5F10FMx).

The magnetic flux density is calculated from the obtained digital value, and the result is displayed on the LCD module (ACM0802C) connected to the RL78/G1E (R5F10FMx).

Figure 1.1 shows a block diagram, and Table 1.1 shows the elements included in the block diagram.



#### Figure 1.1 Block Diagram

| Element                   | Function                                                      | Description                                                                                                                               |  |
|---------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
| Hall element<br>(HW-300B) | Wheatstone bridge sensor                                      | Outputs a differential voltage according to the magnetic flux density.                                                                    |  |
| RL78/G1E<br>(R5F10FMx)    | Configurable amplifier (used as an instrumentation amplifier) | Converts the voltage (differential voltage) output<br>from a Hall element to a single-ended voltage<br>and amplifies it.                  |  |
|                           | A/D converter                                                 | Converts the single-ended voltage output from<br>the configurable amplifier (used as an<br>instrumentation amplifier) to a digital value. |  |
|                           | CPU                                                           | Calculates the physical quantity (magnetic flux density) from the digital value converted by the A/D converter.                           |  |
| ACM0802C                  | LCD module                                                    | Displays the physical quantity (magnetic flux density) calculated by the CPU.                                                             |  |

# 2. Conditions for Verifying Operation

The operation of the sample code shown in this application note has been verified under the conditions shown below.

| Item                    | Description                                                                  |
|-------------------------|------------------------------------------------------------------------------|
| Microcontroller used    | RL78/G1E (R5F10FME)                                                          |
| Operating frequency     | High-speed on-chip oscillator (high-speed OCO) clock: 32 MHz                 |
|                         | CPU/peripheral hardware clock: 32 MHz                                        |
| Operating voltage       | VDD, DVDD, AVDD1, AVDD2, AVDD3, and LCD module power supply: 5.0 V           |
|                         | AVDD: 3.3 V                                                                  |
|                         | LVD detection voltage (VLVIH): 4.06 V when rising, 3.98 V when falling       |
|                         | Hall element drive voltage: 2.0 V                                            |
| External devices used   | Hall element (HW-300B)                                                       |
|                         | <ul> <li>Single CMOS high-drive operational amplifier (HA1630S08)</li> </ul> |
|                         | LCD module (ACM0802C-NLW-BBH)                                                |
| Integrated development  | CubeSuite+ V1.01.01 [31 Jan 2012] made by Renesas Electronics                |
| environment             |                                                                              |
| C compiler (build tool) | CA78K0R V1.30 made by Renesas Electronics                                    |

| Table 2.1 | Conditions for | r Verifying | Operation |
|-----------|----------------|-------------|-----------|
|-----------|----------------|-------------|-----------|

# 3. Related Application Notes

Related application notes are shown below. Also refer to these documents when using this application note.

- RL78/G13 Initialization (R01AN0451E) Application Note
- RL78/G13 Timer Array Unit (Interval Timer) (R01AN0456E) Application Note
- RL78/G13 Serial Array Unit for 3-Wire Serial I/O (Master Transmission/Reception) (R01AN0460E) Application Note

# 4. Hardware

# 4.1 Hardware Configuration Example

Figure 4.1 shows an example of the hardware configuration described in this application note.



Figure 4.1 Hardware Configuration

Caution This circuit diagram is simplified to show an overview of the circuit connection. When designing an actual circuit, connect pins appropriately so as to satisfy the electrical specifications. (Connect unused input-only ports individually to VDD or Vss via a resistor.)

# 4.2 Functions Used

Table 4.1 shows the RL78/G1E (R5F10FMx) peripheral functions used in this application note and their applications.

|                       | 8/G1E (R5F10FMx) Peripheral ction                 | Application                                                                                                                                        |  |  |
|-----------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| g block               | Configurable amplifier                            | Used as an instrumentation amplifier that converts the differential voltage output from a Hall element to a single-ended voltage and amplifies it. |  |  |
| Analog                | D/A converter                                     | Generates the Hall element drive voltage and a bias voltage for the configurable amplifier (used as an instrumentation amplifier).                 |  |  |
|                       | Variable output voltage regulator                 | Generates the power supply voltage for the A/D converter.                                                                                          |  |  |
|                       | SPI                                               | Controls SPI communication with the microcontroller block of the RL78/G1E (R5F10FMx).                                                              |  |  |
| lock                  | A/D converter                                     | Converts the voltage output from the configurable amplifier (used as<br>an instrumentation amplifier) to a digital value.                          |  |  |
| Microcontroller block | Serial array unit 1<br>(channel 1: CSI21)         | Controls SPI communication with the analog block by using the 3-wire serial I/O function.                                                          |  |  |
| ntr                   | I/O ports                                         | Controls the analog block and external LCD module.                                                                                                 |  |  |
| 000                   | Timer array unit 0 (channel 1)                    | Generates a hardware trigger signal for the A/D converter.                                                                                         |  |  |
| licr                  | Timer array unit 0 (channel 3)                    | Generates the wait time used by software.                                                                                                          |  |  |
| 2                     | High-speed on-chip oscillator<br>(high-speed OCO) | Generates the 32 MHz clock used as the main system clock.                                                                                          |  |  |



# 4.3 Pins Used

Table 4.2 shows the RL78/G1E (R5F10FMx) pins used in this application note and their features.

| Pin Name                                                                                                                                               | I/O                                                                                                                                                     | Description                                                                                                                                                                                                                                                                            |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DAC1_OUT                                                                                                                                               | Output                                                                                                                                                  | This is an output pin of D/A converter Ch1 in the analog block. This pin is used a generate the Hall element drive voltage and input it to the follower amplifier (HA1630S08).                                                                                                         |  |
| MPXIN20                                                                                                                                                | Input                                                                                                                                                   | This is an inverted input pin of the configurable amplifier (used as an instrumentation amplifier) in the analog block. Hall element output signal (differential voltage) is to be input to this pin.                                                                                  |  |
| MPXIN40                                                                                                                                                | Input                                                                                                                                                   | This is a non-inverted input pin of the configurable amplifier (used as an instrumentation amplifier) in the analog block. Hall element output signal (differential voltage) is to be input to this pin.                                                                               |  |
| AMP3_OUT                                                                                                                                               | Output                                                                                                                                                  | This is an output pin of the configurable amplifier (used as an instrumentation amplifier) in the analog block. This pin is connected to the ANI2 pin of the A/D converter in the microcontroller block via a resistor divider.                                                        |  |
| ANI2                                                                                                                                                   | Input                                                                                                                                                   | This is an analog input pin of the A/D converter in the microcontroller block. This pin is connected to the AMP3_OUT pin in the analog block via a resistor divider which steps down the output voltage from the AMP3_OUT pin. The output voltage stepped down is to be A/D converted. |  |
| P130                                                                                                                                                   | Output                                                                                                                                                  | P130 is an output-only pin in the microcontroller block. This pin is connected to the ARESET# pin in the analog block and is used to control the analog reset feature of the analog block.                                                                                             |  |
| P41                                                                                                                                                    | Output                                                                                                                                                  | P41 is an output pin in the microcontroller block. This pin is connected to the RS pin in the LCD module and is used to control the LCD module display.                                                                                                                                |  |
| P42 Output P42 is an output pin in the microcontroller block. This pin is connecte<br>in the LCD module and is used to control the LCD module display. |                                                                                                                                                         | P42 is an output pin in the microcontroller block. This pin is connected to the E pin in the LCD module and is used to control the LCD module display.                                                                                                                                 |  |
|                                                                                                                                                        |                                                                                                                                                         | P00 is an output pin in the microcontroller block. This pin is connected to the DB4 pin in the LCD module and is used to control the LCD module display.                                                                                                                               |  |
| P01                                                                                                                                                    | Output P01 is an output pin in the microcontroller block. This pin is connected to pin in the LCD module and is used to control the LCD module display. |                                                                                                                                                                                                                                                                                        |  |
| P02                                                                                                                                                    | Output                                                                                                                                                  | P02 is an output pin in the microcontroller block. This pin is connected to the DB6 pin in the LCD module and is used to control the LCD module display.                                                                                                                               |  |
| P03                                                                                                                                                    | Output                                                                                                                                                  | P03 is an output pin in the microcontroller block. This pin is connected to the DB7 pin in the LCD module and is used to control the LCD module display.                                                                                                                               |  |

## 5. Description of Features

# 5.1 Wheatstone Bridge Sensor

This section provides an overview of typical Wheatstone bridge sensors and the characteristics and operation of the Hall element HW-300B (made by Asahi Kasei Electronics Corporation).

# 5.1.1 Overview of Wheatstone bridge sensors

A Wheatstone bridge is an electrical circuit useful for measuring small changes in resistance and is used in devices such as strain gauges. A Wheatstone bridge is composed of four resistors as shown in **Figure 5.1**. The differential output voltage VOUT is obtained by using **Formula 1**, where  $V_{IN}$  is the input voltage.



Figure 5.1 Wheatstone Bridge Circuit Diagram

The following sensors typically use Wheatstone bridge configurations:

Load cell

A load cell is a sensor used to convert a force (momentum or torque) into an electrical signal. Strain gauge load cells are the most common type of load cells used. A strain gauge load cell uses the nature of electrical resistance (load), which varies according to the strain caused when an external force is applied to a resistive element.

Semiconductor pressure sensor

A semiconductor pressure sensor is a sensor that uses the piezoresistive effect. The piezoresistive effect is a phenomenon in which the electrical conductivity (resistivity) of a semiconductor changes according to the stress applied to the resistor.

■ Hall element

A Hall element is a magnetic sensor that uses the Hall effect. An electrical current occurs when a voltage is applied to a Hall element formed by a semiconducting film. When a magnetic field perpendicular to the current on the semiconducting film is applied, the moving direction of electrons on the semiconducting film is changed due to the Lorentz force. This results in an asymmetric distribution of element density on the semiconducting film, which causes a voltage difference between the output pins of the Hall element. This effect is called the Hall effect.

An unbalanced voltage (offset voltage) occurs even with no physical input applied in general Wheatstone bridge sensors. This is because there is a variation in the resistance of bridge resistors due to production deviations. When using a Wheatstone bridge sensor, therefore, this voltage must be cancelled on the output voltage of the amplifier.

## 5.1.2 Overview of Hall element (HW-300B)

An overview of the Hall element HW-300B is shown below.

The following shows the electrical characteristics extracted from the datasheet of the Hall element HW-300B that were referenced when studying the product in this application note. Before using the product, be sure to download the latest datasheet from the Asahi Kasei Electronics website.

■ Specifications of Hall element HW-300B

The extracted electrical characteristics of the Hall element HW-300B (measurement temperature =  $25^{\circ}$ C) are shown in **Table 5.1**.

| Item                | Symbol   | Conditions                                  | Min. | Тур. | Max. | Unit |
|---------------------|----------|---------------------------------------------|------|------|------|------|
| Output Hall voltage | Vн       | Const. voltage drive<br>B = 50 mT, Vc = 1 V | 168  | -    | 320  | mV   |
| Input resistance    | Rin      | B = 0 mT, lc = 0.1 mA                       | 240  | -    | 550  | Ω    |
| Output resistance   | Rout     | B = 0 mT, $Ic = 0.1 mA$                     | 240  | -    | 550  | Ω    |
| Offset voltage      | Vos (Vu) | B = 0 mT, Vc = 1 V                          | -7   | -    | +7   | mV   |

Table 5.1 Hall Element HW-300B Extracted Electrical Characteristics



Figure 55.2 Output Hall Voltage (mV) vs. Magnetic Flux Density (mT)



Figure 5.3 Output Hall Voltage (mV) vs. Ambient Temperature (°C)

RENESAS

# 5.2 Configurable Amplifier (Used As an Instrumentation Amplifier)

This section shows one of the examples how a differential voltage signal output from the Wheatstone bridge sensor is amplified by using the configurable amplifier of the RL78/G1E (R5F10FMx).

## 5.2.1 Example of general amplifier and signal converter

The Wheatstone bridge sensor outputs a differential voltage. When amplifying a differential voltage with a high output impedance, if the differential amplifier shown in **Figure 5.4** is used, the bridge circuit in the sensor is affected by the amplifier input impedance. To avoid this, use the instrumentation amplifier shown in **Figure 5.5**.



Figure 5.4 General Differential Amplifier



Figure 5.5 General Instrumentation Amplifier

Instrumentation amplifiers are used to amplify signals form sensors of high output impedance with high accuracy because of high input impedance of the instrumentation amplifiers. Instrumentation amplifiers have close to ideal characteristics for DC amplification. Instrumentation amplifiers consist of two stages: a non-inverting amplifier with a gain of  $1 + 2 \times R2/R1$ , and a differential amplifier with a gain of R6/R4.

The output voltage is obtained by using the following formula, where R2 = R3, R4 = R5, and R6 = R7:

$$Vout = (VI - V2) \times \left(1 + \frac{2R2}{RI}\right) \times \left(\frac{R6}{R4}\right) + REF \qquad \qquad \text{... Formula 2}$$

# 5.2.2 Example of Hall output voltage amplifier and signal converter configured by using a configurable amplifier

**Figure 5.6** shows an example of a Hall output voltage (differential voltage) amplifier and signal converter that are configured by using the configurable amplifier incorporated in the RL78/G1E (R5F10FMx).

In this application note, the configurable amplifier is used as an instrumentation amplifier.

Hall elements can be driven by using a constant voltage or a constant current. In this application note, the Hall element is driven by using a constant voltage for which the temperature characteristics of the output voltage are lower than those shown in **Figure 5.3**. D/A converter Ch1 (DAC1) incorporated in the RL78/G1E (R5F10FMx) is used to supply the Hall element drive voltage via a follower amplifier (external operational amplifier HA1630S08).



Figure 5.6 Hall Output Voltage Amplifier and Signal Converter

When the configurable amplifier is used as an instrumentation amplifier, the output voltage AMP3\_OUT is expressed as shown in *Formula 2*, where GAIN is the gain:

$$AMP3_OUT = (MPXIN40 - MPXIN20) \times GAIN + DAC3$$
 ... Formula 3

The Hall voltage (differential voltage) of the Hall element HW-300B is output as positive and negative differential voltages. When the configurable amplifier is used as an instrumentation amplifier, therefore, a bias voltage (2.5 V is specified in this application note) must be applied by using D/A converter channel Ch3 (DAC3).

An unbalanced voltage (offset voltage) is generated in the Hall element HW-300B. According to **Table 5.1**, an offset voltage of  $\pm 14$  mV is applied when the constant drive voltage is 2 V. If the gain is set to 10 times (20 dB) when the configurable amplifier is used as an instrumentation amplifier and the magnetic flux density is 0 T, an offset voltage of  $\pm 140$  mV is applied to the AMP3\_OUT pin. To cancel this offset voltage, the voltage output from D/A converter channel Ch3 must be adjusted so that the AMP3\_OUT pin outputs 2.5 V when the magnetic flux density is 0 T.

The voltage output from the AMP3\_OUT pin is obtained by using the following formula:

$$AMP3_OUT = (MPXIN40 - MPXIN20) \times 10 + 2.5 \qquad \qquad \text{...} \quad Formula 4$$

**Figure 5.7** shows the relationship between the voltage (differential voltage) output from the Hall element HW-300B and the voltage output from the configurable amplifier (used as an instrumentation amplifier) incorporated in the RL78/G1E (R5F10FMx).



Figure 5.7 Hall Output Voltage (Differential Voltage) vs. Instrumentation Amplifier (AMP3\_OUT) Output Voltage



# 5.3 A/D Converter

This section describes the A/D converter incorporated in the RL78/G1E (R5F10FMx), which is used to convert the Hall element output voltage (differential voltage) signal amplified and converted by the configurable amplifier (used as an instrumentation amplifier) to a digital value.

## 5.3.1 Overview of A/D converter incorporated in RL78/G1E (R5F10FMx)

The A/D converter incorporated in the RL78/G1E (R5F10FMx) is used to convert an analog input to a digital value. Seventeen analog input channels are available for analog input. 12-bit resolution or 8-bit resolution can be selected.

The settings specified for the A/D converter incorporated in the RL78/G1E (R5F10FMx) are shown below.

- Trigger mode: Hardware trigger no-wait mode
- Channel selection mode: Select mode
- Conversion mode: One-shot conversion mode
- Analog input pin: ANI2
- Conversion resolution: 12 bits
- Reference voltage:  $AV_{DD} = 3.3 \text{ V}, AV_{SS} = 0 \text{ V}$

# 5.3.2 Connecting the configurable amplifier (used as an instrumentation amplifier) to the A/D converter

The maximum power supply voltage of the A/D converter incorporated in the RL78/G1E (R5F10FMx) is 3.6 V. The power supply voltage used in this application note is 5.0 V, so a stepped down voltage must be supplied to the A/D converter. To achieve this, the output voltage from the variable output voltage regulator in the analog block is set to be 3.3 V (Typ.), which is supplied to the AVDD pin.

Connect the output pin (AMP3\_OUT) of the instrumentation amplifier in the analog block to the ANI2 analog input pin of the A/D converter. Note that the analog voltage output from the instrumentation amplifier in the analog block is 0 to 5 V. To make the output voltage from AMP3\_OUT lower than AVDD, therefore, step down it to 0 to 3 V by using a resistor divider and input it to the ANI2 analog input pin of the A/D converter.

**Figure 5.8** shows the connection between the configurable amplifier (used as an instrumentation amplifier) and the A/D converter incorporated in the RL78/G1E (R5F10FMx).





RENESAS

# 5.4 CPU (Arithmetic Operation)

This section describes how the CPU calculates the physical quantity (magnetic flux density) based on the A/D conversion result.

The analog voltage input to the ANI2 pin, which is calculated from the A/D conversion result (stored in the 12-bit A/D conversion result register (ADCR)) expressed as shown in the formula below:

AVDD: Power supply voltage input to the A/D converter (V)

ANI2: Voltage input to analog input pin 2 of the A/D converter (V)

Because the analog voltage output from the AMP3\_OUT pin is divided by using the resistor divider and then input to the ANI2 pin, the AMP3\_OUT pin voltage (V) expressed as shown in the formula below (see *Figure 5.8*):

The voltage output from the Hall element (differential voltage), which is calculated from the voltage output from the AMP3\_OUT pin in *Formula 3*, expressed as shown in the formula below:

GAIN: Gain (unit = times) when the configurable amplifier of the RL78/G1E (R5F10FMx) is used as an instrumentation amplifier

DAC3: Voltage output from the D/A converter Ch3 incorporated in the RL78/G1E (R5F10FMx) (V)

The physical quantity (magnetic flux density (mT)), which is calculated from the Hall element output voltage (differential voltage), expressed as shown in the formula below:

Sensitivity (V/mT): Read from the characteristics shown in **Figure 55.2** (output Hall voltage vs. magnetic flux density (Vc: constant drive voltage)).

If, from *Formula 5*, *Formula 6*, *Formula 7*, and *Formula 8* above,  $AV_{DD} = 3.3 \text{ V}$ , GAIN = 10 times (20 dB), sensitivity = 0.012 V/mT,  $R1 = 2 \text{ k}\Omega$ ,  $R2 = 3 \text{ k}\Omega$ , and  $DAC3 = 2.5098 \text{ V}^{Note 1}$ , the relationship between the magnetic flux density and the A/D conversion value expressed as shown in the formula  $^{Note 2}$  below:

$$Magnetic \_ flux \_ density = \frac{\frac{AD\_conversion\_value}{2^{12}-1} \times 3.3 \times \frac{2k+3k}{3k} - 2.5098}{0.012 \times 10} \qquad \dots \quad \text{Formula 9}$$

- Note 1 This is the voltage output from D/A converter Ch3 when DAC control register 3 (DAC3C) for D/A converter Ch3 is set to 80H (DAC3 =  $2.5 \times 2 \times 128/255 = 2.5098$  V). For how to calculate the value, see the *RL78/G1E Hardware User's Manual*. In this application note, canceling the offset voltage in the Hall element HW-300B is not performed.
- Note 2 The set values used in *Formula 9* are reference values. The user needs to evaluate the system to determine the actual values.

## 5.5 LCD Module

This section describes the contents displayed in the LCD module (ACM0802C).

- (1) Specifications of the LCD module
  - Model name: ACM0802C-NLW-BBH
  - Manufacturer: AZ Displays, Inc.
  - Number of displayed characters: 8 characters × 2 lines
  - Power supply voltage: 5 V

(2) Displaying the calculation result (physical quantity  $\geq$  0)

**Figure 5.9** shows how the calculation result is displayed on the LCD module when the calculation result (physical quantity) is greater than or equal to 0. The calculation result is displayed on the upper line. The number is displayed to the first decimal place, justified to the left. The unit is displayed as mT. The averaged A/D conversion value is displayed in three-digit hexadecimal on the bottom line.



Figure 5.9 LCD Module Display Format (Physical Quantity  $\geq$  0)

(3) Displaying the calculation result (physical quantity < 0)

**Figure 5.10** shows how the calculation result is displayed on the LCD module when the calculation result (physical quantity) is a negative number. The calculation result is displayed on the upper line. The number is displayed to the first decimal place, justified to the left, with a minus sign. The unit is displayed as mT. The averaged A/D conversion value is displayed in three-digit hexadecimal on the bottom line.



Figure 5.10 LCD Module Display Format (Physical Quantity < 0)

# 6. Analog Block of RL78/G1E (R5F10FMx)

This section describes the functions used in the analog block of the RL78/G1E (R5F10FMx).

# 6.1 Overview of Analog Block of RL78/G1E (R5F10FMx)

The analog block of the RL78/G1E (R5F10FMx) has on-chip circuits such as configurable amplifiers, a gain adjustment amplifier, a filter circuit, D/A converters, and a temperature sensor, allowing the R5F10FMx to be used as an analog front-end circuit for processing very small sensor signals.

The block diagram of the analog block of the RL78/G1E (R5F10FMx) is shown below. The blocks described in the following sections are shaded.



Figure 6.1 Block Diagram of Analog Block of RL78/G1E (R5F10FMx)

# 6.2 Functions of Analog Block of RL78/G1E (R5F10FMx)

This section describes the analog block of the RL78/G1E (R5F10FMx) used in this application note in detail.

## 6.2.1 Configurable amplifier

In this application note, the configurable amplifier is used as an instrumentation amplifier.

#### (1) Overview of configurable amplifier features

The RL78/G1E (R5F10FMx) has three on-chip configurable amplifier channels.

By specifying settings in the SPI control registers, the configurable amplifiers can be used to realize the following features:

| Description         | Overview                                                                                        |
|---------------------|-------------------------------------------------------------------------------------------------|
| Non-inverting       | <ul> <li>The gain can be specified between 10 dB and 40 dB in 18 steps.</li> </ul>              |
| amplifier           | <ul> <li>Four operating modes are available.</li> </ul>                                         |
|                     | <ul> <li>Includes a power-off feature.</li> </ul>                                               |
|                     | * Single-channel operation                                                                      |
| Inverting amplifier | • The gain can be specified between 6 dB and 40 dB in 18 steps of 2 dB each.                    |
|                     | <ul> <li>Four operating modes are available.</li> </ul>                                         |
|                     | <ul> <li>Includes a power-off feature.</li> </ul>                                               |
|                     | * Single-channel operation                                                                      |
| Differential        | <ul> <li>The gain can be specified between 6 dB and 40 dB in 18 steps of 2 dB each.</li> </ul>  |
| amplifier           | <ul> <li>Four operating modes are available.</li> </ul>                                         |
|                     | <ul> <li>Includes a power-off feature.</li> </ul>                                               |
|                     | * Single-channel operation                                                                      |
| Transimpedance      | • The feedback resistance can be specified between 20 k $\Omega$ and 640 k $\Omega$ in 6 steps. |
| amplifier           | <ul> <li>Four operating modes are available.</li> </ul>                                         |
|                     | <ul> <li>Includes a low-current mode.</li> </ul>                                                |
|                     | * Single-channel operation                                                                      |
| Instrumentation     | • The gain can be specified between 20 dB and 54 dB in 18 steps of 2 dB each.                   |
| amplifier           | <ul> <li>Four operating modes are available.</li> </ul>                                         |
|                     | <ul> <li>Includes a power-off feature.</li> </ul>                                               |
|                     | * On-chip configurable amplifier $	imes$ 3 ch                                                   |

#### Table 6.1 Overview of Configurable Amplifier

#### (2) Settings specified when using the configurable amplifier as an instrumentation amplifier

The settings specified when using the configurable amplifier as an instrumentation amplifier are as follows.

- Connect the Hall voltage (differential voltage) output from the Hall element HW-300B to the non-inverted input source of configurable amplifier Ch1 (MPXIN20) and configurable amplifier Ch2 (MPXIN40).
- Specify the settings as shown below when using configurable amplifier channels Ch1 to Ch3 as an instrumentation amplifier (gain: 20 dB).
  - <1> Set SW11 to 0, SW12 to 1, and SW13 to 0, SW21 to 0, SW22 to 1, and SW23 to 0 in configuration register 1 (CONFIG1).
  - <2> Set SW31 to 0, SW32 to 0, and SW33 to 1, SW02 to 0, SW01 to 0, and SW00 to 1 in configuration register 2 (CONFIG2).
  - <3> Set MPX11 to 1 and MPX10 to 1 in MPX setting register 1 (MPX1) to leave the source of inverted input to configurable amplifier Ch1 open.
  - <4> Set MPX21 to 0 and MPX20 to 0 in MPX setting register 1 (MPX1) to specify the MPXIN20 pin as the source of non-inverted input to configurable amplifier Ch1.
  - <5> Set MPX31 to 1 and MPX30 to 1 in MPX setting register 1 (MPX1) to leave the source of inverted input to configurable amplifier Ch2 open.
  - <6> Set MPX41 to 0 and MPX40 to 0 in MPX setting register 1 (MPX1) to specify the MPXIN40 pin as the source of non-inverted input to configurable amplifier Ch2.
  - <7> Set MPX52 to 0, MPX51 to 1, and MPX50 to 0 in MPX setting register 2 (MPX2) to specify the signal output from configurable amplifier Ch1 as the source of inverted input to configurable amplifier Ch3.
  - <8> Set MPX62 to 0, MPX61 to 1, and MPX60 to 1 in MPX setting register 2 (MPX2) to specify the signal output from configurable amplifier Ch3 as the source of non-inverted input to configurable amplifier Ch3.
  - <9> Set CC1 to 0 and CC0 to 0 in the AMP operation mode control register (AOMC) to specify high-speed mode as the operating mode of configurable amplifier channels Ch1 to Ch3.
  - <10> Set gain control register 1 (GC1) to 03H. (When using configurable amplifier channels Ch1 to Ch3 together as an instrumentation amplifier, be sure to set the GC1 register to 03H.)
  - <11> Set gain control register 2 (GC2) to 03H. (When using configurable amplifier channels Ch1 to Ch3 together as an instrumentation amplifier, be sure to set the GC2 register to 03H.)
  - <12> Set gain control register 3 (GC3) to 00H to specify 20 dB as the gain (Typ.) of the configurable amplifier channels (used as an instrumentation amplifier).
  - <13> Set AMP3OF to 1, AMP2OF to 1, and AMP1OF to 1 in power control register 1 (PC1) to start operation of the configurable amplifier (used as an instrumentation amplifier).





Figure 6.2 shows a block diagram of the configurable amplifier when used as an instrumentation amplifier.

Figure 6.2 Block Diagram of Configurable Amplifier (Used As an Instrumentation Amplifier)

#### 6.2.2 Reference voltage generator and variable output voltage regulator

The RL78/G1E (R5F10FMx) has an on-chip reference voltage generator channel and variable output voltage regulator channel. The variable output voltage regulator is a series regulator that generates 3.3 V (default) from a supplied voltage of 5 V. In this application note, the voltage output from the variable output voltage regulator (LDO\_OUT) is connected to the AV<sub>DD</sub> pin in the RL78/G1E (R5F10FMx) and used as a voltage of 3.3 V supplied to the A/D converter.

#### (1) Overview of variable output voltage regulator features

- Output voltage range: 2.0 to 3.3 V (Typ.)
- Output current: 15 mA (Max.)
- Includes a power-off feature.

#### (2) Overview of reference voltage generator features

- Output reference voltage: 1.21 V (Typ.)
- Includes a power-off feature.
- (3) Settings specified for reference voltage generator and variable output voltage regulator

Specify the settings for the reference voltage generator and variable output voltage regulator as shown below.

- <1> Set the LDO control register (LDOC) to 0DH to specify 3.3 V as the voltage output from the variable output voltage regulator.
- <2> Set LDOOF to 1 in power control register 2 (PC2) to start operation of the reference voltage generator and variable output voltage regulator.





Figure 6.3 Block Diagram of Reference Voltage Generator and Variable Output Voltage Regulator

#### (4) Notes on using reference voltage generator

Observe the following points when using the reference voltage generator:

Only a very small current can flow from the BGR\_OUT pin because the output impedance of the reference voltage generator is high. If the load input impedance is low, insert a follower amplifier between the load and the BGR\_OUT pin. Also, make sure that the wiring between the pin and the follower amplifier or load is as short as possible. If it is not possible to keep the wiring short, take measures such as surrounding the pin with a ground pattern.

## 6.2.3 D/A converter

The RL78/G1E (R5F10FMx) has four on-chip 8-bit D/A converter channels. In this application note, D/A converter Ch1 is used to generate the Hall element drive voltage, and D/A converter Ch3 is used to generate a bias voltage for the configurable amplifier (used as an instrumentation amplifier).

- (1) Overview of D/A converter features
  - $\blacksquare \qquad 8-bit resolution \times 4 ch$
  - R-2R ladder method
  - Analog output voltage: (reference voltage upper limit reference voltage lower limit) × 2 × m/255 + 2 × reference voltage lower limit
    - (m: Value set to DACnC register)
  - Controls the reference voltage for the configurable amplifiers, gain adjustment amplifier, high-pass filter, and low-pass filter
  - Includes a power-off feature.
  - Conversion speed (settling time): 100 µs (Max.)
  - Voltage resolution: 19.608 mV
    - \* Reference voltage upper limit =  $AVDD1 \times 5/10$
    - \* Reference voltage lower limit = AGND1
    - \* AVDD1 = 5.0 V
- (2) Settings specified for D/A converter
  - In this application note, the reference voltage upper limit for the D/A converter (VRT) is set to AVDD1 × 5/10, and the reference voltage lower limit for the D/A converter (VRB) is set to AGND1. The voltage output from D/A converter channels Ch1 to Ch4 therefore ranges from AGND1 to AVDD1 (0 to 5 V).
  - Specify the settings for the D/A converter as shown below.
    - <1> Set VRT1 to 0 and VRT0 to 0 in the DAC reference voltage control register (DACRC) to specify "AVDD1 × 5/10" as the reference voltage upper limit (VRT) for D/A converter channels Ch1 to Ch4.
    - <2> Set VRB1 to 0 and VRB0 to 0 in the DAC reference voltage control register (DACRC) to specify AGND1 as the reference voltage lower limit (VRB) for D/A converter channels Ch1 to Ch4.
    - <3> Specify the output analog voltage value by using DAC control registers 1 to 4 (DAC1C to DAC4C) corresponding to the D/A converter used.
      - \* In this application note, D/A converter Ch1 is used to generate the Hall element (HW-300B) drive voltage (a follower amplifier is inserted between the DAC1\_OUT pin and the Hall element). For the Hall element drive voltage, set the DAC1C register to 66H to specify 2.0 V as the voltage output

from the DAC1\_OUT pin because the Hall element drive voltage is 2.0 V. (Note that the value set to the DAC1C register is a reference value. The user needs to evaluate the system to determine the actual values.)

\* In this application note, D/A converter Ch3 is used to generate a bias voltage for the configurable amplifier (used as an instrumentation amplifier).

For the bias voltage, set the DAC3C register to 80H to specify 2.5098 V as the voltage output from the DAC3\_OUT pin so that the voltage output from the AMP3\_OUT pin of the configurable amplifier (used as an instrumentation amplifier) is set to 2.5 V when the magnetic flux density detected by the Hall element is 0 mT. (Note that the value set to the DAC1C register is a reference value. The user needs to evaluate the system to determine the actual values.)

<4> Set DAC1OF and DAC3OF to 1 in power control register 1 (PC1) to start operation of this channel. Set the other bits to 0. (DAC4OF = 0, DAC3OF = 1, DAC2OF = 0, and DAC1OF = 1.)



Figure 6.4 shows a block diagram of D/A converter channels Ch1 to Ch4.

Figure 6.4 Block Diagram of D/A Converter

(3) Notes on using the D/A converter

Observe the following points when using the D/A converter:

- Only a very small current can flow from the DACn\_OUT pin because the output impedance of the D/A converter is high. If the load input impedance is low, insert a follower amplifier between the load and the DACn\_OUT pin. Also, make sure that the wiring between the pin and the follower amplifier or load is as short as possible. If it is not possible to keep the wiring short, take measures such as surrounding the pin with a ground pattern.
- If inputting an external reference power supply to the VREFINn pin, be sure to set the DACnOF bit to 0.

**Remark**: n = 1 to 4

#### 6.2.4 SPI

The SPI is used to allow control from external devices by using clocked communication via four lines: a serial clock line (SCLK#), two serial data lines (SDI and SDO), and a slave selection input line (CS#).

- (1) Overview of SPI features
  - Data transmission/reception:
    - 16-bit data unit
    - MSB first
  - The SPI pins SCLK#, SDI, and SDO, which are located in the analog block of the RL78/G1E (R5F10FMx), are connected to the corresponding pins in the 3-wire serial I/O function block (CSI21) of channel 1 of serial array unit 1 in the microcontroller block inside the package. The CS# pin is connected to the P73 pin in the microcontroller block inside the package.
  - The RL78/G1E (R5F10FMx) has an on-chip analog reset feature. A reset can be generated in the following two ways:
    - By inputting an external reset signal to the ARESET# pin
    - By generating an internal reset by writing 1 to the RESET bit of the reset control register (RC)
  - In this application note, the ARESET# pin in the RL78/G1E (R5F10FMx) is connected to the P130 pin in the microcontroller block to control the analog reset feature.





Figure 6.5 SPI Configuration Example

#### (2) SPI communication

The SPI transmits and receives data in 16-bit units. Data can be transmitted and received when CS# is low. Data is transmitted one bit at a time in synchronization with the falling edge of the serial clock, and is received one bit at a time in synchronization with the rising edge of the serial clock. When the R/W bit is 1, data is written to the SPI control register in accordance with the address/data setting when the rising edge of the 16th SCLK# signal is detected after the fall of CS#. When the R/W bit is 0, the data is output from the register in accordance with the address/data setting, in synchronization with the 9th and later falling edges of SCLK# following the fall of CS#.

In this application note, the SPI in the analog block of the RL78/G1E (R5F10FMx) and CSI21 in the microcontroller block, to which the SPI is connected inside the RL78/G1E (R5F10FMx) chip, are used to perform SPI communication. A 32 MHz clock generated by the high-speed on-chip oscillator is used as the main system clock for the RL78/G1E (R5F10FMx), and 1 MHz is selected as the operating clock for SPI communication. The slave select input (CS#) pin for the SPI is controlled by using the P73 pin in the RL78/G1E (R5F10FMx).



Figure 6.6 shows the SPI communication timing.

Figure 6.6 SPI Communication Timing



#### (3) SPI control registers

 Table 6.2 shows the SPI control registers.

#### Table 6.2 SPI Control Registers

| Address | SPI Control Register |                                        |     | After Reset         |
|---------|----------------------|----------------------------------------|-----|---------------------|
| 00H     | CONFIG1              | Configuration register 1               | R/W | 00H                 |
| 01H     | CONFIG2              | Configuration register 2               | R/W | 00H                 |
| 03H     | MPX1                 | MPX setting register 1                 | R/W | 00H                 |
| 04H     | MPX2                 | MPX setting register 2                 | R/W | 00H                 |
| 05H     | MPX3                 | MPX setting register 3                 | R/W | 00H                 |
| 06H     | GC1                  | Gain control register 1                | R/W | 00H                 |
| 07H     | GC2                  | Gain control register 2                | R/W | 00H                 |
| 08H     | GC3                  | Gain control register 3                | R/W | 00H                 |
| 09H     | AOMC                 | AMP operation mode control register    | R/W | 00H                 |
| 0AH     | GC4                  | Gain control register 4                | R/W | 00H                 |
| 0BH     | LDOC                 | LDO control register                   | R/W | 0DH                 |
| 0CH     | DACRC                | DAC reference voltage control register | R/W | 00H                 |
| 0DH     | DAC1C                | DAC control register 1                 | R/W | 80H                 |
| 0EH     | DAC2C                | DAC control register 2                 | R/W | 80H                 |
| 0FH     | DAC3C                | DAC control register 3                 | R/W | 80H                 |
| 10H     | DAC4C                | DAC control register 4                 | R/W | 80H                 |
| 11H     | PC1                  | Power control register 1               | R/W | 00H                 |
| 12H     | PC2                  | Power control register 2               | R/W | 00H                 |
| 13H     | RC                   | Reset control register                 | R/W | 00H <sup>Note</sup> |

**Note** When generating an internal reset by writing 1 to the RESET bit of the reset control register, the reset control register is not initialized.



#### (4) Analog reset feature

The RL78/G1E (R5F10FMx) has an on-chip analog reset feature. A reset can be generated in the following two ways:

- By inputting an external reset signal to the ARESET# pin
- By generating an internal reset by writing 1 to the RESET bit of the reset control register (RC)

There are no functional differences between an external and an internal reset: both types serve to initialize<sup>Note</sup> the SPI control registers.

If a low-level signal is input to the ARESET# pin or if 1 is written to the RESET bit of the reset control register (RC), the analog circuits enter the statuses shown in **Table 6.3**. The statuses of the SPI control registers after a reset has been acknowledged are shown in **Table 6.4**.

A reset is generated by inputting a low-level signal to the ARESET# pin. The reset is subsequently canceled by inputting a high-level signal to this pin.

When generating an internal reset by writing 1 to the RESET bit of the reset control register, the reset occurs<sup>Note</sup> after 1 is written to the RESET bit, and is subsequently canceled by writing 0 to the same bit.

In this application note, the ARESET# pin in the RL78/G1E (R5F10FMx) is connected to the P130 pin in the microcontroller block to control the analog reset feature.

**Note** When generating an internal reset by writing 1 to the RESET bit of the reset control register, the reset control register is not initialized.

#### Caution When generating an external reset, input a low-level signal to the ARESET# pin for at least 10 µs.

Table 6.3 Statuses During an Analog Reset Period

| Function Block                          | By Inputting an External Reset<br>Signal to the ARESET# Pin<br>RESET Bit of the Reset<br>Register (RC) |                   |  |  |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------|--|--|
| Configurable amplifier Operation stops. |                                                                                                        |                   |  |  |
| Gain adjustment amplifier               | Operation stops.                                                                                       |                   |  |  |
| D/A converter                           | Operation stops.                                                                                       |                   |  |  |
| Low-pass filter                         | Operation stops.                                                                                       |                   |  |  |
| High-pass filter                        | Operation stops.                                                                                       |                   |  |  |
| Temperature sensor                      | Operation stops.                                                                                       |                   |  |  |
| Variable output voltage regulator       | Operation stops.                                                                                       |                   |  |  |
| Reference voltage generator             | Operation stops.                                                                                       |                   |  |  |
| SPI                                     | Operation stops.                                                                                       | Operation enabled |  |  |



| Address | SPI Contro | I Register                             | Status After an Analog Reset Is<br>Acknowledged |  |  |
|---------|------------|----------------------------------------|-------------------------------------------------|--|--|
| 00H     | CONFIG1    | Configuration register 1               | 00H                                             |  |  |
| 01H     | CONFIG2    | Configuration register 2               | 00H                                             |  |  |
| 03H     | MPX1       | MPX setting register 1                 | 00H                                             |  |  |
| 04H     | MPX2       | MPX setting register 2                 | 00H                                             |  |  |
| 05H     | MPX3       | MPX setting register 3                 | 00H                                             |  |  |
| 06H     | GC1        | Gain control register 1                | 00H                                             |  |  |
| 07H     | GC2        | Gain control register 2                | 00H                                             |  |  |
| 08H     | GC3        | Gain control register 3                | 00H                                             |  |  |
| 09H     | AOMC       | AMP operation mode control register    | 00H                                             |  |  |
| 0AH     | GC4        | Gain control register 4                | 00H                                             |  |  |
| 0BH     | LDOC       | LDO control register                   | 0DH                                             |  |  |
| 0CH     | DACRC      | DAC reference voltage control register | 00H                                             |  |  |
| 0DH     | DAC1C      | DAC control register 1                 | 80H                                             |  |  |
| 0EH     | DAC2C      | DAC control register 2                 | 80H                                             |  |  |
| 0FH     | DAC3C      | DAC control register 3                 | 80H                                             |  |  |
| 10H     | DAC4C      | DAC control register 4                 | 80H                                             |  |  |
| 11H     | PC1        | Power control register 1               | 00H                                             |  |  |
| 12H     | PC2        | Power control register 2               | 00H                                             |  |  |
| 13H     | ,<br>,     |                                        | 00H <sup>Note</sup>                             |  |  |

## Table 6.4 Statuses of SPI Control Registers After an Analog Reset Is Acknowledged

**Note** When generating an internal reset by writing 1 to the RESET bit of the reset control register, the reset control register is not initialized.



# 6.3 Settings of SPI Control Registers of RL78/G1E (R5F10FMx)

This section describes the settings of the SPI control registers used in this application note. This section omits descriptions of the SPI control registers not used in this application note. (They are used with their default values.) For details, see the *RL78/G1E Hardware User's Manual*.

#### Caution For how to specify the register settings, see the *RL78/G1E Hardware User's Manual*.

#### (1) Configuration register 1 (CONFIG1)

This register is used to turn on or off the switches of configurable amplifier channels Ch1 and Ch2.

| Address: 00H | After reset: 00H |      | R/W Se | t value: 22H |   |      |      |      |
|--------------|------------------|------|--------|--------------|---|------|------|------|
| Symbol       | 7                | 6    | 5      | 4            | 3 | 2    | 1    | 0    |
| CONFIG1      | 0                | SW11 | SW12   | SW13         | 0 | SW21 | SW22 | SW23 |
| Set value    | 0                | 0    | 1      | 0            | 0 | 0    | 1    | 0    |

| SW11 | Control of SW11 |
|------|-----------------|
| 0    | Turn off SW11.  |
| 1    | Turn on SW11.   |

| SW12 | Control of SW12 |
|------|-----------------|
| 0    | Turn off SW12.  |
| 1    | Turn on SW12.   |

| SW13 | Control of SW13 |
|------|-----------------|
| 0    | Turn off SW13.  |
| 1    | Turn on SW13.   |

| SW21 | Control of SW21 |
|------|-----------------|
| 0    | Turn off SW11.  |
| 1    | Turn on SW11.   |

| SW22 | Control of SW22 |
|------|-----------------|
| 0    | Turn off SW12.  |
| 1    | Turn on SW12.   |

| SW23 | Control of SW23 |
|------|-----------------|
| 0    | Turn off SW13.  |
| 1    | Turn on SW13.   |

## (2) Configuration register 2 (CONFIG2)

This register is used to turn on or off the switches of configurable amplifier channels Ch1 to Ch3.

| Address: 01H | After r        | eset: 00H      | R/W S           | Set value: 11F | ł            |      |      |      |  |  |  |
|--------------|----------------|----------------|-----------------|----------------|--------------|------|------|------|--|--|--|
| Symbol       | 7              | 6              | 5               | 4              | 3            | 2    | 1    | 0    |  |  |  |
| CONFIG2      | 0              | SW31           | SW32            | SW33           | 0            | SW02 | SW01 | SW00 |  |  |  |
| Set value    | 0              | 0              | 0               | 1              | 0            | 0    | 0    | 1    |  |  |  |
|              |                |                |                 |                |              |      |      |      |  |  |  |
|              | SW31           |                |                 | Co             | ntrol of SW  | /31  |      |      |  |  |  |
|              | 0              | Turn off S     | W31.            |                |              |      |      |      |  |  |  |
|              | 1              | Turn on SV     | V31.            |                |              |      |      |      |  |  |  |
|              |                |                |                 |                |              |      |      |      |  |  |  |
|              | SW32           |                |                 | Co             | ntrol of SW  | /32  |      |      |  |  |  |
|              | 0              | Turn off S     | -               |                |              |      |      |      |  |  |  |
|              | 1              | Turn on SV     | Turn on SW32.   |                |              |      |      |      |  |  |  |
|              | 014/00         |                |                 |                |              |      |      |      |  |  |  |
| _            | SW33           |                | Control of SW33 |                |              |      |      |      |  |  |  |
|              | 0              | Turn off SW33. |                 |                |              |      |      |      |  |  |  |
|              | 1              | Turn on SW33.  |                 |                |              |      |      |      |  |  |  |
| Г            | SW02           |                |                 | Co             | ntrol of SW  | /02  |      |      |  |  |  |
|              | 0              | Turn off S     | W02.F           |                |              |      |      |      |  |  |  |
|              | 1              | Turn on SV     | V02.            |                |              |      |      |      |  |  |  |
|              |                |                | <u>.</u>        |                |              |      |      |      |  |  |  |
|              | SW01           |                | Control of SW01 |                |              |      |      |      |  |  |  |
| Γ            | 0              | Turn off S     | Turn off SW01.  |                |              |      |      |      |  |  |  |
|              | 1              | Turn on SV     | V01.            |                |              |      |      |      |  |  |  |
| Г            | <u>C)</u> //00 | 1              |                 | 0-             | ntral of CVA | 100  |      |      |  |  |  |
|              | SW00           |                |                 | Co             | ntrol of SW  | /00  |      |      |  |  |  |

| 0 | Turn off SW01. |
|---|----------------|
| 1 | Turn on SW01.  |



#### (3) MPX setting register 1 (MPX1)

This register is used to control MPX1, MPX2, MPX3, and MPX4.

This register is used to select the signal input to configurable amplifier channels Ch1 and Ch2.

| Address: 03H | H After re      | eset: 00H | R/W S      | Set value: CC  | H              |             |            |       |
|--------------|-----------------|-----------|------------|----------------|----------------|-------------|------------|-------|
| Symbol       | 7               | 6         | 5          | 4              | 3              | 2           | 1          | 0     |
| MPX1         | MPX11           | MPX10     | MPX21      | MPX20          | MPX31          | MPX30       | MPX41      | MPX40 |
| Set value    | 1               | 1         | 0          | 0              | 1              | 1           | 0          | 0     |
| -            |                 |           |            |                |                |             |            |       |
|              | MPX11           | MPX10     | Source     | e of configura | ble amplifier  | Ch1 inverte | ed input   |       |
|              | 0 0 MPXIN10 pin |           |            |                |                |             |            |       |
|              | 0               | 1         | MPXIN11 p  | oin            |                |             |            |       |
|              | 1               | 0         | D/A conver | rter Ch1 outp  | out signal or  | VREFIN1 pir | า          |       |
|              | 1               | 1         | Leave ope  | en             |                |             |            |       |
| -            |                 |           |            |                |                |             |            |       |
|              | MPX21           | MPX20     |            | f configurabl  | e amplifier C  | h1 non-inve | rted input |       |
|              | 0 0 MPXIN20 pin |           |            |                |                |             |            |       |
|              | 0 1 MPXIN21 pin |           |            |                |                |             |            |       |
|              | 1               | 0         | D/A conver | rter Ch1 outp  | out signal or  | VREFIN1 pir | า          |       |
|              | 1               | 1         | Leave oper | n              |                |             |            |       |
| -            |                 |           |            |                |                |             |            | I     |
| _            | MPX31           | MPX30     |            | e of configura | ble amplifier  | Ch2 inverte | d input    |       |
| _            | 0               | 0         | MPXIN30 p  |                |                |             |            |       |
| _            | 0               | 1         | MPXIN31 p  |                |                |             |            |       |
|              | 1               | 0         | D/A conver | ter Ch2 outp   | ut signal or ' | VREFIN2 pir | 1          |       |
|              | 1               | 1         | Leave ope  | n              |                |             |            |       |
| -            |                 | 1         | 1          |                |                |             |            | I.    |
|              | MPX41           | MPX40     |            | f configurabl  | e amplifier C  | h2 non-inve | rted input |       |
|              | 0 0 MPXIN40 pin |           |            |                |                |             |            |       |
|              | 0               | 1         | MPXIN41 p  |                |                |             |            |       |
|              | 1               | 0         | D/A conver | ter Ch2 outp   | ut signal or   | VREFIN2 pir | 1          |       |

1

1

Leave open



### (4) MPX setting register 2 (MPX2)

This register is used to control MPX5 and MPX6.

This register is used to select the signal input to configurable amplifier channel Ch3.

| Address: 04H | After re | eset: 00H | R/W   | Set value: 23                                           | н |       |       |       |  |  |
|--------------|----------|-----------|-------|---------------------------------------------------------|---|-------|-------|-------|--|--|
| Symbol       | 7        | 6         | 5     | 4                                                       | 3 | 2     | 1     | 0     |  |  |
| MPX2         | 0        | MPX52     | MPX51 | MPX50                                                   | 0 | MPX62 | MPX61 | MPX60 |  |  |
| Set value    | 0        | 0         | 1     | 0                                                       | 0 | 0     | 1     | 1     |  |  |
|              |          |           |       |                                                         |   |       |       |       |  |  |
|              | MDY52    | MDY51     | MDY50 | X50 Source of configurable amplifier Ch3 inverted input |   |       |       |       |  |  |

| MPX52 | MPX51            | MPX50                                    | Source of configurable amplifier Ch3 inverted input |  |  |  |
|-------|------------------|------------------------------------------|-----------------------------------------------------|--|--|--|
| 0     | 0                | 0                                        | MPXIN50 pin                                         |  |  |  |
| 0     | 0                | 1                                        | MPXIN51 pin                                         |  |  |  |
| 0     | 1                | Configurable amplifier Ch1 output signal |                                                     |  |  |  |
| 0     | 1                | 1                                        | Configurable amplifier Ch2 output signal            |  |  |  |
| 1     | 1 0 0            |                                          | D/A converter Ch3 output signal or VREFIN3 pin      |  |  |  |
| C     | Other than above |                                          | Setting prohibited                                  |  |  |  |

| MPX62 | MPX61        | MPX60 | Source of configurable amplifier Ch3 non-inverted input |  |  |  |
|-------|--------------|-------|---------------------------------------------------------|--|--|--|
| 0     | 0            | 0     | MPXIN60 pin                                             |  |  |  |
| 0     | 0            | 1     | MPXIN61 pin                                             |  |  |  |
| 0     | 1            | 0     | Configurable amplifier Ch1 output signal                |  |  |  |
| 0     | 0 1 1        |       | Configurable amplifier Ch2 output signal                |  |  |  |
| 1     | 0            | 0     | D/A converter Ch3 output signal or VREFIN3 pin          |  |  |  |
| Ot    | her than abc | ve    | Setting prohibited                                      |  |  |  |

#### (5) Gain control register 1 (GC1)

This register is used to specify the gain and feedback resistance of configurable amplifier channel Ch1.

The value to specify depends on the configuration of configurable amplifier channel Ch1.

When using configurable amplifier channels Ch1 to Ch3 together as an instrumentation amplifier, be sure to set gain control register 1 (GC1) to 03H.

| Address: 06H | H After re | eset: 00H | R/W S | et value: 03H |        |        |        |        |
|--------------|------------|-----------|-------|---------------|--------|--------|--------|--------|
| Symbol       | 7          | 6         | 5     | 4             | 3      | 2      | 1      | 0      |
| GC1          | 0          | 0         | 0     | AMPG14        | AMPG13 | AMPG12 | AMPG11 | AMPG10 |
| Set value    | 0          | 0         | 0     | 0             | 0      | 0      | 1      | 1      |

(6) Gain control register 2 (GC2)

This register is used to specify the gain and feedback resistance of configurable amplifier channel Ch2.

The value to specify depends on the configuration of configurable amplifier channel Ch2.

When using configurable amplifier channels Ch1 and Ch2 together as an instrumentation amplifier, be sure to set gain control register 2 (GC2) to 03H.

| Address: 07H | After res | set: 00H | R/W Set v | V Set value: 03H |        |        |        |        |
|--------------|-----------|----------|-----------|------------------|--------|--------|--------|--------|
| Symbol       | 7         | 6        | 5         | 5 4              |        | 2      | 1      | 0      |
| GC2          | 0         | 0        | 0         | AMPG24           | AMPG23 | AMPG22 | AMPG21 | AMPG20 |
| Set value    | 0         | 0        | 0         | 0                | 0      | 0      | 1      | 1      |

(7) Gain control register 3 (GC3)

This register is used to specify the gain and feedback resistance of configurable amplifier channel Ch3.

The value to specify depends on the configuration of configurable amplifier channel Ch3.

When using configurable amplifier channels Ch1 to Ch3 together as an instrumentation amplifier, be sure to set gain control registers 1 and 2 (GC1 and GC2) to 03H.

| Address: 08H | After re | eset: 00H | R/W | Set value: 00 | Н      |        |        |        |
|--------------|----------|-----------|-----|---------------|--------|--------|--------|--------|
| Symbol       | 7        | 6         | 5   | 4             | 3      | 2      | 1      | 0      |
| GC3          | 0        | 0         | 0   | AMPG34        | AMPG33 | AMPG32 | AMPG31 | AMPG30 |
| Set value    | 0        | 0         | 0   | 0             | 0      | 0      | 0      | 0      |

| AMPG34 | AMPG33 | AMPG32       | AMPG31 | AMPG30 | Gain of instrumentation amplifier<br>(Typ.) |
|--------|--------|--------------|--------|--------|---------------------------------------------|
| 0      | 0      | 0            | 0      | 0      | 20 dB                                       |
| 0      | 0      | 0            | 0      | 1      | 22 dB                                       |
| 0      | 0      | 0            | 1      | 0      | 24 dB                                       |
| 0      | 0      | 0            | 1      | 1      | 26 dB                                       |
| 0      | 0      | 1            | 0      | 0      | 28 dB                                       |
| 0      | 0      | 1            | 0      | 1      | 30 dB                                       |
| 0      | 0      | 1            | 1      | 0      | 32 dB                                       |
| 0      | 0      | 1            | 1      | 1      | 34 dB                                       |
| 0      | 1      | 0            | 0      | 0      | 36 dB                                       |
| 0      | 1      | 0            | 0      | 1      | 38 dB                                       |
| 0      | 1      | 0            | 1      | 0      | 40 dB                                       |
| 0      | 1      | 0            | 1      | 1      | 42 dB                                       |
| 0      | 1      | 1            | 0      | 0      | 44 dB                                       |
| 0      | 1      | 1            | 0      | 1      | 46 dB                                       |
| 0      | 1      | 1            | 1      | 0      | 48 dB                                       |
| 0      | 1      | 1            | 1      | 1      | 50 dB                                       |
| 1      | 0      | 0            | 0      | 0      | 52 dB                                       |
| 1      | 0      | 0            | 0      | 1      | 54 dB                                       |
|        | Ot     | her than abo | ve     |        | Setting prohibited                          |

## (8) AMP operation mode control register (AOMC)

This register is used to specify the operating mode of configurable amplifier channels Ch1 to Ch3.

| Address: 09H After reset: 00H |     | R/W | Set v | alue: 00H                                                    |   |   |   |     |     |  |
|-------------------------------|-----|-----|-------|--------------------------------------------------------------|---|---|---|-----|-----|--|
| Symbol                        | 7   | 6   |       | 5                                                            | 4 | 3 | 2 | 1   | 0   |  |
| AOMC                          | 0   | 0   |       | 0                                                            | 0 | 0 | 0 | CC1 | CC0 |  |
| Set value                     | 0   | 0   |       | 0                                                            | 0 | 0 | 0 | 0   | 0   |  |
|                               |     |     |       |                                                              |   |   |   |     |     |  |
|                               | CC1 | CC0 |       | Operating mode of configurable amplifier channels Ch1 to Ch3 |   |   |   |     |     |  |

| CC1 | CCO | Operating mode of configurable amplifier channels Ch1 to Ch3 |
|-----|-----|--------------------------------------------------------------|
| 0   | 0   | High-speed mode                                              |
| 0   | 1   | Mid-speed mode 2                                             |
| 1   | 0   | Mid-speed mode 1                                             |
| 1   | 1   | Low-speed mode                                               |

#### (9) LDO control register (LDOC)

This register is used to specify the output voltage of the variable output voltage regulator.

| Address: 0BH | After res | set: 0DH | R/W Set value: 0DH |   |      |      |      |      |
|--------------|-----------|----------|--------------------|---|------|------|------|------|
| Symbol       | 7         | 6        | 5                  | 4 | 3    | 2    | 1    | 0    |
|              | 0         | 0        | 0                  | 0 | LDO3 | LDO2 | LDO1 | LDO0 |
| Set value    | 0         | 0        | 0                  | 0 | 1    | 1    | 0    | 1    |

| LDO3 | LDO2       | LDO1     | LDO0 | Output voltage of variable output voltage regulator (Typ.) |
|------|------------|----------|------|------------------------------------------------------------|
| 0    | 0          | 0        | 0    | 2.0 V                                                      |
| 0    | 0          | 0        | 1    | 2.1 V                                                      |
| 0    | 0          | 1        | 0    | 2.2 V                                                      |
| 0    | 0          | 1        | 1    | 2.3 V                                                      |
| 0    | 1          | 0        | 0    | 2.4 V                                                      |
| 0    | 1          | 0        | 1    | 2.5 V                                                      |
| 0    | 1          | 1        | 0    | 2.6 V                                                      |
| 0    | 1          | 1        | 1    | 2.7 V                                                      |
| 1    | 0          | 0        | 0    | 2.8 V                                                      |
| 1    | 0          | 0        | 1    | 2.9 V                                                      |
| 1    | 0          | 1        | 0    | 3.0 V                                                      |
| 1    | 0          | 1        | 1    | 3.1 V                                                      |
| 1    | 1          | 0        | 0    | 3.2 V                                                      |
| 1    | 1          | 0        | 1    | 3.3 V                                                      |
|      | Other that | an above |      | Setting prohibited                                         |

(10) DAC reference voltage control register (DACRC)

This register is used to specify the upper (VRT) and lower (VRB) limits of the reference voltage for D/A converter channels Ch1 to Ch4.

When selecting the upper limit of the reference voltage, use bits 3 and 2. When selecting the lower limit of the reference voltage, use bits 1 and 0.

| Address: 0CH | H After re | eset: 00H | R/W Set | value: 00H |      |      |      |      |
|--------------|------------|-----------|---------|------------|------|------|------|------|
| Symbol       | 7          | 6         | 5       | 4          | 3    | 2    | 1    | 0    |
| DACRC        | 0          | 0         | 0       | 0          | VRT1 | VRT0 | VRB1 | VRB0 |
| Set value    | 0          | 0         | 0       | 0          | 0    | 0    | 0    | 0    |

| VRT1 | VRT0 | Upper limit of reference voltage (Typ.) |
|------|------|-----------------------------------------|
| 0    | 0    | AV <sub>DD1</sub> × 5/10                |
| 0    | 1    | $AV_{DD1} \times 4/10$                  |
| 1    | 0    | AV <sub>DD1</sub> × 3/10                |
| 1    | 1    | AV <sub>DD1</sub> × 5/10                |

| VRB1 | VRB0 | Upper limit of reference voltage (Typ.) |
|------|------|-----------------------------------------|
| 0    | 0    | AGND1                                   |
| 0    | 1    | AV <sub>DD1</sub> × 1/10                |
| 1    | 0    | AV <sub>DD1</sub> × 2/10                |
| 1    | 1    | AGND1                                   |

#### (11) DAC control register 1 (DAC1C)

This register is used to specify the analog voltage to be output to the DAC1\_OUT pin.

The DAC1\_OUT output signal is used to generate the Hall element (HW-300B) drive voltage input to the follower amplifier.

| Address: 0DI | H After re | eset: 80H | R/W Set | value: 66H |       |       |       |       |
|--------------|------------|-----------|---------|------------|-------|-------|-------|-------|
| Symbol       | 7          | 6         | 5       | 4          | 3     | 2     | 1     | 0     |
| DAC1C        | DAC17      | DAC16     | DAC15   | DAC14      | DAC13 | DAC12 | DAC11 | DAC10 |
| Set value    | 0          | 1         | 1       | 0          | 0     | 1     | 1     | 0     |

■ DAC1\_OUT output voltage

= ((reference voltage upper limit – reference voltage lower limit)  $\times 2 \times m/255$ ) + 2 × reference voltage lower limit = ((AV<sub>DD1</sub> × 5/10 – AGND1) × 2 × 102/255) + 2 × AGND1

 $= ((2.5 \text{ V} - 0 \text{ V}) \times 2 \times 0.4) + 2 \times 0 \text{ V}$ 

```
= 2.0 V
```

```
* AV_{DD1} = 5.0 V
```

```
* AGND1 = 0 V
```

- \* m (DAC1C register value) = 102 (66H)
- The value set to the DAC1C register is a reference value. The user needs to evaluate the system to determine the actual values.

(12) DAC control register 3 (DAC3C)

This register is used to specify the analog voltage to be output to the DAC3\_OUT pin.

The DAC3\_OUT output signal is used to generate a bias voltage for configurable amplifier channels Ch1 to Ch3 (used together as an instrumentation amplifier).

| Address: 0FI | H After res | et: 80H | R/W   | Set   | value: 80H |       |       |       |
|--------------|-------------|---------|-------|-------|------------|-------|-------|-------|
| Symbol       | 7           | 6       | 5     | 4     | 3          | 2     | 1     | 0     |
| DAC3C        | DAC37       | DAC36   | DAC35 | DAC34 | DAC33      | DAC32 | DAC31 | DAC30 |
| Set value    | 1           | 0       | 0     | 0     | 0          | 0     | 0     | 0     |

■ DAC3\_OUT output voltage

= ((reference voltage upper limit – reference voltage lower limit) × 2 × m/255) + 2 × reference voltage lower limit = ((AV<sub>DD1</sub> × 5/10 – AGND1) × 2 × 128/255) + 2 × AGND1

 $= ((2.5 \text{ V} - 0 \text{ V}) \times 2 \times 128/255) + 2 \times 0 \text{ V}$ 

= 2.5098 V

- \* AVDD1 = 5.0 V
- \* AGND1 = 0 V
- \* m (DAC3C register value) = 128 (80H)
- The value set to the DAC3C register is a reference value. The user needs to evaluate the system to determine the actual values.

#### (13) Power control register 1 (PC1)

This register is used to enable or disable operation of the configurable amplifier and D/A converter. Use this register to stop unused functions to reduce power consumption and noise.

When using one of D/A converter channels Ch1 to Ch4, be sure to set the control bit that corresponds to the channel (bits 7 to 4) to 1.

When using one of configurable amplifier channels Ch1 to Ch3, be sure to set the control bit that corresponds to the channel (bits 2 to 0) to 1.

| Address: 11H | After res | et: 00H R | /W Set val | ue: 57H |   |        |        |        |
|--------------|-----------|-----------|------------|---------|---|--------|--------|--------|
| Symbol       | 7         | 6         | 5          | 4       | 3 | 2      | 1      | 0      |
| PC1          | DAC4OF    | DAC3OF    | DAC2OF     | DAC1OF  | 0 | AMP3OF | AMP2OF | AMP10F |
| Set value    | 0         | 1         | 0          | 1       | 0 | 1      | 1      | 1      |

| DAC4OF | Operation of D/A converter Ch4         |
|--------|----------------------------------------|
| 0      | Stop operation of D/A converter Ch4.   |
| 1      | Enable operation of D/A converter Ch4. |

| DAC3OF | Operation of D/A converter Ch3         |
|--------|----------------------------------------|
| 0      | Stop operation of D/A converter Ch3.   |
| 1      | Enable operation of D/A converter Ch3. |

| DAC2OF | Operation of D/A converter Ch2         |  |  |  |
|--------|----------------------------------------|--|--|--|
| 0      | Stop operation of D/A converter Ch2.   |  |  |  |
| 1      | Enable operation of D/A converter Ch2. |  |  |  |

| DAC1OF | Operation of D/A converter Ch1         |  |  |
|--------|----------------------------------------|--|--|
| 0      | Stop operation of D/A converter Ch1.   |  |  |
| 1      | Enable operation of D/A converter Ch1. |  |  |

| AMP3OF | Operation of configurable amplifier Ch3         |
|--------|-------------------------------------------------|
| 0      | Stop operation of configurable amplifier Ch3.   |
| 1      | Enable operation of configurable amplifier Ch3. |

| AMP2 | OF | Operation of configurable amplifier Ch2         |
|------|----|-------------------------------------------------|
| 0    |    | Stop operation of configurable amplifier Ch2.   |
| 1    |    | Enable operation of configurable amplifier Ch2. |

| AMP1OF | Operation of configurable amplifier Ch1         |
|--------|-------------------------------------------------|
| 0      | Stop operation of configurable amplifier Ch1.   |
| 1      | Enable operation of configurable amplifier Ch1. |
(14) Power control register 2 (PC2)

This register is used to enable or disable operation of the gain adjustment amplifier, the low-pass filter, the high-pass filter, the variable output voltage regulator, the reference voltage generator, and the temperature sensor. Use this register to stop unused functions to reduce power consumption and noise.

When using the gain adjustment amplifier, be sure to set bit 4 to 1.

When using the low-pass filter, be sure to set bit 3 to 1.

When using the high-pass filter, be sure to set bit 2 to 1.

When using the variable output voltage regulator and reference voltage generator, be sure to set bit 1 to 1.

When selecting the signal to be input to the temperature sensor, be sure to set bit 0 to 1.

| Address: 12H | After res | set: 00H | R/W S | Set value | : 02H |       |       |       |        |
|--------------|-----------|----------|-------|-----------|-------|-------|-------|-------|--------|
| Symbol       | 7         | 6        | 5     |           | 4     | 3     | 2     | 1     | 0      |
| PC2          | 0         | 0        | 0     | G         | AINOF | LPFOF | HPFOF | LDOOF | TEMPOF |
| Set value    | 0         | 0        | 0     |           | 0     | 0     | 0     | 1     | 0      |

| GAINOF | Operation of gain adjustment amplifier             |
|--------|----------------------------------------------------|
| 0      | Stop operation of the gain adjustment amplifier.   |
| 1      | Enable operation of the gain adjustment amplifier. |

| LPFOF | Operation of low-pass filter             |
|-------|------------------------------------------|
| 0     | Stop operation of the low-pass filter.   |
| 1     | Enable operation of the low-pass filter. |

| HPFOF | Operation of high-pass filter             |
|-------|-------------------------------------------|
| 0     | Stop operation of the high-pass filter.   |
| 1     | Enable operation of the high-pass filter. |

| LDOOF<br>0 | Operation of variable output voltage regulator and reference voltage generator<br>Stop operation of the variable output voltage regulator and reference voltage |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0          | generator.                                                                                                                                                      |
| 1          | Enable operation of the variable output voltage regulator and reference voltage generator.                                                                      |

| TEMPOF | Operation of temperature sensor             |
|--------|---------------------------------------------|
| 0      | Stop operation of the temperature sensor.   |
| 1      | Enable operation of the temperature sensor. |

# 7. Microcontroller Block of RL78/G1E (R5F10FMx)

This section describes the functions and software used by the microcontroller block of the RL78/G1E (R5F10FMx).

# 7.1 Functions Assigned to the Microcontroller Block of the RL78/G1E (R5F10FMx)

**Figure 7.1** shows the function blocks in the microcontroller block of the RL78/G1E (R5F10FMx), and **Table 7.1** shows the assigned roles.



Figure 7.1 Function Blocks in the Microcontroller Block of the RL78/G1E (R5F10FMx)

| Functions Block                   | Assigned Role                                                                                                                                              |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSI21                             | Control the communication with the SPI in the analog block of the RL78/G1E                                                                                 |
| Port 7 (P73)                      | (R5F10FMx).                                                                                                                                                |
| A/D converter                     | Controls A/D conversion of the voltage (AMP3_OUT) output from the configurable amplifier (used as an instrumentation amplifier) and input to the ANI2 pin. |
| Port 13 (P130)                    | Controls the analog reset feature.                                                                                                                         |
| Timer array unit 0<br>(channel 1) | Controls the hardware trigger signal for the A/D converter.                                                                                                |
| Timer array unit 0<br>(channel 3) | Controls the interval timer for generating the wait time used by software.                                                                                 |
| Port 0 (P00 to P03)               | Control the LCD module diaplay                                                                                                                             |
| Port 4 (P41, P42)                 | <ul> <li>Control the LCD module display.</li> </ul>                                                                                                        |
| High-speed on-chip oscillator     | Generates the 32 MHz clock selected as the main system clock.                                                                                              |

| Table 7.1 | <b>Functions Assigned</b> | o the Microcontroller Block | of the RL78/G1E (R5F10FMx) |
|-----------|---------------------------|-----------------------------|----------------------------|
|-----------|---------------------------|-----------------------------|----------------------------|

# 7.2 Functions of the Microcontroller Block of the RL78/G1E (R5F10FMx)

## 7.2.1 High-speed on-chip oscillator (clock generator)

In this application note, a 32 MHz clock generated by the high-speed on-chip oscillator (high-speed OCO) is used as the main system clock. The clock generator features are described below.

- Select 32 MHz as the high-speed on-chip oscillator frequency by using FRQSEL[3:0] of the user option byte (000C2H).
- By setting the user option byte (000C2H), after a reset period ends, the CPU starts operating on the high-speed on-chip oscillator clock (fiH = 32 MHz (Typ.)). Oscillation can be stopped by executing the STOP instruction or by setting the HIOSTOP bit of the clock operation status control register (CSC).
- Select the high-speed on-chip oscillator clock (fiH = 32 MHz (Typ.)) as the main system clock (fMAIN) by using the MCM0 bit of the system clock control register (CKC).
- Enable clock input to timer array unit 0, serial array unit 1, and the A/D converter by using peripheral enable register 0 (PER0). In this application note, clock input to unused peripheral functions is stopped to reduce power consumption and noise.
- The high-speed on-chip oscillator frequency specified by the user option byte (000C2H) can be changed by using the high-speed on-chip oscillator frequency select register (HOCODIV). In this application note, the high-speed on-chip oscillator frequency is not changed.
- The accuracy of the high-speed on-chip oscillator can be adjusted by using the high-speed on-chip oscillator trimming register (HIOTRM). In this application note, the accuracy of the high-speed on-chip oscillator is not changed.

**Figure 7.2** shows a block diagram of the clock generator incorporated in the RL78/G1E (R5F10FMx) that is used in this application note.



Figure 7.2 Block Diagram of the Clock Generator in the RL78/G1E (R5F10FMx)



## 7.2.2 SPI control

Communication with the SPI in the analog block of the RL78/G1E (R5F10FMx) is executed by using the 3-wire serial I/O (CSI21) of channel 1 of serial array unit 1 and the P73 pin of port 7 together.

#### (1) Connection with the SPI in the analog block of the RL78/G1E (R5F10FMx)

The SPI in the analog block of the RL78/G1E (R5F10FMx), CSI21 in the microcontroller block, and the P73 pin are connected in the RL78/G1E (R5F10FMx) package. Because the serial data transmission pin (SDO) in the SPI in the analog block of the RL78/G1E (R5F10FMx) is an open-drain output pin, a pull-up resistor is externally connected to the P71/SI21/KR1/SDO pin of the RL78/G1E (R5F10FMx).



Figure 7.3 shows the pin connections of the SPI of the RL78/G1E (R5F10FMx).

Figure 7.3 Connection with the SPI in the Analog Block of the RL78/G1E (R5F10FMx)

(2) 3-wire serial I/O (CSI21) of channel 1 of serial array unit 1 incorporated in the RL78/G1E (R5F10FMx)

In this application note, channel 1 of serial array unit 1 incorporated in the RL78/G1E (R5F10FMx) is used for 3-wire serial I/O (CSI21).

The 3-wire serial I/O function transmits and receives data in synchronization with the serial clock (SCK#) output from the master. This is a clocked communication interface that uses three communication lines: one for the serial clock (SCK#) and two for the transmission and reception of serial data (SO and SI).

In this application note, to perform SPI communication with the analog block of the RL78/G1E (R5F10FMx), CSI21 and the P73 output pin are used together as a master.

#### (3) Specifications of SPI communication

Channel 1 of serial array unit 1 is used for 3-wire serial I/O (CSI21) together with the output of the P73 pin to realize SPI communication with the analog block of the RL78/G1E (R5F10FMx).

Specify the CSI21 settings in accordance with SPI communication timing shown in **Figure 6.6** and the electrical specifications prescribed for the SPI in the analog block of the RL78/G1E (R5F10FMx).

Specify the settings for CSI21 as shown below.

- Supply of input clock to serial array unit 1: Enable
  - Set SAU1EN to 1 in peripheral enable register 0 (PER0) to enable supplying the input clock to channel 1 of serial array unit 1. (Enable reading from and writing to SFRs used by serial array unit 1.)
- Operating mode of channel 1 in serial array unit 1: CSI mode
  - Set MD112 to 0 and MD111 to 0 in serial mode register 11 (SMR11) to set channel 1 of serial array unit 1 to CSI mode.
- Serial data length: 8 bits
  - Set DLS111 to 1 and DLS110 to 1 in serial communication operation setting register 11 (SCR11) to specify 8 bits as the data length transferred in CSI mode.
- Data transfer order: MSB first
  - Set the DIR11 bit to 0 in serial communication operation setting register 11 (SCR11) so that data transfer in CSI mode starts from the MSB.
- Phase of data and clock signals: Type 1 (See the SPI communication timing shown in **Figure 6.6**.)
  - Set DAP11 to 0 and CKP11 to 0 in serial communication operation setting register 11 (SCR11) to specify type 1 as the phase of the data and clock signals in CSI mode.
  - CSI21 operating mode (communication direction): Transmission and reception (full-duplex communication)
    - Set TXE11 to 1 and RXE11 to 1 in serial communication operation setting register 11 (SCR11) to specify transmission and reception as the CSI21 operating mode.
- CSI21 transfer clock: CSI21 outputs the transfer clock (master operation)
  - Set CCS11 to 0 in serial mode register 11 (SMR11) to specify the clock obtained by dividing the operating clock (fMCK) specified by using the CKS11 bit of the SMR11 register as the CSI21 transfer clock (fTCLK).
- Transfer rate: 1 Mbps
  - Select the 32 MHz clock generated by the high-speed on-chip oscillator (high-speed OCO) as the main system clock. (See 7.2.1 High-speed on-chip oscillator (clock generator).)
  - Set PRS103 to 0, PRS102 to 0, PRS101 to 0, and PRS100 to 0 in serial clock select register 1 (SPS1) to specify 32 MHz (when fclk = 32 MHz) as the frequency of the operating clock (CK10).
  - Set CCS11 to 0 in serial mode register 11 (SMR11) to specify the operating clock (CK10; when fclk = 32 MHz) specified by using the SPS1 register as the CSI21 operating clock (fMCK).
  - Set the higher 7 bits (SDR11[15:9]) to 0001111B in serial data register 11 (SDR11) to specify fMCK/32 (32 MHz/32 = 1 MHz) as the CSI21 transfer clock.

| SS11             |                                                                                                                                     |           |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|
| ST11             |                                                                                                                                     |           |
| SE11             | 1μs                                                                                                                                 |           |
| P73/CS#          |                                                                                                                                     |           |
|                  | Receive-data                                                                                                                        | 2         |
| SDR11[7:0]       | Transmit-data 1 Transmit-data 2 Receive-data 1                                                                                      |           |
|                  | ↑ Write ↑ Write ↑ Read                                                                                                              | 1 Read    |
| SCK21#/SCLK#     | ╪╶┊┊┓┚╗┙╗╗┙╗┙┙┙┙┙┙┙┙┙┙┙┙┙                                                                                                           |           |
| SI21/SDO         | High level                                                                                                                          |           |
| SO21/SDI         | 1 (AD6)(AD5)(AD4)(AD3)(AD2)(AD1)(AD0)(D7)(D6)(D5)(D4)(D3)(D2)(D1)(D0)                                                               |           |
|                  | Data of first byte Data of second byte                                                                                              |           |
|                  | 1 bit (1) for R#/W and 7 bits for address 8-bit data to write                                                                       |           |
| INTCSI21         |                                                                                                                                     |           |
| MD110            |                                                                                                                                     |           |
| TSF11            |                                                                                                                                     |           |
| BFF11            |                                                                                                                                     |           |
|                  |                                                                                                                                     |           |
|                  |                                                                                                                                     | <6≻1 <6≻3 |
| Remark<br>SS11:  | CSI21 operation start trigger.<br>1: Setting the SE11 bit to 1 makes the master be ready for communication, 0: No trigger operation |           |
| ST11:            | CSI21 operation stop trigger.<br>1: Clearing the SE11 bit to 0 stops communication, 0: No trigger operation                         |           |
| SE01:            | Displays CSI21 operation enabled/stopped. 1: Operation enabled, 0: Operation stopped                                                |           |
|                  | : Status of CSI21 transfer end/buffer empty interrupt. 1: Interrupt has occurred, 0: Interrupt has not occurred.                    |           |
| MD110:<br>TSF11: | Selecting CSI21 interrupt source. 1: buffer empty interrupt, 0: Reception end interrupt<br>CSI21 communication status flag.         |           |
| 13511:           | 1: Communication status riag.                                                                                                       |           |
| BFF11:           | CSI21 buffer register status flag. 1: Valid data exists, 0: No valid data                                                           |           |

#### (4) SPI communication timing chart for write operations (master transmission)

Figure 7.4 SPI Communication Timing Chart for Write Operations (Master Transmission)

- <1> SS11 is set to 1 and the master enters the communication ready state. MD110 is set to 1 to specify the buffer empty interrupt as the interrupt source.
- <2> 0 is output from the P73 pin (CS# = 0) to specify the SPI module in the analog block as the slave.
- <3> Transmit-data 1(consisting of 1 bit (1) for R#/W and 7 bits for the address) is set to SDR11[7:0].
- <4> The first interrupt occurs. (INTCSI21 = 1 (buffer empty interrupt) and the number of bytes to be transmitted >0)
  - <4>-1 Transmit-data 2 (8-bit data) is written to SDR11[7:0] during the interrupt routine.
- <5> The second interrupt occurs. (INTCSI21 = 1 (buffer empty interrupt) and the number of bytes to be transmitted  $\leq$  0)
  - <5>-1 Receive-data 1 (8-bit dummy data) is read from SDR11[7:0] during the interrupt routine.
  - <5>-2 MD110 is set to 0 to select the transfer end interrupt as the interrupt source during the interrupt routine.
- <6> The third interrupt occurs. (INTCS21 = 1 (transfer end interrupt) and MD110 = 0)
  - <6>-1 Receive-data 2 (8-bit dummy data) is read from SDR11[7:0] during the interrupt routine.
  - <6>-2 1 is output from the P73 pin (CS# = 1) to release the SPI module in the analog block as the slave.
  - <6>-3 ST11 is set to 1 and the master exits the communication ready state.



#### (5) SPI communication timing chart for read operations (master reception)

Figure 7.5 SPI Communication Timing Chart for Read Operations (Master Reception)

- <1> SS11 is set to 1 and the master enters the communication ready state. MD110 is set to 1 to specify the buffer empty interrupt as the interrupt source.
- <2> 0 is output from the P73 pin (CS# = 0) to select the SPI module in the analog block is as the slave.
- <3> Transmit-data 1 (consisting of 1 bit (0) for R#/W and 7 bits for the address) is set to SDR11[7:0].
- <4> The first interrupt occurs. (INTCSI21 = 1 (buffer empty interrupt) and the number of bytes to be transmitted > 0)
  <4>-1 Transmit-data 2 (8-bit dummy data 00H) is written to SDR11[7:0] during the interrupt routine.
- <5> The second interrupt occurs. (INTCSI21 = 1 (buffer empty interrupt) and the number of bytes to be transmitted  $\leq$  0)
  - <5>-1 Receive-data 1 (8-bit dummy data) is read from SDR11[7:0] during the interrupt routine.
  - <5>-2 MD110 is set to 0 to select the transfer end interrupt as the interrupt source during the interrupt routine.
- <6> The third interrupt occurs. (INTCS21 = 1 (transfer end interrupt) and MD110 = 0)
  - <6>-1 Receive-data 2 (8-bit data) is read from SDR11[7:0] during the interrupt routine.
  - <6>-2 1 is output from the P73 pin (CS# = 1) to release the SPI module in the analog block as the slave.
  - <6>-3 ST11 is set to 1 and the master exits the communication ready state.
- **Note** To continuously perform write/read operations, make sure that the high-level width of the P73/CS# pin in the RL78/G1E (R5F10FMx) satisfies the CS# high-level width (tsha) prescribed in the SPI section in the electrical specifications in the *RL78/G1E Hardware User's Manual*.

#### (6) Analog reset control by RL78/G1E (R5F10FMx)

ARESET#, an external reset signal input pin for analog functions in the RL78/G1E (R5F10FMx), is controlled by using the P130 pin output.

The P130 pin in the RL78/G1E (R5F10FMx) is an output-only port pin and outputs a low level during a reset period. That is, a low level is input to the ARESET# pin in the analog block while the microcontroller block of the RL78/G1E (R5F10FMx) is being reset, making the analog block of the RL78/G1E (R5F10FMx) enter the reset state.

The reset state of the analog block of the RL78/G1E (R5F10FMx) ends when the output from the P130 pin is set to high level by using software after the reset period of the microcontroller block of the RL78/G1E (R5F10FMx) ends.

Figure 7.6 shows the pin connections of the analog reset control function in the RL78/G1E (R5F10FMx).



Figure 7.6 Connection of Analog Reset Control Pins in RL78/G1E (R5F10FMx)

Figure 7.7 shows the timing of the analog reset function associated with the microcontroller block of the RL78/G1E.



Figure 7.7 Analog Reset Function Associated with the Microcontroller Block of the RL78/G1E

#### 7.2.3 A/D converter

The A/D converter incorporated in the RL78/G1E (R5F10FMx) converts the analog voltage value output from the configurable amplifier (used as an instrumentation amplifier) in the analog block to a digital value. The A/D converter incorporated in the RL78/G1E (R5F10FMx) is described below.

#### (1) A/D converter incorporated in RL78/G1E (R5F10FMx)

In this application note, the signal output from the configurable amplifier (used as an instrumentation amplifier) in the RL78/G1E (R5F10FMx) is connected to the ANI2 pin in the A/D converter to enable A/D conversion of signals input to the ANI2 pin.

Specify the settings for the A/D converter as shown below.

- A/D conversion sampling rate: 1 kHz
  - If the LCD module display is updated every 100 ms, for example, 100 results sampled from 100 A/D conversions are averaged and the result is used for calculation. The result is then displayed on the LCD module.
  - To perform an A/D conversion every 1 ms, use the A/D converter with hardware trigger no-wait mode specified as the trigger mode, select mode specified as the channel selection mode, and one-shot conversion mode specified as the conversion operation mode.
  - Use channel 1 of timer array unit 0 as the hardware trigger source.
- Supply of input clock to A/D converter: Enable
  - Set ADCEN to 1 in peripheral enable register 0 (PER0) to enable supplying the input clock to the A/D converter. (Enable reading from and writing to SFRs used by the A/D converter.)
- Reference voltage source: AVDD/AVss
  - Set ADREFP1 to 0 and ADREFP0 to 0 in A/D converter mode register 2 (ADM2) to specify AVDD as the reference voltage source for the + side of the A/D converter.
  - Set ADREFM to 0 in A/D converter mode register 2 (ADM2) to specify AVss as the reference voltage source for the side of the A/D converter.
- A/D conversion time: 54  $\mu$ s
  - To minimize the effect of signal source impedance, specify fCLK/32 (fCLK = 32 MHz) as the conversion clock (fAD) so as to ensure the longest A/D conversion time. \* When 12-bit A/D conversion, no stabilization wait time, and hardware trigger no-wait mode are specified
- Resolution: 12 bits
  - Set ADTYP to 0 in A/D converter mode register 2 (ADM2) to specify 12-bit resolution as the A/D conversion resolution.
- Trigger mode: Hardware trigger no-wait mode
  - Set ADTMD1 to 1 and ADTMD0 to 0 in A/D converter mode register 1 (ADM1) to specify hardware trigger no-wait mode as A/D conversion trigger mode.
- Hardware trigger signal: Timer array unit 0 channel 1 interrupt signal (INTTM01)
  - Set ADTRS1 to 0 and ADTRS0 to 0 in A/D converter mode register 1 (ADM1) to specify the "end of count or capture by channel 1 in timer array unit 0" interrupt signal (INTTM01) as the hardware trigger signal.
- Channel selection mode: Select mode
  - Set ADMD to 0 in A/D converter mode register 0 (ADM0) to specify select mode as the A/D conversion channel selection mode.

- Conversion operation mode: One-shot conversion mode
  - Set ADSCM to 1 in A/D converter mode register 1 (ADM1) to specify one-shot conversion mode as the A/D conversion operation mode.
- Analog input channel: ANI2
  - Set ADISS to 0, ADS4 to 0, ADS3 to 0, ADS2 to 0, ADS1 to 1, and ADS0 to 0 in the analog input channel specification register (ADS) to specify ANI2 as the channel to which to input the analog voltage subject to A/D conversion.
- (2) A/D conversion timing chart

**Figure 7.8** shows the A/D conversion timing chart when hardware trigger no-wait mode is specified as the trigger mode, select mode is specified as the channel selection mode, and one-shot conversion mode is specified as the conversion operation mode.



Figure 7.8 A/D Conversion Timing Chart

- <1> ADCE is set to 1 in A/D converter mode register 0 (ADM0) and the A/D converter, which was stopped, enters the A/D conversion ready state. The initial settings are applied to the A/D converter.
- <2> ADCS is set to 1 in the ADM0 register and the A/D converter waits for a hardware trigger to be input. (A/D conversion does not start in this state.) A/D conversion does not start even if ADCS is set to 1 while the A/D converter is waiting for a hardware trigger to be input.
- <3> When the specified hardware trigger (interrupt signal of channel 1 in timer array unit 0 (INTTM01)) is input while ADCS is 1, A/D conversion starts on the analog input channel (ANI2) specified by the analog input channel specification register (ADS).
- <4> When A/D conversion ends, the conversion result is stored in the A/D conversion result register (ADCR), and then the A/D conversion end interrupt request signal (INTAD) is generated.
- <5> When A/D conversion ends, the ADCS bit remains 1 and the A/D converter enters the A/D conversion ready state.
- <6> The A/D conversion result is read from the ADCR register during A/D conversion end interrupt processing.

#### 7.2.4 Timer array unit 0

In this application note, channel 1 of timer array unit 0 is used to generate a hardware trigger signal for the A/D converter, and channel 3 of timer array unit 0 is used to generate the time during which the software is kept waiting (software wait time).

The settings specified for channels 1 and 3 of timer array unit 0 are as follows.

#### (1) Settings for channel 1 of timer array unit 0

Channel 1 of timer array unit 0 is used to generate a hardware trigger signal for the A/D converter. Using the interval timer in independent channel operation mode, timer array unit 0 generates an A/D converter hardware trigger signal at 1 ms intervals.

Specify the settings for channel 1 of timer array unit 0 as shown below.

- Supply of input clock to timer array unit 0: Enable
  - Set TAU0EN to 1 in peripheral enable register 0 (PER0) to enable supplying the input clock to channel 1 of timer array unit 0. (Enable reading from and writing to SFRs used by timer array unit 0.)
- Mode: Interval timer mode
  - Set MD013 to 0, MD012 to 0, MD011 to 0, and MD010 to 0 in timer mode register 01 (TMR01) to specify interval timer mode as the operating mode of channel 1 of timer array unit 0, and specify that the timer interrupt is not generated when counting starts.
- Interrupt interval: 1 ms
  - Set PRS003 to 0, PRS002 to 0, PRS001 to 0, and PRS000 to 0 in timer clock select register 0 (TPS1) to specify 32 MHz (when fcLK = 32 MHz) as the frequency of the operating clock (CK00).
  - Set CKS011 to 0 and CKS010 to 0 in the TMR01 register to specify the operating clock specified by using the TPS0 register (CK00; 32 MHz) as the operating clock of channel 1 of timer array unit 0 (fMCK).
  - Set CCS01 to 0 in the TMR01 register to specify the operating clock specified by using the CKS011 and CKS010 bits (CK00) as the count clock of channel 1 of timer array unit 0 (fTCLK).
  - Set MASTER01 to 0 in the TMR01 register to specify the independent channel operation mode for channel 1 of timer array unit 0.
  - Set SPLIT01 to 0 in the TMR01 register to specify 16-bit operation for channel 1 of timer array unit 0.
  - Set STS012 to 0, STS011 to 0, and STS010 to 0 in the TMR01 register to specify "only software trigger start is valid (other trigger sources are unselected)" as the start trigger for channel 1 of timer array unit 0.
  - Set timer data register 01 (TDR01) to 7CFFH (31999) to specify 1 ms as the interval of the interrupt generated by channel 1 of timer array unit 0. (31999 + 1) \* 1/32000000 = 1 ms



#### (2) Settings for channel 3 of timer array unit 0

Channel 3 of timer array unit 0 is used to generate the software wait time. Using the interval timer in independent channel operation mode, timer array unit 0 generates a software wait time of 1 ms or 1  $\mu$ s.

Specify the settings for channel 3 of timer array unit 0 as shown below.

- Supply of input clock to timer array unit 0: Enable
  - Set TAU0EN to 1 in peripheral enable register 0 (PER0) to enable supplying the input clock to channel 1 of timer array unit 0. (Enable reading from and writing to SFRs used by timer array unit 0.)
- Mode: Interval timer mode
  - Set MD033 to 0, MD032 to 0, MD031 to 0, and MD030 to 0 in timer mode register 03 (TMR03) to specify interval timer mode as the operating mode of channel 3 of timer array unit 0, and specify that the timer interrupt is not generated when counting starts.
- Interrupt interval: 1 ms or 1 μs
  - Set PRS003 to 0, PRS002 to 0, PRS001 to 0, and PRS000 to 0 in timer clock select register 0 (TPS1) to specify 32 MHz (when fclk = 32 MHz) as the frequency of the operating clock (CK00).
  - Set CKS031 to 0 and CKS030 to 0 in the TMR03 register to specify the operating clock specified by using the TPS0 register (CK00; 32 MHz) as the operating clock of channel 3 of timer array unit 0 (fMCK).
  - Set CCS03 to 0 in the TMR03 register to specify the operating clock specified by using the CKS031 and CKS030 bits (CK00) as the count clock of channel 3 of timer array unit 0 (fTCLK).
  - Set MASTER03 to 0 in the TMR03 register to specify the independent channel operation mode for channel 3 of timer array unit 0.
  - Set SPLIT03 to 0 in the TMR03 register to specify 16-bit operation for channel 3 of timer array unit 0.
  - Set STS032 to 0, STS031 to 0, and STS030 to 0 in the TMR03 register to specify "only software trigger start is valid (other trigger sources are unselected)" as the start trigger for channel 3 of timer array unit 0.
  - To set the interrupt interval to 1 ms: Set timer data register 03 (TDR03) to 7CFFH (31999) to specify 1 ms as the interval of the interrupt generated by channel 3 of timer array unit 0. (31999 + 1) \* 1/32000000 = 1 ms
  - To set the interrupt interval to 1  $\mu$ s: Set timer data register 03 (TDR03) to 1FH (31) to specify 1  $\mu$ s as the interval of the interrupt generated by channel 3 of timer array unit 0.  $(31 + 1) * 1/32000000 = 1 \ \mu$ s



## 7.2.5 LCD module control

In this application note, the LCD module (ACM0802C) is used to display the physical quantity and results of A/D conversion. The LCD module is controlled by using the output pins of port 4 (P41 and P42) and port 0 (P00 to P03) in the RL78/G1E (R5F10FMx).

Four signal lines are used to interface with the LCD module (4-bit interface). The LCD module can only be written because the R/W# pin of the LCD module is fixed to low level.

Figure 7.9 shows the pin connections of the LCD module.



Figure 7.9 Connection of LCD Module



## 7.3 Software

#### 7.3.1 Timing charts

A chart that shows the timing between power application and initial setup and a chart that shows the timing of A/D conversion performed in the RL78/G1E (R5F10FMx) and LCD module display update used in this application note are shown below.

(1) Timing between power application and initial setup



Figure 7.10 Timing Between Power Application and Initial Setup

- <1> When power of 5.0 V is applied, the power-on reset circuit in the microcontroller block of the RL78/G1E starts reset processing. In conjunction with the reset processing, a low level is output from the P130 pin, which places the analog block in the reset state.
- <2> When the reset state in the RL78/G1E (R5F10FMx) is released, software starts the system initialization routine (hdwinit).
- <3> During the system initialization routine (hdwinit), making the P130 pin output high level ends the reset state in the analog block of the RL78/G1E (R5F10FMx).
- <4> During the system initialization routine (hdwinit), channel 1 (CSI21) of serial array unit 1 incorporated in the RL78/G1E (R5F10FMx) is initialized.
- <5> When the system initialization routine (hdwinit) ends, the main routine starts and the variable output voltage regulator in the analog block of the RL78/G1E (R5F10FMx) is turned on and 3.3 V is output from the LDO\_OUT pin (AVDD pin input = 3.3 V).
- <6> The A/D converter is initialized during the main routine.
- <7> Timer array unit 0 is initialized during the main routine.
- <8> The LCD module is initialized during the main routine. (4-bit interface)
- <9> The analog block of the RL78/G1E (R5F10FMx) is initialized during the main routine. (The SPI control registers are set up.) The D/A converter in the analog block starts operating, the Wheatstone bridge sensor (Hall element) is powered on, and then the Hall element outputs the Hall voltage (differential voltage).

#### (2) Timing of A/D conversion and LCD module display update



Figure 7.11 Timing of A/D Conversion and LCD Module Display Update

- <1> By using channel 1 of timer array unit 0 incorporated in the RL78/G1E (R5F10FMx) as an interval timer, the count end interrupt request signal (INTTM01) is generated at 1 ms intervals. A/D conversion by the A/D converter is started by using INTTM01 as a hardware trigger.
- <2> When the A/D converter incorporated in the RL78/G1E (R5F10FMx) finishes A/D conversion of the data input from the ANI2 pin, an A/D conversion end interrupt request signal (INTAD) is generated, and the CPU exits HALT mode.
- <3> After exiting HALT mode, the CPU incorporated in the RL78/G1E (R5F10FMx) reads the A/D conversion result and stores it in the internal RAM. The CPU enters HALT mode again.
- <4> After A/D conversion is executed 100 times, the CPU calculates the average value of the 100 A/D conversion results, and uses the averaged A/D conversion result to calculate the physical quantity (magnetic flux density). The CPU updates the LCD module display (calculated average value of A/D conversion results and the physical quantity (magnetic flux density)).



# 7.3.2 Register settings specified for the microcontroller block of the RL78/G1E (R5F10FMx)

The register settings specified for the microcontroller block of the RL78/G1E (R5F10FMx) are shown below.

Caution 1 For how to specify the register settings, see the RL78/G1E Hardware User's Manual.

Caution 2 Use the bits for which no description is given with their default values (values following "After reset" on the following pages).

- (1) Setting of user option bytes
- (a) User option byte 000C0H/010C0H

| Address: 000C0H/010C0H |        |        | Set value: EEH |       |       |       |       |        |
|------------------------|--------|--------|----------------|-------|-------|-------|-------|--------|
| Address:               | 7      | 6      | 5              | 4     | 3     | 2     | 1     | 0      |
| 000C0H/                | WDTINT | WINDOW | WINDOW         | WDTON | WDCS2 | WDCS1 | WDCS0 | WDSTBY |
| 010C0H                 |        | 1      | 0              |       |       |       |       | ON     |
| Set value              | 1      | 1      | 1              | 0     | 1     | 1     | 1     | 0      |

| WDTINT | Use of interval interrupt of watchdog timer                               |
|--------|---------------------------------------------------------------------------|
| 0      | Interval interrupt is not used.                                           |
| 1      | Interval interrupt is generated when 75% of the overflow time is reached. |

| WINDOW | WINDOW | Watchdog timer window open period |
|--------|--------|-----------------------------------|
| 1      | 0      |                                   |
| 0      | 0      | Setting prohibited                |
| 0      | 1      | 50%                               |
| 1      | 0      | 75%                               |
| 1      | 1      | 100%                              |

| WDTON | Operation of watchdog timer counter                       |  |  |  |  |  |
|-------|-----------------------------------------------------------|--|--|--|--|--|
| 0     | Counter operation disabled (counting stopped after reset) |  |  |  |  |  |
| 1     | Counter operation enabled (counting started after reset)  |  |  |  |  |  |

| WDCS2 | WDCS1 | WDCS0 | Watchdog timer overflow time (f <sub>IL</sub> = 17.25 kHz (Max.)) |
|-------|-------|-------|-------------------------------------------------------------------|
| 0     | 0     | 0     | 2 <sup>6</sup> /f⊩ (3.71 ms)                                      |
| 0     | 0     | 1     | 2 <sup>7</sup> /fi∟ (7.42 ms)                                     |
|       |       |       |                                                                   |
| 1     | 1     | 0     | 2 <sup>14</sup> /fi∟ (949.80 ms)                                  |
| 1     | 1     | 1     | 2 <sup>16</sup> /fı∟ (3799.19 ms)                                 |

| WDSTBY<br>ON | Operation of watchdog timer counter (HALT/STOP mode) |
|--------------|------------------------------------------------------|
| 0            | Counter operation stopped in HALT/STOP mode          |
| 1            | Counter operation enabled in HALT/STOP mode          |

# Example of Measurement Using a Wheatstone Bridge Sensor

## (b) User option byte 000C1H/010C1H

| Address: 000 | 000C1H/010C1H Set value: 73H |       |       |   |       |       |         |         |
|--------------|------------------------------|-------|-------|---|-------|-------|---------|---------|
| Address:     | 7                            | 6     | 5     | 4 | 3     | 2     | 1       | 0       |
| 000C1H/      | VPOC2                        | VPOC1 | VPOC0 | 1 | LVIS1 | LVIS0 | LVIMDS1 | LVIMDS0 |
| 010C1H       |                              |       |       |   |       |       |         |         |
| Set value    | 0                            | 1     | 1     | 1 | 0     | 0     | 1       | 1       |

When used in reset mode

| Dete<br>voltag | ction<br>ge (V) | LVIMDS1     | LVIMDS0 | VPOC2 | VPOC1 | VPOC0 | LVIS1 | LVIS0 |
|----------------|-----------------|-------------|---------|-------|-------|-------|-------|-------|
| VL             | VIH             |             |         |       |       |       |       |       |
| Rising<br>edge | Falling<br>edge |             |         |       |       |       |       |       |
| 3.13           | 3.06            | 1           | 1       | 0     | 0     | 1     | 0     | 0     |
| 3.75           | 3.67            |             |         | 0     | 1     | 0     | 0     | 0     |
| 4.06           | 3.98            |             |         | 0     | 1     | 1     | 0     | 0     |
| Other th       | an above        | Setting pro | hibited |       |       |       |       |       |

#### (c) User option byte 000C2H/010C2H

| Address: 000C2H/010C2H Set value: E8H |        |        |   |   |        |        |        |        |
|---------------------------------------|--------|--------|---|---|--------|--------|--------|--------|
| Address:                              | 7      | 6      | 5 | 4 | 3      | 2      | 1      | 0      |
| 000C2H/                               | CMODE1 | CMODE0 | 1 | 0 | FRQSEL | FRQSEL | FRQSEL | FRQSEL |
| 010C2H                                |        |        |   |   | 3      | 2      | 1      | 0      |
| Set value                             | 1      | 1      | 1 | 0 | 1      | 0      | 0      | 0      |

| CMODE1     | CMODE0 | Setting of flash operation mode |                 |               |  |  |
|------------|--------|---------------------------------|-----------------|---------------|--|--|
|            |        |                                 | Operating       | Operating     |  |  |
|            |        |                                 | frequency range | voltage range |  |  |
| 0          | 0      | LV (low voltage main) mode      | 1 to 4 MHz      | 1.6 to 5.5 V  |  |  |
| 1          | 0      | LS (low speed main) mode        | 1 to 8 MHz      | 1.8 to 5.5 V  |  |  |
| 1          | 1      | HS (high speed main) mode       | 1 to 16 MHz     | 2.4 to 5.5 V  |  |  |
|            |        |                                 | 1 to 32 MHz     | 2.7 to 5.5 V  |  |  |
| Other than | above  | Setting prohibited              |                 |               |  |  |

| FRQSEL           | FRQSEL | FRQSEL | FRQSEL | Frequency of high-speed on-chip oscillator |
|------------------|--------|--------|--------|--------------------------------------------|
| 3                | 2      | 1      | 0      |                                            |
| 1                | 0      | 0      | 0      | 32 MHz                                     |
| 0                | 0      | 0      | 0      | 24 MHz                                     |
|                  |        |        |        |                                            |
| 1                | 1      | 0      | 1      | 1 MHz                                      |
| Other than above |        |        |        | Setting prohibited                         |

(2) Settings of registers that control the clock generator

(a) Clock operation mode control register (CMC)

| Address: FF | FA0H  | Afte   | r reset: 00H | R/W |   | Set value: 10 | ЭН |      |
|-------------|-------|--------|--------------|-----|---|---------------|----|------|
| Symbol      | 7     | 6      | 5            | 4   | 3 | 2             | 1  | 0    |
| CMC         | EXCLK | OSCSEL | 0            | 0   | 0 | 0             | 0  | AMPH |
| Set value   | 0     | 0      | 0            | 1   | 0 | 0             | 0  | 0    |

| EXCLK | OSCSEL | High-speed system<br>clock pin operation<br>mode | X1/P121 pin            | X2/EXCLK/P122 pin    |  |
|-------|--------|--------------------------------------------------|------------------------|----------------------|--|
| 0     | 0      | Input port mode                                  | Input port             |                      |  |
| 0     | 1      | XT1 oscillation mode                             | Crystal/ceramic resona | tor connection       |  |
| 1     | 0      | Input port mode                                  | Input port             |                      |  |
| 1     | 1      | External clock input mode                        | Input port             | External clock input |  |

#### (b) Clock operation status control register (CSC)

| Address: FF | FA1H  | Afte | r reset: C0H | R/W |   | Set value: C | оH |         |
|-------------|-------|------|--------------|-----|---|--------------|----|---------|
| Symbol      | 7     | 6    | 5            | 4   | 3 | 2            | 1  | 0       |
| CSC         | MSTOP | 1    | 0            | 0   | 0 | 0            | 0  | HIOSTOP |
| Set value   | 1     | 1    | 0            | 0   | 0 | 0            | 0  | 0       |

| MSTOP |                            |                                             |                 |
|-------|----------------------------|---------------------------------------------|-----------------|
|       | XT1 oscillation<br>mode    | External clock input mode                   | Input port mode |
| 0     | X1 oscillator<br>operating | External clock from EXCLK pin is valid      | Input port      |
| 1     | X1 oscillator<br>stopped   | External clock from EXCLK pin is<br>invalid |                 |

| HIOSTOP | High-speed on-chip oscillator clock operation |
|---------|-----------------------------------------------|
| 0       | High-speed on-chip oscillator operating       |
| 1       | High-speed on-chip oscillator stopped         |

#### (c) System clock control register (CKC)

| Address: FF | FA4H | Afte | r reset: 00H | R/W  |   | Set value: 00 |   |   |
|-------------|------|------|--------------|------|---|---------------|---|---|
| Symbol      | 7    | 6    | 6 5          |      | 3 | 2             | 1 | 0 |
| CKC         | CLS  | 0    | MCS          | MCM0 | 0 | 0             | 0 | 0 |
| Set value   | 0    | 0    | 0            | 0    | 0 | 0             | 0 | 0 |

| MCM0 | Main system clock (fmain) operation                                                        |
|------|--------------------------------------------------------------------------------------------|
| 0    | The high-speed on-chip oscillator clock (fмаіn) is selected as the main system clock (fін) |
| 1    | The high-speed system clock (fmx) is selected as the main system clock (fmain)             |

1

| ADCEN | Control of A/D converter input clock supply                           |  |
|-------|-----------------------------------------------------------------------|--|
| 0     | Stop the input clock supply.                                          |  |
|       | <ul> <li>SFRs used by the A/D converter cannot be written.</li> </ul> |  |
|       | <ul> <li>A/D converter is in the reset status.</li> </ul>             |  |
| 1     | Enable the input clock supply.                                        |  |
|       | <ul> <li>SFRs used by the A/D converter can be written.</li> </ul>    |  |

Control of interval timer input clock supply

| SAU1EN | Control of serial array unit 1 input clock supply                       |
|--------|-------------------------------------------------------------------------|
| 0      | Stop the input clock supply.                                            |
|        | <ul> <li>SFRs used by serial array unit 1 cannot be written.</li> </ul> |
|        | <ul> <li>Serial array unit 1 is in the reset status.</li> </ul>         |
| 1      | Enable the input clock supply.                                          |
|        | <ul> <li>SFRs used by serial array unit 1 can be written.</li> </ul>    |

| SAU0EN | Control of serial array unit 0 input clock supply                       |
|--------|-------------------------------------------------------------------------|
| 0      | Stop the input clock supply.                                            |
|        | <ul> <li>SFRs used by serial array unit 0 cannot be written.</li> </ul> |
|        | <ul> <li>Serial array unit 0 is in the reset status.</li> </ul>         |
| 1      | Enable the input clock supply.                                          |
|        | <ul> <li>SFRs used by serial array unit 0 can be written.</li> </ul>    |

| TAU0EN | Control of timer array unit 0 input clock supply                       |
|--------|------------------------------------------------------------------------|
| 0      | Stop the input clock supply.                                           |
|        | <ul> <li>SFRs used by timer array unit 0 cannot be written.</li> </ul> |
|        | <ul> <li>Timer array unit 0 is in the reset status.</li> </ul>         |
| 1      | Enable the input clock supply.                                         |
|        | <ul> <li>SFRs used by timer array unit 0 can be written.</li> </ul>    |

# (d) Peripheral enable register 0 (PER0)

RTCEN

0

| Address: F0 | 0F0H A | fter reset: 00H | R/W   | Set value: 2 | 9H     |        |   |        |
|-------------|--------|-----------------|-------|--------------|--------|--------|---|--------|
| Symbol      | 7      | 6               | 5     | 4            | 3      | 2      | 1 | 0      |
| PER0        | RTCEN  | 0               | ADCEN | 0            | SAU1EN | SAU0EN | 0 | TAU0EN |
| Set value   | 0      | 0               | 1     | 0            | 1      | 0      | 0 | 1      |

• SFRs used by the interval timer cannot be written.

• The interval timer is in the reset status.

• SFRs used by the interval timer can be written.

Stop the input clock supply.

Enable the input clock supply.

- (3) Settings of registers that control serial array unit 1
- (a) Serial mode register 11 (SMR11)

| Address:  | F0152 | H, F01 | 153H | Afte | er rese | t: 0020 | ЭН | R/W   | Set v | alue: ( | )02*H |   |   |       |       |       |
|-----------|-------|--------|------|------|---------|---------|----|-------|-------|---------|-------|---|---|-------|-------|-------|
| Symbol    | 15    | 14     | 13   | 12   | 11      | 10      | 9  | 8     | 7     | 6       | 5     | 4 | 3 | 2     | 1     | 0     |
| SMR11     | CKS11 | CCS11  | 0    | 0    | 0       | 0       | 0  | STS11 | 0     | SIS110  | 1     | 0 | 0 | MD112 | MD111 | MD110 |
| Set value | 0     | 0      | 0    | 0    | 0       | 0       | 0  | 0     | 0     | 0       | 1     | 0 | 0 | 0     | 0     | *     |

| CKS11 | Selection of operation clock of channel 1 (fмск) |
|-------|--------------------------------------------------|
| 0     | Operation clock set by the SPS1 register (CK10)  |
| 1     | Operation clock set by the SPS1 register (CK11)  |

| CCS11 | Selection of transfer clock of channel 1 (fTCLK)                   |
|-------|--------------------------------------------------------------------|
| 0     | Divided clock of operation clock (fмск) specified by the CKS11 bit |
| 1     | Clock input from the SCK21 pin (slave transfer in CSI mode) (fsck) |

| STS11 | Selection of start trigger source                                                                     |
|-------|-------------------------------------------------------------------------------------------------------|
| 0     | Only software trigger is valid (selected for CSI, UART transmission, and simplified I <sup>2</sup> C) |
| 1     | Valid edge of the RXD2 pin (selected for UART reception)                                              |

| SIS110 | Controls inversion of level of receive data of channel 1 in UART mode                                 |
|--------|-------------------------------------------------------------------------------------------------------|
| 0      | The falling edge is detected as the start bit. The input communication data is captured as is.        |
| 1      | The falling edge is detected as the start bit. The input communication data is inverted and captured. |

| MD112 | MD111 | Setting of operation mode of channel 1 |
|-------|-------|----------------------------------------|
| 0     | 0     | CSI mode                               |
| 0     | 1     | UART mode                              |
| 1     | 0     | Simplified I <sup>2</sup> C mode       |
| 1     | 1     | Setting prohibited                     |

| MD110 | Selection of interrupt source of channel 1                                                              |
|-------|---------------------------------------------------------------------------------------------------------|
| 0     | Transfer end interrupt                                                                                  |
| 1     | Buffer empty interrupt (Occurs when data is transferred from the SDR11 register to the shift register.) |

**Remark**: \* = Switch the transfer end interrupt (= 0) and buffer empty interrupt (= 1) by using software.

|           |            |                                                    |         |         |           |                    |        |         |         |          |          |                    |          |         | •       |        |
|-----------|------------|----------------------------------------------------|---------|---------|-----------|--------------------|--------|---------|---------|----------|----------|--------------------|----------|---------|---------|--------|
| (b) Seri  | al comr    | nunic                                              | ation o | perat   | ion sett  | ing re             | gister | 11 (SC  | CR11)   |          |          |                    |          |         |         |        |
| Address:  | F015A      | H, F0                                              | 15BH    | Aft     | er rese   | t: 008             | 7H     | R/W     | Set     | value    | C007     | Ή                  |          |         |         |        |
| Symbol    | 15         | 14                                                 | 13      | 12      | 11        | 10                 | 9      | 8       | 7       | 6        | 5        | 4                  | 3        | 2       | 1       | 0      |
| SCR11     | TXE11      | RXE11                                              | DAP11   | CKP11   | 0         | EOC11              | PTC111 | PTC110  | DIR11   | 0        | 0        | SLC110             | 0        | ~       | ~       | DLS110 |
| Set value | 1          | 1                                                  | 0       | 0       | 0         | 0                  | 0      | 0       | 0       | 0        | 0        | 0                  | 0        | 1       | 1       | 1      |
|           |            | TXE11 RXE11 Setting of operation mode of channel 1 |         |         |           |                    |        |         |         |          |          |                    |          |         | •       |        |
|           | TXE        | 11                                                 | RXE     | 11      |           |                    |        | Ŭ       | of ope  | eration  | mode     | of cha             | innel 1  |         |         |        |
|           | 0          |                                                    | 0       |         |           |                    |        | cation. |         |          |          |                    |          |         |         |        |
|           | 0          |                                                    | 1       |         |           | otion c            |        |         |         |          |          |                    |          |         |         |        |
|           | 1          |                                                    | 0       |         |           | missio             |        |         |         |          |          |                    |          |         |         |        |
|           | 1          |                                                    | 1       |         | Trans     | smissi             | ion an | d rece  | ption   |          |          |                    |          |         |         |        |
|           | DAP        | ·11                                                |         |         |           |                    |        |         |         |          |          |                    |          |         |         |        |
|           | 0          |                                                    | 0       |         | Туре      | 1                  |        |         |         |          | •        |                    |          |         |         |        |
|           | 0          |                                                    | 1       |         | Туре      | 2                  |        |         |         |          |          |                    |          |         |         |        |
|           | 1 0 Type 3 |                                                    |         |         |           |                    |        |         |         |          |          |                    |          |         |         |        |
|           | 1          |                                                    | 1       |         | Туре      | 4                  |        |         |         |          |          |                    |          |         |         |        |
|           | EOC        | :11                                                |         |         | Se        | lection            | ofma   | asking  | of erro | r interr | unt sid  | nal (II            | ITSRE    | -2)     |         |        |
|           | 0          |                                                    | Mask    | erro    | r interr  |                    |        |         |         |          |          |                    |          | )       |         |        |
|           | 1          |                                                    |         |         | eration   |                    |        |         |         |          |          |                    | ked if   | an erro | or occu | ırs).  |
|           | Set E      | OC11                                               | to 0 ir | n the C | CSI mo    | de.                |        |         |         | •        |          |                    |          |         |         |        |
|           |            |                                                    |         |         | 1         |                    |        |         |         |          |          |                    | <u> </u> |         |         |        |
|           | PTC'       | 111                                                | PTC     | 110     |           |                    | -      |         | ng of p | parity b | oit in U | ART m              |          |         |         |        |
|           |            |                                                    |         |         | Dama      |                    |        | nissior |         |          | Deee     |                    | Rece     |         |         |        |
|           | 0          |                                                    | 0       |         |           |                    |        | e parit | y bit.  |          |          | ive wi             |          |         |         |        |
|           | 0          |                                                    | 1<br>0  |         | · · ·     | it 0 pa<br>it ever |        |         |         |          | -        | arity ju           |          |         |         |        |
|           | 1          |                                                    | 1       |         | Outpu     |                    | -      |         |         |          |          | ed as e<br>ed as c | -        | -       |         |        |
|           |            | re to                                              |         |         | to 0 an   |                    |        |         | he CSI  | l mode   |          |                    | uu pa    | nty.    |         |        |
|           |            |                                                    |         |         |           |                    |        |         |         |          | -        |                    |          |         |         |        |
|           | DIR        | 11                                                 |         |         | Selec     | tion of            | f data | transfe | er sequ | ence i   | n CSI :  | and U/             | ART m    | odes    |         |        |
|           | 0          |                                                    | -       |         | ut data   |                    |        |         |         |          |          |                    |          |         |         |        |
|           | 1          |                                                    | Input/  | ′outpu  | it data I | LSB fi             | rst.   |         |         |          |          |                    |          |         |         |        |
|           | SCL        | 110                                                |         |         | Selec     | tion of            | f data | transfe | rsequ   | ence i   | n CSL    | and LL             | ARTm     | odes    |         |        |
|           | 002        |                                                    | No st   | op hi   |           |                    | uuta   |         | , ooqu  |          |          |                    |          | 5405    |         |        |
|           | 1          |                                                    |         | -       | unth – 1  | hit                |        |         |         |          |          |                    |          |         |         |        |

1Stop bit length = 1 bitSet SLC110 to 0 in the CSI mode.

| DLS110 | Setting of data length in CSI and UART modes                    |
|--------|-----------------------------------------------------------------|
| 0      | 7-bit data length (stored in bits 0 to 6 of the SDR11 register) |
| 1      | 8-bit data length (stored in bits 0 to 7 of the SDR11 register) |

## Example of Measurement Using a Wheatstone Bridge Sensor

(c) Serial data register 11 (SDR11)

| Address:  | FFF4/ | ۹H, FF | F4BH | Af | ter res | et: 000 | DOH | R/W |   | Set val | ue: 1E | **H |   |   |   |   |
|-----------|-------|--------|------|----|---------|---------|-----|-----|---|---------|--------|-----|---|---|---|---|
| Symbol    | 15    | 14     | 13   | 12 | 11      | 10      | 9   | 8   | 7 | 6       | 5      | 4   | 3 | 2 | 1 | 0 |
| SDR11     |       |        |      |    |         |         |     |     |   |         |        |     |   |   |   |   |
| Set value | 0     | 0      | 0    | 1  | 1       | 1       | 1   | 0   | * | *       | *      | *   | * | * | * | * |

|   |   | SD | R11[1 | 5:9] |   |   | Selection of transfer clock<br>(divided operating clock (fмск)) |
|---|---|----|-------|------|---|---|-----------------------------------------------------------------|
| 0 | 0 | 0  | 0     | 0    | 0 | 0 | fмск/2                                                          |
| 0 | 0 | 0  | 0     | 0    | 0 | 1 | fмск/4                                                          |
|   |   |    |       |      |   |   |                                                                 |
| 0 | 0 | 0  | 1     | 1    | 1 | 1 | fмск/32                                                         |
|   |   |    |       |      |   |   |                                                                 |
| 1 | 1 | 1  | 1     | 1    | 1 | 0 | fмск/254                                                        |
| 1 | 1 | 1  | 1     | 1    | 1 | 1 | fмск/256                                                        |

**Remark**: \* = Functions as a transmission/reception buffer register.

#### (d) Serial channel stop register 1 (ST1)

| Address:  | F0164 | H, F0' | 165H | Af | ter res | et: 000 | DOH | R/W |   | Set val | ue: 00 | 0*H |   |   |      |      |
|-----------|-------|--------|------|----|---------|---------|-----|-----|---|---------|--------|-----|---|---|------|------|
| Symbol    | 15    | 14     | 13   | 12 | 11      | 10      | 9   | 8   | 7 | 6       | 5      | 4   | 3 | 2 | 1    | 0    |
| ST1       | 0     | 0      | 0    | 0  | 0       | 0       | 0   | 0   | 0 | 0       | 0      | 0   | 0 | 0 | ST11 | ST10 |
| Set value | 0     | 0      | 0    | 0  | 0       | 0       | 0   | 0   | 0 | 0       | 0      | 0   | 0 | 0 | *    | 0    |

| ST11 | Operation stop trigger of channel 1                           |
|------|---------------------------------------------------------------|
| 0    | No trigger operation                                          |
| 1    | Clear the SE11 bit to 0 and stop the communication operation. |

**Remark**: \* = Write 1 to this bit only when finishing serial communication.

| Example o | f Measurement | Using a | Wheatstone | Bridge Sensor |
|-----------|---------------|---------|------------|---------------|
|           |               |         |            |               |

| Address:  | F0166 | H, F0 <sup>-</sup> | 167H | Af | ter res | et: 000 | DOH | RΛ | N      |        | Set v  | alue: 0 | 000H   |        |        |        |
|-----------|-------|--------------------|------|----|---------|---------|-----|----|--------|--------|--------|---------|--------|--------|--------|--------|
| Symbol    | 15    | 14                 | 13   | 12 | 11      | 10      | 9   | 8  | 7      | 6      | 5      | 4       | 3      | 2      | 1      | 0      |
| SPS1      | 0     | 0                  | 0    | 0  | 0       | 0       | 0   | 0  | PRS113 | PRS112 | PRS111 | PRS110  | PRS103 | PRS102 | PRS101 | PRS100 |
| Set value | 0     | 0                  | 0    | 0  | 0       | 0       | 0   | 0  | 0      | 0      | 0      | 0       | 0      | 0      | 0      | 0      |

(e) Serial clock select register 1 (SPS1)

| e      | 5        | Ξ        | Q        |                      | Selection       | on of opera     | tion clock       | (CK10)           |                  |
|--------|----------|----------|----------|----------------------|-----------------|-----------------|------------------|------------------|------------------|
| PRS103 | PRS102   | PRS101   | PRS100   |                      | fc∟k =<br>2 MHz | fclк =<br>5 MHz | fc∟к =<br>10 MHz | fclк =<br>20 MHz | fc∟к =<br>32 MHz |
| ۵.     | <u>م</u> | <u>م</u> | <u>م</u> |                      |                 |                 |                  |                  |                  |
| 0      | 0        | 0        | 0        | fc∟ĸ                 | 2 MHz           | 5 MHz           | 10 MHz           | 20 MHz           | 32 MHz           |
| 0      | 0        | 0        | 1        | fclk/2               | 1 MHz           | 2.5 MHz         | 5 MHz            | 10 MHz           | 16 MHz           |
|        |          |          |          |                      |                 |                 | •                |                  |                  |
| 1      | 1        | 1        | 0        | fclk/2 <sup>14</sup> | 122 Hz          | 305 Hz          | 610 Hz           | 1.22             | 1.95             |
|        |          |          |          |                      |                 |                 |                  | kHz              | kHz              |
| 1      | 1        | 1        | 1        | fclк/2 <sup>15</sup> | 61 Hz           | 153 Hz          | 305 Hz           | 610 Hz           | 976 Hz           |

## (f) Serial output register 1 (SO1)

| Address:  | F0168 | H, F0 <sup>-</sup> | 169H | Af | ter res | et: 0F | 0FH   | R٨    | N |   | Set va | alue: 0 | 301H |   |      |      |
|-----------|-------|--------------------|------|----|---------|--------|-------|-------|---|---|--------|---------|------|---|------|------|
| Symbol    | 15    | 14                 | 13   | 12 | 11      | 10     | 9     | 8     | 7 | 6 | 5      | 4       | 3    | 2 | 1    | 0    |
| SO1       | 0     | 0                  | 0    | 0  | 0       | 0      | CKO11 | CKO10 | 0 | 0 | 0      | 0       | 0    | 0 | SO11 | SO10 |
| Set value | 0     | 0                  | 0    | 0  | 0       | 0      | 1     | 1     | 0 | 0 | 0      | 0       | 0    | 0 | 0    | 1    |

| CKO11 | Serial clock output of channel 1  |
|-------|-----------------------------------|
| 0     | Serial clock output value is "0". |
| 1     | Serial clock output value is "1". |

| SO11 | Serial clock output of channel 1 |
|------|----------------------------------|
| 0    | Serial data output value is "0". |
| 1    | Serial data output value is "1". |

| Example of | Measurement | Using a | Wheatstone | <b>Bridge Sens</b> | or |
|------------|-------------|---------|------------|--------------------|----|
|            |             |         |            |                    |    |

(g) Serial output enable register 1 (SOE1)

| Address:  | F016A | .H, F0 | 16BH | Afte | er rese | t: 0000 | ЭН | R/W | Set v | alue: ( | 0002H |   |   |   |     |      |
|-----------|-------|--------|------|------|---------|---------|----|-----|-------|---------|-------|---|---|---|-----|------|
| Symbol    | 15    | 14     | 13   | 12   | 11      | 10      | 9  | 8   | 7     | 6       | 5     | 4 | 3 | 2 | 1   | 0    |
| SOE1      |       |        |      |      |         |         |    |     |       |         |       |   |   |   | -   | 10   |
|           | 0     | 0      | 0    | 0    | 0       | 0       | 0  | 0   | 0     | 0       | 0     | 0 | 0 | 0 | DE1 | SOE1 |
|           |       |        |      |      |         |         |    |     |       |         |       |   |   |   | SO  | Š    |
| Set value | 0     | 0      | 0    | 0    | 0       | 0       | 0  | 0   | 0     | 0       | 0     | 0 | 0 | 0 | 1   | 0    |

| SOE11 | Serial output enable/stop of channel 1       |
|-------|----------------------------------------------|
| 0     | Stop output by using serial communication.   |
| 1     | Enable output by using serial communication. |

(h) Serial channel start register 1 (SS1)

| Address:  | F0162 | 2H, F0 <sup>-</sup> | 163H | Afte | er rese | t: 0000 | ЭН | R/W | Set v | alue: ( | 002H |   |   |   |      |      |
|-----------|-------|---------------------|------|------|---------|---------|----|-----|-------|---------|------|---|---|---|------|------|
| Symbol    | 15    | 14                  | 13   | 12   | 11      | 10      | 9  | 8   | 7     | 6       | 5    | 4 | 3 | 2 | 1    | 0    |
| SS1       | 0     | 0                   | 0    | 0    | 0       | 0       | 0  | 0   | 0     | 0       | 0    | 0 | 0 | 0 | SS11 | SS10 |
| Set value | 0     | 0                   | 0    | 0    | 0       | 0       | 0  | 0   | 0     | 0       | 0    | 0 | 0 | 0 | 1    | 0    |

| SS11 | Operation start trigger of channel 1                             |
|------|------------------------------------------------------------------|
| 0    | No trigger operation                                             |
| 1    | Clear the SE11 bit to 1 and enter the communication wait status. |



(4) Settings of registers that control the ports

| (a) Port mo | ode registe | rs             |      |       |          |        |       |          |
|-------------|-------------|----------------|------|-------|----------|--------|-------|----------|
| Address: FF | F20H        | After reset: I | FH   | R/W   | Set valu | e: 90H |       |          |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| PM0         | 1           | PM06           | PM05 | PM04  | PM03     | PM02   | PM01  | PM00     |
| Set value   | 1           | 0              | 0    | 1     | 0        | 0      | 0     | 0        |
|             |             |                |      |       | _        |        |       |          |
| Address: FF |             | After reset: I |      | R/W   | Set valu |        |       |          |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| PM1         | 1           | PM16           | PM15 | PM14  | PM13     | PM12   | PM11  | PM10     |
| Set value   | 1           | 0              | 1    | 1     | 1        | 1      | 1     | 1        |
| Address: FF | F22H        | After reset: I | -FH  | R/W   | Set valu | e: 1FH |       |          |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| PM2         | PM27        | PM26           | PM25 | PM24  | PM23     | PM22   | PM21  | PM20     |
| Set value   | 0           | 0              | 0    | 1     | 1        | 1      | 1     | 1        |
| L           |             |                | I    |       |          |        |       |          |
| Address: FF | F24H        | After reset: I | FFH  | R/W   | Set valu | e: F1H |       |          |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| PM4         | 1           | 1              | 1    | 1     | PM43     | PM42   | PM41  | PM40     |
| Set value   | 1           | 1              | 1    | 1     | 0        | 0      | 0     | 1        |
| Address: FF | F26H        | After reset: I | FH   | R/W   | Set valu | e. E0H |       |          |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| PM6         | 1           | 1              | 1    | 1     | PM63     | PM62   | PM61  | PM60     |
| Set value   | 1           | 1              | 1    | 1     | 0        | 0      | 0     | 0        |
|             |             |                |      |       |          |        |       | _        |
| Address: FF | F27H        | After reset: I | FFH  | R/W   | Set valu | e: 02H |       |          |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| PM7         | PM77        | PM76           | PM75 | PM74  | PM73     | PM72   | PM71  | PM70     |
| Set value   | 0           | 0              | 0    | 0     | 0        | 0      | 1     | 0        |
|             |             |                |      |       |          |        |       |          |
| Address: FF |             | After reset: I |      | R/W   | Set valu |        |       | <u>^</u> |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| PM14        | 1           | 1              | 1    | 1     | 1        | 1      | PM141 | PM140    |
| Set value   | 1           | 1              | 1    | 1     | 1        | 1      | 0     | 1        |
| Address: FF | F2FH        | After reset: I | FH   | R/W   | Set valu | e: E0H |       |          |
| Symbol      | 7           | 6              | 5    | 4     | 3        | 2      | 1     | 0        |
| ,<br>PM15   | 1           | 1              | 1    | PM154 | PM153    | PM152  | PM151 | PM150    |
| Set value   | 1           | 1              | 1    | 0     | 0        | 0      | 0     | 0        |
| L           |             | 1              | 1    |       | 1        | 1      |       | 1        |

| ٩N | Mmn | PMmn pin I/O mode selection (m = 0 to 2, 4, 6, 7, 14, 15; n = 0 to 7) |
|----|-----|-----------------------------------------------------------------------|
|    | 0   | Output mode (output buffer on)                                        |
|    | 1   | Input mode (output buffer off)                                        |

| (b) Port reg | gisters |                |               |              |          |          |               |              |       |
|--------------|---------|----------------|---------------|--------------|----------|----------|---------------|--------------|-------|
| Address: FF  | F00H    | After reset: ( | 00H           | R/W          | Se       | et valu  | e: 0*H        |              |       |
| Symbol       | 7       | 6              | 5             | 4            | 3        | 3        | 2             | 1            | 0     |
| P0           | 0       | 0              | 0             | P04          | P        | 03       | P02           | P01          | P00   |
| Set value    | 0       | 0              | 0             | 0            | i.       | k        | *             | *            | *     |
| Address: FF  | F02H    | After reset: ( | 00H           | R/W          | Se       | et valu  | e: 00H        |              |       |
| Symbol       | 7       | 6              | 5             | 4            |          | 3        | 2             | 1            | 0     |
| ,<br>Р2      | 0       | 0              | 0             | P24          | P2       | 23       | P22           | P21          | P20   |
| Set value    | 0       | 0              | 0             | 0            | (        | )        | 0             | 0            | 0     |
| Address: FF  | F04H    | After reset: ( | )0H           | R/W          | Se       | et valu  | e: 0*H        |              |       |
| Symbol       | 7       | 6              | 5             | 4            | 3        | 3        | 2             | 1            | 0     |
| P4           | 0       | 0              | 0             | 0            | (        | )        | P42           | P41          | P40   |
| Set value    | 0       | 0              | 0             | 0            | (        | )        | *             | *            | 0     |
| Address: FF  | F07H    | After reset: ( | юн            | R/W          | Se       | et valu  | e: 0*H        |              |       |
| Symbol       | 7       | 6              | 5             | 4            | 3        |          | 2             | 1            | 0     |
| P7           | 0       | 0              | 0             | 0            | P        | 73       | P72           | P71          | P70   |
| Set value    | 0       | 0              | 0             | 0            | i e      | k        | 1             | 0            | 1     |
| Address: FF  | F0DH    | After reset: l | Jndefined     | R/W          | Se       | et valu  | e: 01H        |              |       |
| Symbol       | 7       | 6              | 5             | 4            | 3        | 3        | 2             | 1            | 0     |
| P13          | P137    | 0              | 0             | 0            | (        |          | 0             | 0            | P130  |
| Set value    | 0       | 0              | 0             | 0            | (        | )        | 0             | 0            | 1     |
|              | Pmn     |                |               | (m = 0, 2, 4 | 4, 7, 13 | B, n = ( | 0 to 4, or 7) |              |       |
|              |         | Output da      | ata control ( | in output mo | de)      |          | Input data re | ad (in input | mode) |
|              | 0       | Output 0       |               |              |          | Inpu     | t a low level |              |       |
|              | 1       | Output 1       |               |              |          | Inpu     | t a high leve | el           |       |

**Remark**: \* = Write 0 or 1 to switch the output level according to the status.



| Example of Measurement Using a Wheatstone Bridge Sensor |
|---------------------------------------------------------|
|---------------------------------------------------------|

| Address: FFF60H |       | After reset: I   | FH                                                       | R/W           | Set valu       | e: F3H        |               |       |  |
|-----------------|-------|------------------|----------------------------------------------------------|---------------|----------------|---------------|---------------|-------|--|
| Symbol          | 7     | 6                | 5                                                        | 4             | 3              | 2             | 1             | 0     |  |
| PMC0            | 1     | 1                | 1                                                        | 1             | PMC03          | PMC02         | 1             | 1     |  |
| Set value       | 1     | 1                | 1                                                        | 1             | 0              | 0             | 1             | 1     |  |
|                 |       | ·                |                                                          |               |                |               |               |       |  |
| Address: FF     | F64H  | After reset: I   | FFH                                                      | R/W           | Set valu       | e: FDH        |               |       |  |
| Symbol          | 7     | 6                | 5                                                        | 4             | 3              | 2             | 1             | 0     |  |
| PMC4            | 1     | 1                | 1                                                        | 1             | 1              | 1             | PMC41         | 1     |  |
| Set value       | 1     | 1                | 1                                                        | 1             | 1              | 1             | 0             | 1     |  |
|                 |       |                  |                                                          |               |                |               |               |       |  |
| Address: FF     | F67H  | After reset: FFH |                                                          | R/W           | Set valu       | e: FEH        |               |       |  |
| Symbol          | 7     | 6                | 5                                                        | 4             | 3              | 2             | 1             | 0     |  |
| PMC7            | 1     | 1                | 1                                                        | 1             | 1              | 1             | 1             | PMC70 |  |
| Set value       | 1     | 1                | 1                                                        | 1             | 1              | 1             | 1             | 0     |  |
|                 |       | •                | •                                                        | ·             |                |               | •             |       |  |
|                 | PMCmn | Pmr              | n pin digita                                             | I I/O and ana | log input sele | ction (m = 0, | 4, 7; n = 0 t | o 3)  |  |
|                 | 0     | Digital I/O      | Digital I/O (alternate function other than analog input) |               |                |               |               |       |  |
|                 | 1     | Analog inp       | ut                                                       |               |                |               |               |       |  |

(c) Port mode control registers



- (5) Settings of registers that control A/D converter
- (a) A/D converter mode register 0 (ADM0)

| Address: FFF30H |      | After reset: 00H |     | R/W | Set value: 81H |     |     |      |
|-----------------|------|------------------|-----|-----|----------------|-----|-----|------|
| Symbol          | 7    | 6                | 5   | 4   | 3              | 2   | 1   | 0    |
| ADM0            | ADCS | ADMD             | FR2 | FR1 | FR0            | LV1 | LV0 | ADCE |
| Set value       | 1    | 0                | 0   | 0   | 0              | 0   | 0   | 1    |

| ADCS | A/D conversion operation                                                                         |  |  |  |  |  |
|------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0    | Stop conversion operation                                                                        |  |  |  |  |  |
|      | [When read]                                                                                      |  |  |  |  |  |
|      | Conversion stopped/standby status                                                                |  |  |  |  |  |
| 1    | Enable conversion operation                                                                      |  |  |  |  |  |
|      | [When read]                                                                                      |  |  |  |  |  |
|      | While in the software trigger mode: Conversion operation status                                  |  |  |  |  |  |
|      | While in the hardware trigger wait mode: Stabilization wait status + conversion operation status |  |  |  |  |  |

| ADMD | Specification of the A/D conversion channel selection mode |
|------|------------------------------------------------------------|
| 0    | Select mode                                                |
| 1    | Scan mode                                                  |

| ADCE | A/D voltage comparator operation        |  |  |  |
|------|-----------------------------------------|--|--|--|
| 0    | Stop A/D voltage comparator operation   |  |  |  |
| 1    | Enable A/D voltage comparator operation |  |  |  |



When performing 12-bit A/D conversion, no stabilization wait time, and hardware trigger no-wait mode are specified

| FR2 | FR1 | FR0 | LV1 | LV0 | Mode    | Number of<br>conversion<br>clock<br>cycles | Conversion time<br>selection<br>AVDD = 2.7 to 3.6 V<br>fcLK = 32 MHz | Conversion<br>clock (fAD) |
|-----|-----|-----|-----|-----|---------|--------------------------------------------|----------------------------------------------------------------------|---------------------------|
|     |     |     |     |     |         | (fcьк)                                     |                                                                      |                           |
| 0   | 0   | 0   | 0   | 0   | Normal  | 1728                                       | 54 μs                                                                | fcLк/32                   |
| 0   | 0   | 1   |     |     | 1       | 864                                        | 27 μs                                                                | fclк/16                   |
|     |     |     |     |     |         |                                            |                                                                      |                           |
| 1   | 1   | 0   |     |     |         | 108                                        | 3.375 μs                                                             | fclк/2                    |
| 1   | 1   | 1   |     |     |         | 54                                         | Setting prohibited                                                   | fclк/1                    |
| 0   | 0   | 0   | 0   | 1   | Normal  | 2112                                       | 66 µs                                                                | fclk/32                   |
| 0   | 0   | 1   |     |     | 2       | 1056                                       | 33 µs                                                                | fcLк/16                   |
|     |     |     |     |     |         |                                            |                                                                      |                           |
| 1   | 1   | 0   |     |     |         | 132                                        | 4.125 μs                                                             | fclк/2                    |
| 1   | 1   | 1   |     |     |         | 66                                         | Setting prohibited                                                   | fclк/1                    |
| 0   | 0   | 0   | 1   | 0   | Low-    | 2432                                       | 76 μs                                                                | fclк/32                   |
| 0   | 0   | 1   |     |     | voltage | 1216                                       | 38 µs                                                                | fcLк/16                   |
|     |     |     |     |     | 1       |                                            |                                                                      |                           |
| 1   | 1   | 0   |     |     |         | 152                                        | 4.75 μs                                                              | fclк/2                    |
| 1   | 1   | 1   |     |     |         | 76                                         | Setting prohibited                                                   | fclк/1                    |
| 0   | 0   | 0   | 1   | 1   | Low-    | 7360                                       | 230 µs                                                               | fcLк/32                   |
| 0   | 0   | 1   |     |     | voltage | 3680                                       | 115 μs                                                               | fcLк/16                   |
|     |     |     |     |     | 2       |                                            |                                                                      |                           |
| 1   | 1   | 0   |     |     |         | 460                                        | 14.375 μs                                                            | fclк/2                    |
| 1   | 1   | 1   |     |     |         | 230                                        | Setting prohibited                                                   | fcLк/1                    |



(b) A/D converter mode register 1 (ADM1)

| Address: FFF32H |        | After reset: 00H R/ |       | Set value | : A0H |   |        |        |
|-----------------|--------|---------------------|-------|-----------|-------|---|--------|--------|
| Symbol          | 7      | 6                   | 5     | 4         | 3     | 2 | 1      | 0      |
| ADM1            | ADTMD1 | ADTMD0              | ADSCM | 0         | 0     | 0 | ADTRS1 | ADTRS0 |
| Set value       | 1      | 0                   | 1     | 0         | 0     | 0 | 0      | 0      |

| ADTMD1 | ADTMD0 | Selection of the A/D conversion trigger mode |  |  |  |  |
|--------|--------|----------------------------------------------|--|--|--|--|
| 0      | ×      | Software trigger mode                        |  |  |  |  |
| 1      | 0      | Hardware trigger no-wait mode                |  |  |  |  |
| 1      | 1      | Hardware trigger wait mode                   |  |  |  |  |

| ADSCM | A/D conversion operation   |  |  |  |
|-------|----------------------------|--|--|--|
| 0     | Sequential conversion mode |  |  |  |
| 1     | One-shot conversion mode   |  |  |  |

| ADTRS1 | ADTRS0 | Selection of the hardware trigger signal                             |
|--------|--------|----------------------------------------------------------------------|
| 0      | 0      | "End of timer channel 1 count or capture" interrupt signal (INTTM01) |
| 0      | 1      | Setting prohibited                                                   |
| 1      | 0      | Setting prohibited                                                   |
| 1      | 1      | Interval timer interrupt signal (INTIT)                              |

**Remark** x: don't care



(c) A/D converter mode register 2 (ADM2)

| Address: F0010H |         | fter reset: 00 | )H R/W | Set valu | e: 00H |     |   |       |
|-----------------|---------|----------------|--------|----------|--------|-----|---|-------|
| Symbol          | 7       | 6              | 5      | 4        | 3      | 2   | 1 | 0     |
| ADM2            | ADREFP1 | ADREFP0        | ADREFM | 0        | ADRCK  | AWC | 0 | ADTYP |
| Set value       | 0       | 0              | 0      | 0        | 0      | 0   | 0 | 0     |

| AVREFP1 | AVREFP0 | Selection of the + side reference voltage source of the A/D converter |
|---------|---------|-----------------------------------------------------------------------|
| 0       | 0       | Supplied from AVDD                                                    |
| 0       | 1       | Supplied from P20/AVREFP/ANI0                                         |
| 1       | 0       | Supplied from the internal reference voltage source (1.45 V)          |
| 1       | 1       | Setting prohibited                                                    |

| ADREFM | Selection of the – side reference voltage source of the A/D converter |
|--------|-----------------------------------------------------------------------|
| 0      | Supplied from AVss                                                    |
| 1      | Supplied from P21/AVREFM/ANI1                                         |

| ADRCK | Checking the upper limit and lower limit conversion result values                                           |
|-------|-------------------------------------------------------------------------------------------------------------|
| 0     | The interrupt signal (INTAD) is output when ADLL register $\leq$ ADCR register $\leq$ ADUL register.        |
| 1     | The interrupt signal (INTAD) is output when ADCR register < ADLL register or ADUL register < ADCR register. |

| AWC | Specification of SNOOZE mode         |
|-----|--------------------------------------|
| 0   | Do not use the SNOOZE mode function. |
| 1   | Use the SNOOZE mode function.        |

| Γ | ADTYP | Selection of the A/D conversion resolution |
|---|-------|--------------------------------------------|
| Γ | 0     | 12-bit resolution                          |
|   | 1     | 8-bit resolution                           |

(d) Conversion result comparison upper limit setting register (ADUL)

| Address: F0011H After reset: FFH |       |       | H R/W | Set value: | FFH   |       |       |       |  |
|----------------------------------|-------|-------|-------|------------|-------|-------|-------|-------|--|
| Symbol                           | 7     | 7 6   |       | 4          | 3     | 2     | 1     | 0     |  |
| ADUL                             | ADUL7 | ADUL6 | ADUL5 | ADUL4      | ADUL3 | ADUL2 | ADUL1 | ADUL0 |  |
| Set value                        | e 1 1 |       | 1     | 1          | 1     | 1     | 1     | 1     |  |

(e) Conversion result comparison lower limit setting register (ADLL)

| Address: F0012H After reset: 00 |       | R/W   | Set value: | 00H   |       |       |       |       |
|---------------------------------|-------|-------|------------|-------|-------|-------|-------|-------|
| Symbol                          | 7 6   |       | 5          | 4     | 3     | 2     | 1     | 0     |
| ADLL                            | ADLL7 | ADLL6 | ADLL5      | ADLL4 | ADLL3 | ADLL2 | ADLL1 | ADLL0 |
| Set value 0 0                   |       | 0     | 0          | 0     | 0     | 0     | 0     |       |

## (f) Analog input channel specification register (ADS)

| Address: FFF31H |       | After reset: 00 | H R/W | Set valu | e: 02H |      |      |      |  |
|-----------------|-------|-----------------|-------|----------|--------|------|------|------|--|
| Symbol          | 7     | 6               | 5     | 4        | 3      | 2    | 1    | 0    |  |
| ADS             | ADISS | 0               | 0     | ADS4     | ADS3   | ADS2 | ADS1 | ADS0 |  |
| Set value 0     |       | 0               | 0     | 0        | 0      | 0    | 1    | 0    |  |

Select mode (ADMD = 0)

| ADISS    | ADS4     | ADS3 | ADS2 | ADS1 | ADS0 | Selected channel | Input source            |
|----------|----------|------|------|------|------|------------------|-------------------------|
| 0        | 0        | 0    | 0    | 0    | 0    | ANI0             | P20/ANI0/AVREFPpin      |
| 0        | 0        | 0    | 0    | 0    | 1    | ANI1             | P21/ANI1/AVREFPpin      |
| 0        | 0        | 0    | 0    | 1    | 0    | ANI2             | P22/ANI2 pin            |
| 0        | 0        | 0    | 0    | 1    | 1    | ANI3             | P23/ANI3 pin            |
| 0        | 0        | 0    | 1    | 0    | 0    | ANI4             | P24/ANI4 pin            |
| 0        | 1        | 0    | 0    | 0    | 0    | ANI16            | P03/ANI16 pin           |
| 0        | 1        | 0    | 0    | 0    | 1    | ANI17            | P02/ANI17 pin           |
| 0        | 1        | 0    | 0    | 1    | 0    | ANI18            | P10/ANI18 pin           |
| 0        | 1        | 0    | 1    | 0    | 0    | ANI20            | P11/ANI20 pin           |
| 0        | 1        | 0    | 1    | 0    | 1    | ANI21            | P12/ANI21 pin           |
| 0        | 1        | 0    | 1    | 1    | 0    | ANI22            | P13/ANI22 pin           |
| 0        | 1        | 0    | 1    | 1    | 1    | ANI23            | P14/ANI23 pin           |
| 0        | 1        | 1    | 0    | 0    | 0    | ANI24            | P15/ANI24 pin           |
| 0        | 1        | 1    | 0    | 0    | 1    | ANI25            | P51/ANI25 pin           |
| 0        | 1        | 1    | 0    | 1    | 0    | ANI26            | P50/ANI26 pin           |
| 0        | 1        | 1    | 1    | 0    | 0    | ANI28            | P70/ANI28 pin           |
| 0        | 1        | 1    | 1    | 1    | 0    | ANI30            | P41/ANI30 pin           |
| 1        | 0        | 0    | 0    | 0    | 0    | -                | Temperature sensor      |
| 1        | 0        | 0    | 0    | 0    | 1    | _                | Internal reference      |
|          |          |      |      |      |      |                  | voltage output (1.45 V) |
| Other th | an above |      |      |      |      | Setting prohibit | ed                      |



## (g) A/D port configuration register (ADPC)

| Address: F0076H |   | After | reset: 00H | R/W | Set valu | le: 00H |       |       |
|-----------------|---|-------|------------|-----|----------|---------|-------|-------|
| Symbol          | 7 | 6     | 5          | 4   | 3        | 2       | 1     | 0     |
| ADPC            | 0 | 0     | 0          | 0   | 0        | ADPC2   | ADPC1 | ADPC0 |
| Set value       | 0 | 0     | 0          | 0   | 0        | 0       | 0     | 0     |

| ADPC2      | ADPC1 | ADPC0 | Switching between analog input (A) and digital I/O (D) |          |          |          |          |  |  |  |
|------------|-------|-------|--------------------------------------------------------|----------|----------|----------|----------|--|--|--|
|            |       |       | ANI4/P24                                               | ANI3/P23 | ANI2/P22 | ANI1/P21 | ANI0/P20 |  |  |  |
| 0          | 0     | 0     | Α                                                      | Α        | Α        | Α        | Α        |  |  |  |
| 0          | 0     | 1     | D                                                      | D        | D        | D        | D        |  |  |  |
| 0          | 1     | 0     | D                                                      | D        | D        | D        | А        |  |  |  |
| 0          | 1     | 1     | D                                                      | D        | D        | А        | А        |  |  |  |
| 1          | 0     | 0     | D                                                      | D        | A        | А        | А        |  |  |  |
| 1          | 0     | 1     | D                                                      | A        | A        | А        | А        |  |  |  |
| Other than | above |       | Setting prohibited                                     |          |          |          |          |  |  |  |

## (6) Settings of registers that control timer array unit 0

#### (a) Timer channel stop register 0 (TT0)

| Address:  | F01B4 | ιΗ, F0 <sup>-</sup> | 1B5H | Afte | er rese | t: 0000 | ЭH    | R/W |      | Set val | ue: 00 | 0*H  |      |      |      |      |
|-----------|-------|---------------------|------|------|---------|---------|-------|-----|------|---------|--------|------|------|------|------|------|
| Symbol    | 15    | 14                  | 13   | 12   | 11      | 10      | 9     | 8   | 7    | 6       | 5      | 4    | 3    | 2    | 1    | 0    |
| тто       | 0     | 0                   | 0    | 0    | TTH03   | 0       | 10HTT | 0   | 707T | TT06    | TT05   | TT04 | TT03 | TT02 | TT01 | ТТ00 |
| Set value | 0     | 0                   | 0    | 0    | 0       | 0       | 0     | 0   | 0    | 0       | 0      | 0    | *    | 0    | *    | 0    |

| TT03 | Operation stop trigger of channel 3                 |  |  |  |  |  |
|------|-----------------------------------------------------|--|--|--|--|--|
| 0    | No trigger operation                                |  |  |  |  |  |
| 1    | 1 Operation is stopped (stop trigger is generated). |  |  |  |  |  |

| TT01 | Operation stop trigger of channel 1               |
|------|---------------------------------------------------|
| 0    | No trigger operation                              |
| 1    | Operation is stopped (stop trigger is generated). |

**Remark**: \* = Write 1 to this bit during timer operation to stop the timer operation.

| Address:  | Af         | After reset: 0000H |        |        |    | R/W        |                     | alue: 0 | 000H   |         |               |          |          |          |        |        |
|-----------|------------|--------------------|--------|--------|----|------------|---------------------|---------|--------|---------|---------------|----------|----------|----------|--------|--------|
| Symbol    | 15         | 14                 | 13     | 12     | 11 | 10         | 9                   | 8       | 7      | 6       | 5             | 4        | 3        | 2        | 1      | 0      |
| TPS0      | 0          | 0                  | PRS031 | PRS030 | 0  | 0          | PRS021              | PRS020  | PRS013 | PRS012  | PRS011        | PRS010   | PRS003   | PRS002   | PRS001 | PRS000 |
| Set value | 0          | 0                  | 0      | 0      | 0  | 0          | 0                   | 0       | 0      | 0       | 0             | 0        | 0        | 0        | 0      | 0      |
|           |            |                    |        |        |    |            |                     |         |        |         |               |          |          |          |        |        |
|           | g          |                    | 22     | Ξ      |    | 0          |                     |         | Selec  | tion of | opera         | tion clo | ock (    | CK00)    | _      |        |
|           | 200        |                    | 300    | 200    |    | S00        |                     |         | fclk = | fci     | к =           | fclk     | =        | fclk =   | fc     | ∟к =   |
|           | O D PRS003 |                    | PR     | PRS001 |    | PRS000     |                     |         | 2 MHz  | 5 N     | 5 MHz         |          | 10 MHz 2 |          | 32     | MHz    |
|           |            |                    | 0      | 0 for  |    | fськ       |                     | 2 MU-   | 5 MHz  |         | 10 MHz        |          | 20 MHz   | 32 MHz   |        |        |
|           |            |                    | U      | 0 0    |    | fclk 2 MHz |                     |         |        |         |               |          |          |          |        |        |
|           |            |                    | 0      | 0      |    | 1          | fclк/2              |         | 1 MHz  | 2.5     | 2.5 MHz 5 MHz |          | Iz       | 10 MHz   | 16 MHz |        |
|           |            |                    |        |        |    |            |                     |         |        |         |               |          |          | _        |        |        |
|           | 1          |                    | 1      | 1      |    | 0          | fclк/2 <sup>1</sup> |         | 122 Hz | 305     | 5 Hz          | 610 H    | Ηz       | 1.22 kHz | 1.9    | 5 kHz  |
|           | 1          |                    | 1      | 1      |    | 1          | fclк/2 <sup>1</sup> | 5       | 61 Hz  | 153     | 3 Hz          | 305 H    | Ηz       | 610 Hz   | 97     | 7 Hz   |

(b) Timer clock selection register 0 (TPS0)



| Example of | Measurement | Using a | Wheatstone | Bridge Sensor |
|------------|-------------|---------|------------|---------------|
|            |             |         |            |               |

| (c) Timer mode registers |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |            |                                                                                        |                |                    |                    |           |         |                  |              |           |                 |         |         |       |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------|----------------|--------------------|--------------------|-----------|---------|------------------|--------------|-----------|-----------------|---------|---------|-------|
| Address:                 | F0192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2H, F0                                                                                                                                    | 193H       |                                                                                        |                |                    | et: 0000H R/W      |           | N       | Set value: 0000H |              | 000H      |                 |         |         |       |
| Symbol                   | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 14                                                                                                                                        | 13         | 12                                                                                     | 11             | 10                 | 9                  | 8         | 7       | 6                | 5            | 4         | 3               | 2       | 1       | 0     |
| TMR01                    | CKS011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CKS010                                                                                                                                    | 0          | CCS01                                                                                  | SPLIT01        | STS012             | STS011             | STS010    | CIS011  | CIS010           | 0            | 0         | MD013           | MD012   | MD011   | MD010 |
| Set value                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                         | 0          | 0                                                                                      | 0              | 0                  | 0                  | 0         | 0       | 0                | 0            | 0         | 0               | 0       | 0       | 0     |
|                          | 50400                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                           |            |                                                                                        |                | 0011               |                    |           | 0.1     |                  | 00011        |           |                 |         |         |       |
| Address:<br>Symbol       | F0196<br>15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | он, го<br>14                                                                                                                              | 197H<br>13 | А<br>12                                                                                | fter res<br>11 | et: 00<br>10       | 00Н<br>9           | R/\<br>8  | /V<br>7 | Set va           | alue: 0<br>5 | 000H<br>4 | 3               | 2       | 1       | 0     |
| TMR03                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |            | 12                                                                                     |                |                    | [                  |           |         |                  |              | -         |                 |         |         |       |
|                          | CKS031                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CKS030                                                                                                                                    | 0          | CCS03                                                                                  | SPLIT03        | STS032             | STS031             | STS030    | CIS031  | CIS030           | 0            | 0         | MD033           | MD032   | MD031   | MD030 |
| Set value                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                         | 0          | 0                                                                                      | 0              | 0                  | 0                  | 0         | 0       | 0                | 0            | 0         | 0               | 0       | 0       | 0     |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |            |                                                                                        |                |                    |                    |           |         |                  |              |           |                 | 0)      |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | S0n1CKS0n0Selection of operation clock (fмcк) of channel n (n = 1, 3)00Operation clock set by timer clock select register 0 (TPS0) (CK00) |            |                                                                                        |                |                    |                    |           |         |                  |              |           | 0)              |         |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |            | 0 Operation clock set by timer clock select register 0 (TPS0) (CK00)                   |                |                    |                    |           |         |                  |              |           |                 |         |         |       |
|                          | 0 1 Operation clock set by timer clock select reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                           |            |                                                                                        |                |                    |                    |           |         |                  |              |           |                 |         |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10Operation clock set by timer clock select register 0 (TPS0) (CK02)11Operation clock set by timer clock select register 0 (TPS0) (CK03)  |            |                                                                                        |                |                    |                    |           |         |                  |              |           |                 |         |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •                                                                                                                                         | ļ          |                                                                                        | Opore          |                    |                    | <i></i>   |         | 001100           |              |           | ,               | (0)     | (00)    |       |
|                          | CCS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | S0n                                                                                                                                       |            |                                                                                        | Se             | electio            | on of co           | ount cl   | ock (fr | сгк) of          | chanr        | el n (n   | 1 = 1, 3        | 3)      |         |       |
|                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | )                                                                                                                                         | Opera      | ation                                                                                  | clock s        | specif             | ied by             | the C     | KS0n    | 0 and            | CKS0         | n1 bits   | <b>5 (</b> fмск | )       |         |       |
|                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                         | Valid      | edge                                                                                   | of inpu        | t signa            | al input           | from t    | the TI  | On pin           |              |           |                 |         |         |       |
|                          | SPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ITOn                                                                                                                                      |            |                                                                                        | Salact         | ion of             | 8 or 1             | 6-bit tir | mor or  | peratio          | n for c      | hannol    | n (n –          | . 1 3)  |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           | Oper       | ato ac                                                                                 | a 16-b         |                    |                    |           |         |                  |              |           | •               | ,       | node    | or as |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ,                                                                                                                                         |            |                                                                                        |                |                    |                    |           |         |                  |              |           |                 |         | noue    | 01 45 |
|                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                         |            | a slave channel in simultaneous channel operation mode.)<br>Operate as an 8-bit timer. |                |                    |                    |           |         |                  |              |           |                 |         |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |            |                                                                                        |                | T                  |                    |           |         |                  |              |           |                 |         |         |       |
|                          | STS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                           | STS0n      | 1 S                                                                                    | TS0n0          |                    | -                  |           |         | r or ca          | -            |           |                 |         |         | -     |
|                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                           | 0          |                                                                                        | 0              |                    | y soft<br>electe   |           | rigger  | start            | is vali      | d (oth    | er trig         | ger so  | urces   | are   |
|                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                           | 0          |                                                                                        | 1              |                    | valid o<br>ger and | -         |         | F0mn p<br>Iger.  | oin inpu     | ut is us  | ed as           | both tł | ne star | t     |
|                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                           | 1          |                                                                                        | 0              | Bot                |                    | dges c    | f the T | FIOn pir         | n input      | are us    | ed as           | a start | trigge  | r and |
|                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                           | 0          |                                                                                        | 0              |                    |                    |           |         | the ma           | ster cl      | nannel    | is use          | d (whe  | en the  |       |
|                          | 1 0 0 The interrupt signal of the master channel is used (when the channel is used as a slave channel in simultaneous channel in sintaneous channel in simultaneous channel in simultaneous channel in |                                                                                                                                           |            |                                                                                        |                |                    |                    |           |         |                  |              |           |                 |         |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |            |                                                                                        |                |                    | operation mode).   |           |         |                  |              |           |                 |         |         |       |
|                          | Othe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | r than                                                                                                                                    | above      |                                                                                        |                | Setting prohibited |                    |           |         |                  |              |           |                 |         |         |       |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |            |                                                                                        |                |                    |                    |           |         |                  |              |           |                 |         |         |       |

## (c) Timer mode registers
| MD0n3 | MD0n2  | MD0n1 | MD0n0        | Operation mode of<br>channel n (n = 1, 3) | Corresponding function                                                       | Count<br>operation<br>of TCR |
|-------|--------|-------|--------------|-------------------------------------------|------------------------------------------------------------------------------|------------------------------|
| 0     | 0      | 0     | 1/0          | Interval timer mode                       | Interval timer/Square wave<br>output/Divider function/PWM<br>output (master) | Counting<br>down             |
| 0     | 1      | 0     | 1/0          | Capture mode                              | Input pulse interval measurement                                             | Counting<br>up               |
| 0     | 1      | 1     | 0            | Event counter mode                        | External event counter                                                       | Counting<br>down             |
| 1     | 0      | 0     | 1/0          | One-count mode                            | Delay counter/One-shot pulse<br>output/PWM output (slave)                    | Counting<br>down             |
| 1     | 1      | 0     | 0            | Capture & one-count mode                  | Measurement of high-/low-level width of input signal                         | Counting<br>up               |
| Othe  | r than | above | <del>)</del> | Setting prohibited                        |                                                                              |                              |

| Operation mode<br>(Value set by the MD0n3 to MD0n1<br>bits) (n = 1, 3)            | MD0n0 | Setting of starting counting and interrupt                                                                                                                                                          |
|-----------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Interval timer mode (0, 0, 0)</li> <li>Capture mode (0, 1, 0)</li> </ul> | 0     | A timer interrupt is not generated when<br>counting is started (the timer output does<br>not change).                                                                                               |
|                                                                                   | 1     | A timer interrupt is generated when counting is started (the timer output also changes).                                                                                                            |
| • Event counter mode (0, 1, 1)                                                    | 0     | A timer interrupt is not generated when counting is started (the timer output does not change).                                                                                                     |
| • One-count mode (1, 0, 0)                                                        | 0     | The start trigger is invalid during counting. At that time, an interrupt is not generated.                                                                                                          |
|                                                                                   | 1     | The start trigger is valid during counting. At that time, an interrupt is also generated.                                                                                                           |
| • Capture & one-count mode (1, 1, 0)                                              | 0     | A timer interrupt is not generated when counting<br>is started (the timer output does not change).<br>The start trigger is invalid during counting. At<br>that time, an interrupt is not generated. |
| Other than above                                                                  |       | Setting prohibited                                                                                                                                                                                  |



# RL78/G1E Group

| Example of Measurement Using a Wheatstone Bridge Sensor |
|---------------------------------------------------------|
|---------------------------------------------------------|

(d) Timer data registers

| Address:  | FFF1A | λH, FF | F1BH | Af | ter res | et: 000 | DOH | RΛ | N S | Set val | ue: 7C   | FFH |   |   |   |   |
|-----------|-------|--------|------|----|---------|---------|-----|----|-----|---------|----------|-----|---|---|---|---|
| Symbol    | 15    | 14     | 13   | 12 | 11      | 10      | 9   | 8  | 7   | 6       | 5        | 4   | 3 | 2 | 1 | 0 |
| TDR01     |       |        |      |    |         |         |     |    |     |         |          |     |   |   |   |   |
| Set value | 0     | 1      | 1    | 1  | 1       | 1       | 0   | 0  | 1   | 1       | 1        | 1   | 1 | 1 | 1 | 1 |
|           |       |        |      |    |         |         |     |    |     |         |          |     |   |   |   |   |
| Address:  | FFF66 | SH, FF | F67H | Af | ter res | et: 000 | DOH | RΛ | N S | Set val | ue: ***) | *H  |   |   |   |   |
| Symbol    | 15    | 14     | 13   | 12 | 11      | 10      | 9   | 8  | 7   | 6       | 5        | 4   | 3 | 2 | 1 | 0 |
| TDR03     |       |        |      |    |         |         |     |    |     |         |          |     |   |   |   |   |
| Set value | *     | *      | *    | *  | *       | *       | *   | *  | *   | *       | *        | *   | * | * | * | * |

**Remark**: \* = Change the setting by using software to use channel 3 of timer array unit 0 as an interval timer, and to set the interrupt interval to 1 ms or 1  $\mu$ s.

(e) Timer channel start register 0 (TS0)

| Address:  | F01B2 | 2H, F0 <sup>-</sup> | 1B3H | Af | ter res | et: 000 | 00H   | R/\ | N    | Set val | ue: 00 | 0AH  |      |      |      |      |
|-----------|-------|---------------------|------|----|---------|---------|-------|-----|------|---------|--------|------|------|------|------|------|
| Symbol    | 15    | 14                  | 13   | 12 | 11      | 10      | 9     | 8   | 7    | 6       | 5      | 4    | 3    | 2    | 1    | 0    |
| TS0       | 0     | 0                   | 0    | 0  | TSH03   | 0       | TSH01 | 0   | 70ST | TS06    | 705T   | TS04 | TS03 | TS02 | 10ST | TS00 |
| Set value | 0     | 0                   | 0    | 0  | 0       | 0       | 0     | 0   | 0    | 0       | 0      | 0    | 1    | 0    | 1    | 0    |

| TS0n | Operation enable (start) trigger of channel n (n = 1, 3)     |  |  |  |  |
|------|--------------------------------------------------------------|--|--|--|--|
| 0    | No trigger operation                                         |  |  |  |  |
| 1    | The TE0n bit is set to 1 and the count operation is enabled. |  |  |  |  |



# 7.3.3 Functions

## Table 7.2 Functions

| Function Name                     | Overview                                                  |
|-----------------------------------|-----------------------------------------------------------|
| main                              | Main routine function                                     |
| R5F10FMx_LDO_Enable               | Analog block LDO initialization function                  |
| R5F10FMx_REG_SET_HALL_ELEMENT     | Analog block initialization function                      |
| ADC_Get                           | A/D conversion result average value acquisition function  |
| R_Systeminit                      | MCU initialization function                               |
| hdwinit                           | System initialization function                            |
| R_CGC_Create                      | Clock generator initialization function                   |
| R_PORT_Create                     | Port initialization function                              |
| R_SAU1_Create                     | SAU1 initialization function                              |
| R_CSI21_Create                    | CSI21 initialization function                             |
| R_CSI21_Start                     | CSI21 operation start function                            |
| R_CSI21_Stop                      | CSI21 operation stop function                             |
| R_CSI21_Send_Receive              | CSI21 transmission/reception function                     |
| r_csi21_interrupt                 | INTCSI21 interrupt service function                       |
| r_csi21_callback_receiveend       | CSI21 reception completion function                       |
| R5F10FMx_Send_Receive             | Function for performing SPI communication with the analog |
|                                   | block                                                     |
| R_ADC_Create                      | ADC initialization function                               |
| R_ADC_Start                       | ADC operation start function                              |
| R_ADC_Stop                        | ADC operation stop function                               |
| R_ADC_Set_OperationOn             | ADC comparator operation enable function                  |
| R_ADC_Set_OperationOff            | ADC comparator operation stop function                    |
| R_ADC_Get_Result                  | A/D conversion result read function                       |
| r_adc_interrupt                   | INTAD interrupt service function                          |
| ADC_Trigger_Start                 | ADC trigger operation start function                      |
| ADC_Trigger_Stop                  | ADC trigger operation stop function                       |
| ADC_Get_AD_Buffer_Value           | A/D conversion result acquisition function                |
| R_TAU0_Create                     | TAU0 initialization function                              |
| R_TAU0_Channel1_Start             | TAU0 ch1 counter operation start function                 |
| R_TAU0_Channel1_Stop              | TAU0 ch1 counter operation stop function                  |
| R_TAU0_Channel3_Start             | TAU0 ch3 counter operation start function                 |
| R_TAU0_Channel3_Stop              | TAU0 ch3 counter operation stop function                  |
| TAU0_Channel3_ChangeTimerConditio | n TAU0 ch3 counter value change function                  |
| TAU0_WAIT_1ms                     | 1-ms unit wait function                                   |
| TAU0_WAIT_1us                     | 1-µs unit wait function                                   |
| write_lcd                         | LCD module write function                                 |
| LCD_Init                          | LCD module initialization function                        |
| lcd_puts                          | Character string display function                         |
| LCD_Sensor_Out                    | LCD module measurement result display function            |
| LCD_Err_Display                   | LCD module error display function                         |

# 7.3.4 Function specifications

| Declaration  | void main(void)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overview     | Main routine function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Parameters   | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Return value | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Description  | <ul> <li>Calls the R5F10FMx_LDO_Enable function to initialize the variable output voltage regulator<br/>in the analog block. (LDO_OUT pin output = 3.3 V)</li> <li>Calls the R_ADC_Create function to initialize the A/D converter.</li> <li>Calls the R_TAU0_Create function to initialize timer array unit 0.</li> <li>Calls the LCD_Init function to initialize the LCD module.</li> <li>Calls the R5F10FMx_REG_SET_HALL_ELEMENT function to initialize the analog block.</li> <li>Calls the ADC_Trigger_Start function to start the A/D converter trigger operation.</li> <li>Calls the ADC_Get function to acquire the averaged value of 100 A/D conversion results.</li> <li>Calls the LCD_Sensor_Out function to display the physical quantity (magnetic flux density) calculated from the A/D conversion result and the averaged value of the A/D conversion results on the LCD module.</li> </ul> |

| Declaration  | <pre>static uint8_t R5F10FMx_LDO_Enable(void)</pre>                                                                                                                                                                                                                           |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overview     | Analog block LDO initialization function                                                                                                                                                                                                                                      |
| Parameters   | None                                                                                                                                                                                                                                                                          |
| Return value | 0: Successful                                                                                                                                                                                                                                                                 |
|              | 1: Communication with the analog block failed                                                                                                                                                                                                                                 |
| Description  | <ul> <li>Calls the R5F10FMx_Send_Receive function to initialize the variable output voltage regulator.</li> <li>Sets the variable output voltage regulator voltage to 3.3 V and enables the variable output voltage regulator and the reference voltage generator.</li> </ul> |

| Declaration  | <pre>static uint8_t R5F10FMx_REG_SET_HALL_ELEMENT(void)</pre>                                                                                                                                                                                                                                                                                                                    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overview     | Analog block initialization function                                                                                                                                                                                                                                                                                                                                             |
| Parameters   | None                                                                                                                                                                                                                                                                                                                                                                             |
| Return value | 0: Successful                                                                                                                                                                                                                                                                                                                                                                    |
|              | 1: Communication with the analog block failed                                                                                                                                                                                                                                                                                                                                    |
| Description  | <ul> <li>Calls the R5F10FMx_Send_Receive function to initialize the functions in the analog block.</li> <li>Configures the instrumentation amplifier as shown in this application note.</li> <li>Sets the voltage output from D/A converter channels Ch1 and Ch3.</li> <li>Enables D/A converter channels Ch1 and Ch3 and configurable amplifier channels Ch1 to Ch3.</li> </ul> |

| Declaration  | <pre>static float ADC_Get(uint16_t ave_cnt)</pre>                                                               |
|--------------|-----------------------------------------------------------------------------------------------------------------|
| Overview     | A/D conversion result average value acquisition function                                                        |
| Parameters   | uint16_t ave_cnt: Number of A/D conversions over which to average the results                                   |
| Return value | A/D conversion result average value                                                                             |
| Description  | Acquires the average of the results of A/D conversion performed the number of times specified by the parameter. |

| Declaration  | void R_Systeminit(void)                                                                                                                                                                                                                                                                                                                                                     |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overview     | MCU initialization function                                                                                                                                                                                                                                                                                                                                                 |
| Parameters   | None                                                                                                                                                                                                                                                                                                                                                                        |
| Return value | None                                                                                                                                                                                                                                                                                                                                                                        |
| Description  | <ul> <li>Initializes the peripheral hardware in the MCU used in this application note.</li> <li>Calls the R_PORT_Create function to initialize the ports.</li> <li>Calls the R_CGC_Create function to initialize the clock generator.</li> <li>Calls the R_SAU1_Create function to initialize the 3-wire serial I/O (CSI21) of channel 1 in serial array unit 1.</li> </ul> |

| Declaration  | void hdwinit(void)                                       |
|--------------|----------------------------------------------------------|
| Overview     | System initialization function                           |
| Parameters   | None                                                     |
| Return value | None                                                     |
| Description  | Disables interrupts.                                     |
|              | • Calls the R_Systeminit function to initialize the MCU. |
|              | Enables interrupts.                                      |

| Declaration  | <pre>void R_CGC_Create(void)</pre>      |
|--------------|-----------------------------------------|
| Overview     | Clock generator initialization function |
| Parameters   | None                                    |
| Return value | None                                    |
| Description  | Initializes the clock generator.        |

| Declaration  | <pre>void R_PORT_Create(void)</pre> |
|--------------|-------------------------------------|
| Overview     | Port initialization function        |
| Parameters   | None                                |
| Return value | None                                |
| Description  | Initializes the ports.              |

| Declaration  | <pre>void R_SAU1_Create(void)</pre> |
|--------------|-------------------------------------|
| Overview     | SAU1 initialization function        |
| Parameters   | None                                |
| Return value | None                                |
| Description  | Initializes serial array unit 1.    |

| Declaration  | <pre>void R_CSI21_Create(void)</pre>                                           |
|--------------|--------------------------------------------------------------------------------|
| Overview     | CSI21 initialization function                                                  |
| Parameters   | None                                                                           |
| Return value | None                                                                           |
| Description  | Initializes the 3-wire serial I/O (CSI21) of channel 1 in serial array unit 1. |

| Declaration  | <pre>void R_CSI21_Start(void)</pre> |
|--------------|-------------------------------------|
| Overview     | CSI21 operation start function      |
| Parameters   | None                                |
| Return value | None                                |
| Description  | Clears the INTCSI21 interrupt flag. |
|              | Enables the INTCSI21 interrupt.     |
|              | Starts CSI21 operation.             |

| Declaration  | <pre>void R_CSI21_Stop(void)</pre>  |
|--------------|-------------------------------------|
| Overview     | CSI21 operation stop function       |
| Parameters   | None                                |
| Return value | None                                |
| Description  | Stops CSI21 operation.              |
|              | Disables the INTCSI21 interrupt.    |
|              | Clears the INTCSI21 interrupt flag. |

| MD_STATUS R_CSI21_Send_Receive(uint8_t * const tx_buf, uint16_t tx_num, |
|-------------------------------------------------------------------------|
| uint8_t * const rx_buf)                                                 |
| CSI21 transmission/reception function                                   |
| uint8_t * const tx_buf: Address of transmission buffer                  |
| uint16_t tx_num: Number of transmitted bytes                            |
| <pre>uint8_t * const rx_buf: Address of reception buffer</pre>          |
| MD_STATUS: Reception status                                             |
| MD_OK (0000H): Successful                                               |
| MD_ARGERROR (0081H): Argument input error                               |
| Controls transmission and reception via CSI21.                          |
|                                                                         |

| Declaration  | interrupt static void r_csi21_interrupt(void)                                |
|--------------|------------------------------------------------------------------------------|
| Overview     | INTCSI21 interrupt service function                                          |
| Parameters   | None                                                                         |
| Return value | None                                                                         |
| Description  | Services the CSI21 buffer empty interrupt or reception completion interrupt. |

| Declaration  | <pre>static void r_csi21_callback_receiveend(void)</pre>              |
|--------------|-----------------------------------------------------------------------|
| Overview     | CSI21 reception completion function                                   |
| Parameters   | None                                                                  |
| Return value | None                                                                  |
| Description  | <ul> <li>Controls the operation when CSI21 reception ends.</li> </ul> |
|              | - Outputs a high level from the P73 pin.                              |
|              | - Calls the R_CSI21_Stop function to stop CSI21 operation.            |

| Declaration  | <pre>uint8_t R5F10FMx_Send_Receive(uint8_t *p_read_data, uint8_t addr,</pre>                      |
|--------------|---------------------------------------------------------------------------------------------------|
|              | uint8_t txdata, uint8_t command)                                                                  |
| Overview     | Function for performing SPI communication with the analog block                                   |
| Parameters   | <pre>uint8_t *p_read_data: Address at which to store the read data</pre>                          |
|              | uint8_t addr: Address of the SPI control register                                                 |
|              | uint8_t txdata: Data to transmit                                                                  |
|              | uint8_t command: Variable to specify read or write                                                |
|              | 0: Read                                                                                           |
|              | 1: Write                                                                                          |
| Return value | 0: Successful                                                                                     |
|              | 1: Communication with the analog block timed out or the analog block is in the reset state.       |
| Description  | • Reads the status of the reset pin in the analog block and, if the pin is being reset, returns 1 |
|              | and ends processing.                                                                              |
|              | • Calls the R_CSI21_Start function to start CSI21 operation.                                      |
|              | • Sets the data to be read or written. If the parameter command is set to 0 or a value other than |
|              | 1, returns 1 and ends processing.                                                                 |
|              | <ul> <li>Outputs a low level from the P73 pin.</li> </ul>                                         |
|              | • Calls the R_CSI21_Send_Receive function to transmit or receive data.                            |
|              | • Stores the received data in *p_read_data.                                                       |
|              | <ul> <li>Returns 0 if execution finishes successfully and ends processing.</li> </ul>             |

| Declaration  | <pre>void R_ADC_Create(void)</pre> |
|--------------|------------------------------------|
| Overview     | ADC initialization function        |
| Parameters   | None                               |
| Return value | None                               |
| Description  | Initializes the A/D converter.     |
|              |                                    |
| Declaration  | void R ADC Start(void)             |

| Declaration  | <pre>void R_ADC_Start(void)</pre>                |
|--------------|--------------------------------------------------|
| Overview     | ADC operation start function                     |
| Parameters   | None                                             |
| Return value | None                                             |
| Description  | Clears the INTAD interrupt flag.                 |
|              | <ul> <li>Enables the INTAD interrupt.</li> </ul> |
|              | Enables operation of the D/A converter.          |

| Declaration  | void R_ADC_Stop(void)                 |
|--------------|---------------------------------------|
| Overview     | ADC operation stop function           |
| Parameters   | None                                  |
| Return value | None                                  |
| Description  | Stops operation of the D/A converter. |
|              | Disables the INTAD interrupt.         |
|              | Clears the INTAD interrupt flag.      |

| Declaration  | <pre>void R_ADC_Set_OperationOn(void)</pre>      |
|--------------|--------------------------------------------------|
| Overview     | ADC comparator operation enable function         |
| Parameters   | None                                             |
| Return value | None                                             |
| Description  | Enables operation of the A/D voltage comparator. |

| Declaration  | <pre>void R_ADC_Set_OperationOff(void)</pre>   |
|--------------|------------------------------------------------|
| Overview     | ADC comparator operation stop function         |
| Parameters   | None                                           |
| Return value | None                                           |
| Description  | Stops operation of the A/D voltage comparator. |

| Declaration  | <pre>void R_ADC_Get_Result(uint16_t * const buffer)</pre>                                |
|--------------|------------------------------------------------------------------------------------------|
| Overview     | A/D conversion result read function                                                      |
| Parameters   | <pre>uint16_t * const buffer: Address at which to store the A/D conversion results</pre> |
| Return value | None                                                                                     |
| Description  | Reads the ADCR value and stores it in * const buffer.                                    |

| Declaration  | interrupt static void r_adc_interrupt(void)                                                                        |
|--------------|--------------------------------------------------------------------------------------------------------------------|
| Overview     | INTAD interrupt service function                                                                                   |
| Parameters   | None                                                                                                               |
| Return value | None                                                                                                               |
| Description  | Reads the A/D conversion result from the 12-bit A/D conversion result register (ADCR) and stores it in _ad_buffer. |

| Declaration  | <pre>void ADC_Trigger_Start(void)</pre>                                                   |
|--------------|-------------------------------------------------------------------------------------------|
| Overview     | ADC trigger operation start function                                                      |
| Parameters   | None                                                                                      |
| Return value | None                                                                                      |
| Description  | • Calls the R_ADC_Start function to start operation of the A/D converter.                 |
|              | • Calls the R_TAU0_Channel1_Start function to start operation of channel 1 in timer array |
|              | unit 0.                                                                                   |

| Declaration  | <pre>void ADC_Trigger_Stop(void)</pre>                                                  |
|--------------|-----------------------------------------------------------------------------------------|
| Overview     | ADC trigger operation stop function                                                     |
| Parameters   | None                                                                                    |
| Return value | None                                                                                    |
| Description  | • Calls the R_ADC_Stop function to stop operation of the A/D converter.                 |
|              | • Calls the R_TAU0_Channel1_Stop function to stop operation of channel 1 in timer array |
|              | unit 0.                                                                                 |

| Declaration  | <pre>void ADC_Get_AD_Buffer_Value(uint16_t *dest)</pre>                            |
|--------------|------------------------------------------------------------------------------------|
| Overview     | A/D conversion result acquisition function                                         |
| Parameters   | uint16_t *dest: Address at which to store the A/D conversion results read from the |
|              | ADCR register.                                                                     |
| Return value | None                                                                               |
| Description  | Reads the A/D conversion results stored in the internal RAM.                       |

| Declaration  | <pre>void R_TAU0_Create(void)</pre> |
|--------------|-------------------------------------|
| Overview     | TAU0 initialization function        |
| Parameters   | None                                |
| Return value | None                                |
| Description  | Initializes timer array unit 0.     |

| Declaration  | <pre>void R_TAU0_Channel1_Start(void)</pre>            |
|--------------|--------------------------------------------------------|
| Overview     | TAU0 ch1 counter operation start function              |
| Parameters   | None                                                   |
| Return value | None                                                   |
| Description  | Starts counting using channel 1 in timer array unit 0. |

| Declaration  | <pre>void R_TAU0_Channel1_Stop(void)</pre>            |
|--------------|-------------------------------------------------------|
| Overview     | TAU0 ch1 counter operation stop function              |
| Parameters   | None                                                  |
| Return value | None                                                  |
| Description  | Stops counting using channel 1 in timer array unit 0. |

| Declaration  | void R_TAU0_Channel3_Start(void)                       |  |  |  |
|--------------|--------------------------------------------------------|--|--|--|
| Overview     | AU0 ch3 counter operation start function               |  |  |  |
| Parameters   | None                                                   |  |  |  |
| Return value | None                                                   |  |  |  |
| Description  | Starts counting using channel 3 in timer array unit 0. |  |  |  |

| Declaration  | void R_TAU0_Channel3_Stop(void)                       |  |  |  |
|--------------|-------------------------------------------------------|--|--|--|
| Overview     | AU0 ch3 counter operation stop function               |  |  |  |
| Parameters   | None                                                  |  |  |  |
| Return value | None                                                  |  |  |  |
| Description  | Stops counting using channel 3 in timer array unit 0. |  |  |  |

| Declaration  | <pre>void TAU0_Channel3_ChangeTimerCondition(uint16_t regvalue)</pre> |  |  |  |
|--------------|-----------------------------------------------------------------------|--|--|--|
| Overview     | TAU0 ch3 counter value change function                                |  |  |  |
| Parameters   | uint16_t regvalue: Counter value set to TDR03                         |  |  |  |
| Return value | None                                                                  |  |  |  |
| Description  | Sets the value of the regualue parameter to TDR03.                    |  |  |  |

| Declaration  | <pre>void TAU0_WAIT_1ms(uint32_t wait_1ms)</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Overview     | 1-ms unit wait function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Parameters   | uint32_t wait_1ms: 1-ms counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Return value | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Description  | <ul> <li>None</li> <li>Calls the R_TAU0_Channel3_Stop function to stop counting using channel 3 in timer array unit 0.</li> <li>Calls the TAU0_Channel3_ChangeTimerCondition function to set the interval of channel 3 in timer array unit 0 to 1 ms.</li> <li>Calls the R_TAU0_Channel3_Start function to start counting using channel 3 in timer array unit 0.</li> <li>Decrements the value of the wait_1ms parameter for the interval of channel 3 in timer array unit 0 (1 ms) until the value becomes 0.</li> </ul> |  |  |  |

| Declaration  | <pre>void TAU0_WAIT_lus(uint32_t wait_lus)</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Overview     | 1-μs unit wait function                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Parameters   | uint32_t wait_1us: 1-us counter                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| Return value | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Description  | <ul> <li>Calls the R_TAU0_Channel3_Stop function to stop counting using channel 3 in timer array unit 0.</li> <li>Calls the TAU0_Channel3_ChangeTimerCondition function to set the interval of channel 3 in timer array unit 0 to 1 μs.</li> <li>Calls the R_TAU0_Channel3_Start function to start counting using channel 3 in timer array unit 0.</li> <li>Decrements the value of the wait_lus parameter for the interval of channel 3 in timer array unit 0 to 1 μs.</li> </ul> |  |  |  |
|              | unit 0 (1 $\mu$ s) until the value becomes 0.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |

| Declaration  | <pre>void write_lcd(uint8_t data, uint8_t rs)</pre>                                                                                                                                                                                 |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Overview     | LCD module write function                                                                                                                                                                                                           |  |  |  |
| Parameters   | uint8_t data: Data to be written to the LCD module                                                                                                                                                                                  |  |  |  |
|              | uint8_t rs: LCD write mode (0: Command, 1: Data)                                                                                                                                                                                    |  |  |  |
| Return value | None                                                                                                                                                                                                                                |  |  |  |
| Description  | Divides the data to be written to the LCD module, which is specified by the uint8_t data parameter, into the upper 4 bits and lower 4 bits and writes the data to the LCD module in the mode specified by the uint8_t rs parameter. |  |  |  |

| Declaration  | void LCD_Init(void)                                  |  |  |  |
|--------------|------------------------------------------------------|--|--|--|
| Overview     | LCD module initialization function                   |  |  |  |
| Parameters   | lone                                                 |  |  |  |
| Return value | None                                                 |  |  |  |
| Description  | Initializes the LCD module (in 4-bit interface mode) |  |  |  |

| Declaration  | <pre>void lcd_puts(int8_t *str)</pre>                                                                          |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------|--|--|--|
| Overview     | Character string display function                                                                              |  |  |  |
| Parameters   | <pre>int8_t *str: Address of the array in which to store the character string to be displayed on the LCD</pre> |  |  |  |
| Return value | None                                                                                                           |  |  |  |
| Description  | Displays the character string stored in the array on the LCD module.                                           |  |  |  |

| Declaration  | <pre>void LCD_Sensor_Out(float result, int8_t *Unit, float adc_result)</pre>                                                                                                        |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Overview     | LCD module measurement result display function                                                                                                                                      |  |  |  |
| Parameters   | float result: Calculated physical quantity                                                                                                                                          |  |  |  |
|              | int8_t *Unit: Unit of calculated physical quantity                                                                                                                                  |  |  |  |
|              | float adc_result: A/D conversion result average value                                                                                                                               |  |  |  |
| Return value | None                                                                                                                                                                                |  |  |  |
| Description  | • Calls the LCD module write function to write the data to display on the LCD module.                                                                                               |  |  |  |
|              | • Displays <i>XX</i> . <i>X</i> [ <i>YY</i> ] on the first line of the LCD. <i>XX</i> . <i>X</i> indicates the calculated physical quantity, and <i>YY</i> indicates the unit (mT). |  |  |  |
|              | • Displays ADC: ZZZH on the second line of the LCD. ZZZ indicates the A/D conversion result average value in hex.                                                                   |  |  |  |

| Declaration  | <pre>void LCD_Err_Display(void)</pre>                                                                                                                                                                                       |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Overview     | _CD module error display function                                                                                                                                                                                           |  |  |  |
| Parameters   | None                                                                                                                                                                                                                        |  |  |  |
| Return value | None                                                                                                                                                                                                                        |  |  |  |
| Description  | <ul> <li>Displays an error message on the LCD module if an SPI communication error occurs when<br/>the analog block initialization function is being called.</li> <li>Displays "PLEASE RESET" on the LCD module.</li> </ul> |  |  |  |



# 7.3.5 RAM variables

## Table 7.3 RAM Variables

| Data Type            | Variable Name       | Description                          | Function Used           |
|----------------------|---------------------|--------------------------------------|-------------------------|
| volatile             | gp_csi21_rx_address | Address of CSI21                     | R_CSI21_Send_Receive    |
| uint8_t *            |                     | reception buffer                     | r_csi21_interrupt       |
| volatile<br>uint16_t | g_csi21_rx_length   | Number of bytes<br>received at CSI21 | Not used                |
| volatile<br>uint16_t | g_csi21_rx_count    | CSI21 received byte<br>counter       | Not used                |
| volatile             | gp_csi21_tx_address | Address of CSI21                     | R_CSI21_Send_Recieve    |
| uint8_t *            |                     | transmission buffer                  | r_csi21_interrupt       |
| volatile             | g_csi21_send_length | Number of bytes                      | R_CSI21_Send_Receive    |
| uint16_t             |                     | transmitted from CSI21               | r_csi21_interrupt       |
| volatile             | g_csi21_tx_count    | CSI21 transmitted byte               | R_CSI21_Send_Receive    |
| uint16_t             |                     | counter                              | r_csi21_interrupt       |
| static uint16_t      | _ad_buffer          | Stores the A/D                       | r_adc_interrupt         |
|                      |                     | conversion result.                   | ADC_Get_AD_Buffer_Value |



## 7.3.6 Flowcharts

**Figure 7.12** shows an overview of the processing flow used in this application note. Flowcharts for the major functions are shown in the subsequent figures.



Figure 7.12 Overview of Processing Flow

### (1) System initialization function (hdwinit)



Figure 7.13 Flowchart of hdwinit Function



#### (2) MCU initialization function (R\_Systeminit)



Figure 7.14 Flowchart of R\_Systeminit Function



(3) main function (main)



Figure 7.15 Flowchart of main Function

#### (4) Analog block LDO initialization function (R5F10FMx\_LDO\_Enable)



Figure 7.16 Flowchart of R5F10FMx\_LDO\_Enable Function



(5) Analog block initialization function (R5F10FMx\_REG\_SET\_HALL\_ELEMENT)



Figure 7.17 Flowchart of R5F10FMx\_REG\_SET\_HALL\_ELEMENT Function



#### (6) Function that performs SPI communication with analog block (R5F10FMx\_Send\_Receive)



Figure 7.18 Flowchart of R5F10FMx\_Send\_Receive Function

RENESAS

#### (7) A/D conversion result average value acquisition function (ADC\_Get)



Figure 7.19 Flowchart of ADC\_Get Function

## (8) CSI21 reception completion function (r\_csi21\_callback\_receiveend)



Figure 7.20 Flowchart of r\_csi21\_callback\_receiveend Function



# 7.3.7 Source files and changes applied to the code output from the code generator

The sample code used in this application note was created based on the code for the RL78/G1A group (R5F10ELE) output by the code generator of CubeSuite+.

The output file has been modified to apply the differences between the RL78/G1A (R5F10ELE) and RL78/G1E (R5F10FME) such as incorporated registers. **Table 7.4** shows the changes applied to the code output by the code generator. For details about the differences between the RL78/G1A (R5F10ELE) and RL78/G1E (R5F10FME), see the *RL78/G1E Hardware User's Manual*.

|                    |                              | Changes Applied to the Generator         | nges Applied to the Code Output by the Code<br>erator                                                                                                                             |  |
|--------------------|------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                    |                              | Item                                     | Description                                                                                                                                                                       |  |
| r_main.c           | Output by the code generator | -                                        | _                                                                                                                                                                                 |  |
| r_systeminit.c     | Output by the code generator | R_systeminit<br>function                 | <ul> <li>Commented out<br/>R_ADC_Create();.</li> <li>Commented out<br/>R_TAU0_Create();.</li> </ul>                                                                               |  |
| r_cg_cgc.c         | Output by the code generator | R_CGC_Create function                    | <ul> <li>Changed the value set to CMC =;.</li> <li>Commented out XSTOP =;.</li> <li>Commented out CSS =;.</li> </ul>                                                              |  |
| r_cg_cgc_user.c    | Output by the code generator | -                                        | _                                                                                                                                                                                 |  |
| r_cg_port.c        | Output by the code generator | R_PORT_Create<br>function                | <ul> <li>Commented out P6 =;.</li> <li>Commented out P12 =;.</li> <li>Commented out P15 =;.</li> <li>Commented out PMC4 =;.</li> <li>Changed the value set to ADPC =;.</li> </ul> |  |
| r_cg_port_user.c   | Output by the code generator | -                                        | _                                                                                                                                                                                 |  |
| r_cg_serial.c      | Output by the code generator | R_CSI21_Create function                  | <ul> <li>Commented out SO1  =;.</li> <li>Commented out SO1 &amp;=;.</li> </ul>                                                                                                    |  |
| r_cg_serial_user.c | Output by the code generator | r_csi21_callback<br>_receiveend function | Added processing.                                                                                                                                                                 |  |
| r_cg_adc.c         | Output by the code generator | R_ADC_Create function                    | <ul> <li>Commented out PM2  =;.</li> <li>Commented out PM15  =;.</li> <li>Commented out PM12  =;.</li> <li>Commented out PMC3  =;.</li> <li>Commented out PM3  =;.</li> </ul>     |  |
| r_cg_adc_user.c    | Output by the code generator | r_adc_interrupt function                 | Added processing.                                                                                                                                                                 |  |
| r_cg_timer.c       | Output by the code generator | R_TAU0_Create<br>function                | <ul> <li>Commented out TOM0 &amp;=;.</li> <li>Commented out TOL0 &amp;=;.</li> <li>Commented out TO0 &amp;=;.</li> <li>Commented out TOE0 &amp;=;.</li> </ul>                     |  |
| r_cg_timer_user.c  | Output by the code generator | -                                        | -                                                                                                                                                                                 |  |
| r_cg_macrodriver.h | Output by the code generator | -                                        | _                                                                                                                                                                                 |  |

| Table 7.4 Source Files and Changes Applied to the Code Output from the Code Generator (1/2) |
|---------------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------------|

# Table 7.4 Source Files and Changes Applied to the Code Output from the Code Generator (2/2)

| File Name         | Description                  | Changes Applied to the Code Output by the Code<br>Generator |                                            |
|-------------------|------------------------------|-------------------------------------------------------------|--------------------------------------------|
|                   |                              | Item                                                        | Description                                |
| r_cg_userdefine.h | Output by the code generator | _                                                           | • Added the typedef and define statements. |
| r_cg_cgc.h        | Output by the code generator | -                                                           | Added the extern statement.                |
| r_cg_port.h       | Output by the code generator | -                                                           | Added the extern statement.                |
| r_cg_serial.h     | Output by the code generator | -                                                           | Added the extern statement.                |
| r_cg_adc.h        | Output by the code generator | -                                                           | Added the extern statement.                |
| r_cg_timer.h      | Output by the code generator | -                                                           | Added the extern statement.                |
| lcd.c             | LCD module<br>control        | -                                                           | -                                          |
| lcd.h             | Header file for lcd.c        | _                                                           | -                                          |



# Website and Support

Renesas Electronics Website <u>http://www.renesas.com/</u>

#### Inquires

http://www.renesas.com/contact/



# **Revision Record**

|      |               | Description |                                |
|------|---------------|-------------|--------------------------------|
| Rev. | Date          | Page        | Summary                        |
| 1.00 | Sep. 30, 2012 | —           | First edition issued.          |
| 1.10 | Sep. 30, 2013 | —           | Some description are modified. |
|      |               |             |                                |

All trademarks and registered trademarks are the property of their respective owners.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

- 1. Handling of Unused Pins
  - Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.
  - The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on
  - The state of the product is undefined at the moment when power is supplied.
  - The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
     In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
     In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses
  - Access to reserved addresses is prohibited.
  - The reserved addresses are provided for the possible future expansion of functions. Do not access
    these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals
  - After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.
  - When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products
  - Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.
  - The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the products quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended b. Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.

#### 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

#### SALES OFFICES

Refer to "http://www.renesas.com/" for the latest and detailed information

#### **Renesas Electronics Corporation**

http://www.renesas.com

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-5000, Fax: +1-408-588-5130 Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-90-589-5441, Fax: +1-905-889-3200 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe MbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-11050-31327 Renesas Electronics (China) Co., Ltd. Th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics Honghal) Co., Ltd. Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai 200120, China Tel: +86-75877-1818, Fax: +862-10-8877-7858 Renesas Electronics Granghal) Co., Ltd. Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai 200120, China Tel: +862-15877-1818, Fax: +862-216867-7858 Renesas Electronics Shong Kong Limited Unit 1001-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +882-2487-9318, Fax: +852-2866-9022/9044 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre Singapore 339949 Tel: +65-213-0200, Fax: +65-6213-0300 Renesas Electronics Korea Co., Ltd. Unit 206, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petalling Jaya, Selangor Darul Ehsan, Malaysia Tel: +862-2487-59300, Fax: +462-2485-95401 Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied or Bidg, 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +452-256-3737, Fax: +452-2486-93141