

# RL78/G14

Timer RD in Complementary PWM Mode CC-RL

# APPLICATION NOTE

R01AN2572EJ0200 Rev. 2.00 Aug. 20, 2015

# Abstract

This document describes a method to output a PWM waveform and an inverted waveform every half period of the PWM using the RL78/G14 timer RD in complementary PWM mode.

# Product

RL78/G14

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.



# Contents

| 1. Specifications                            |    |
|----------------------------------------------|----|
| 2. Operation Confirmation Conditions         |    |
| 3. Hardware                                  |    |
| 3.1 Hardware Configuration                   |    |
| 3.2 Pins Used                                |    |
| 4. Software                                  |    |
|                                              |    |
| •                                            |    |
| · ·                                          |    |
|                                              |    |
|                                              |    |
|                                              |    |
|                                              |    |
|                                              |    |
| 4.7 Flowcharts                               |    |
|                                              |    |
| 4.7.2 Initial Setting                        |    |
| 4.7.3 Initial Setting of Peripheral Function | าร |
| 4.7.4 Initial Setting of I/O Port            |    |
| 4.7.5 Initial Setting of the CPU             |    |
| 4.7.6 Initial Setting of Timer RD            |    |
| 4.7.7 Main Processing                        |    |
| 4.7.8 Main Initializes Settings              |    |
| 4.7.9 Timer RD Count Start Setting           |    |
| 4.7.10 Timer RD0 Interrupt                   |    |
| 5. Sample Code                               |    |
| 6. Reference Documents                       |    |



# 1. Specifications

Three normal-phases, three counter-phases of the PWM waveform every  $350 \,\mu\text{s}$  (three-phase, triangular wave modulation, and with dead time), and the inverted output every half period of the PWM are output. The PWM waveform is switched using a buffer operation every constant period. The three normal-phases output the same signal and three counter-phases output the same signal.

Table 1.1 lists the Peripheral Function and Its Application. Figure 1.1 shows the Output Waveform of the Complementary PWM.

| Table 1.1 | Peripheral Function and Its Application |
|-----------|-----------------------------------------|
|-----------|-----------------------------------------|

| Peripheral Function                | Application         |
|------------------------------------|---------------------|
| Timer RD (timer RD0 and timer RD1) | PWM waveform output |



Figure 1.1 Output Waveform of the Complementary PWM



# 2. Operation Confirmation Conditions

The sample code accompanying this application note has been run and confirmed under the conditions below.

| Table 2.1 | Operation | Confirmation | Conditions |
|-----------|-----------|--------------|------------|
|-----------|-----------|--------------|------------|

| Item                                              | Contents                                                                                                                                |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MCU used                                          | RL78/G14 (R5F104LEA)                                                                                                                    |  |  |
| Operating frequencies                             | <ul> <li>High-speed on-chip oscillator clock (fHOCO): 16 MHz (typical)</li> <li>CPU/peripheral hardware clock (fCLK): 16 MHz</li> </ul> |  |  |
| Operating voltage                                 | 5.0 V (2.9 to 5.5 V) LVD operation ( $V_{LVD}$ ): 2.81 V at the rising edge or 2.75 V at the falling edge in reset mode                 |  |  |
| Integrated development<br>environment(CS+)        | Renesas Electronics Corporation<br>CS+ for CC V3.01.00                                                                                  |  |  |
| C compiler(CS+)                                   | Renesas Electronics Corporation<br>CC-RL V1.01.00                                                                                       |  |  |
| Integrated development<br>environment (e2 studio) | e2 studio V4.0.2.008 from Renesas Electronics Corp.                                                                                     |  |  |
| C compiler (e2 studio)                            | CC-RL V1.01.00 from Renesas Electronics Corp.                                                                                           |  |  |



## 3. Hardware

## 3.1 Hardware Configuration

Figure 3.1 shows the Hardware Configuration used in this document.



Figure 3.1 Hardware Configuration

# 3.2 Pins Used

Table 3.1 lists the Pins Used and Their Functions.

| Pin Name    | I/O    | Function                                 |  |
|-------------|--------|------------------------------------------|--|
| P15/TRDIOB0 | Output | PWM output 1 normal-phase output         |  |
| P14/TRDIOD0 | Output | PWM output 1 counter-phase output        |  |
| P13/TRDIOA1 | Output | PWM output 2 normal-phase output         |  |
| P11/TRDIOC1 | Output | PWM output 2 counter-phase output        |  |
| P12/TRDIOB1 | Output | PWM output 3 normal-phase output         |  |
| P10/TRDIOD1 | Output | PWM output 3 counter-phase output        |  |
| P16/TRDIOC0 | Output | Inverted output every half period of PWM |  |



# 4. Software

# 4.1 **Operation Overview**

Three normal-phases of the PWM waveform with 350 µs periods are output from pins TRDIOB0, TRDIOA1, and TRDIOB1; three counter-phases are output from TRDIOD0, TRDIOC1, and TRDIOD1; and inverted output every half period of the PWM is output from the TRDIOC0 pin using complementary PWM mode. The four kinds of PWM waveforms output are shown in Figures 4.1 to 4.4. When the compare match interrupt for registers TRD0 and TRDGRA0 has been generated 10 times, use the buffer operation to switch the PWM waveform. The waveforms are repeatedly switched in the following order:

PWM waveform 1  $\rightarrow$  PWM waveform 2  $\rightarrow$  PWM waveform 3  $\rightarrow$  PWM waveform 2  $\rightarrow$  PWM waveform 4  $\rightarrow$  PWM waveform 1

The timer RD settings are shown below.

Settings:

- Use fCLK (16 MHz) as the count source.
- Continue counting the TRD0 register after the compare match with the TRDGRA0 register.
- Continue counting the TRD1 register after the compare match with the TRDGRA1 register.
- Use the TRDGRD0 register as the buffer register of the TRDGRB0 register.
- Use the TRDGRC1 register as the buffer register of the TRDGRA1 register.
- Use the TRDGRD1 register as the buffer register of the TRDGRB1 register.
- Transfer data from the buffer register to the general register when the TRD1 register underflows.
- Enable output for pins TRDIOB0, TRDIOC0, TRDIOD0, TRDIOA1, TRDIOB1, TRDIOC1, and TRDIOD1.
- Select TRDIOB0, TRDIOC0, TRDIOD0, TRDIOA1, TRDIOB1, TRDIOC1, and TRDIOD1 pin output levels as low active level and the initial output level as high inactive level.
- Do not use the pulse output forced cutoff input function.
- Enable the compare match interrupt of registers TRD0 and TRDGRA0.

## 4.1.1 Description of Output Waveform

The kind of the PWM waveform output from each pin, and calculating active/inactive level and dead time is shown below.

PWM period: 350  $\mu$ s = 1/16 MHz × (TRDGRA0 + 2 - TRD0) × 2 = 62.5 ns × (3200 - 400) × 2



(1) PWM waveform 1 Normal-phase output: High inactive level period (50  $\mu$ s)  $\rightarrow$  Low active level period (250  $\mu$ s)  $\rightarrow$  High inactive level period (50 µs) Counter-phase output: Low active level period (25  $\mu$ s)  $\rightarrow$  Dead time (25  $\mu$ s)  $\rightarrow$  High inactive level period (250  $\mu$ s)  $\rightarrow$  Dead time (25 µs)  $\rightarrow$  Low active level period (25 µs) The formula below shows how to calculate the low active level period/high inactive level period and dead time when PWM waveform 1 is output. PWM waveform 1 normal-phase output: Pins TRDIOB0, TRDIOA1, TRDIOB1 (Note 1) Low active level period:  $250 \ \mu s = 1/16 \ MHz \times (TRDGRA0 - n - TRD0 + 1) \times 2$  $= 62.5 \text{ ns} \times (3198 - 799 - 400 + 1) \times 2$ High inactive level period: 50  $\mu$ s = 1/16 MHz × (n + 1)  $= 62.5 \text{ ns} \times (799 + 1)$ PWM waveform 1 counter-phase output: Pins TRDIOD0, TRDIOC1, TRDIOD1 (Note 1) Low active level period: 25  $\mu$ s = 1/16 MHz × (n + 1 - TRD0)  $= 62.5 \text{ ns} \times (799 + 1 - 400)$ High inactive level period:  $250 \ \mu s = 1/16 \ MHz \times (TRDGRA0 - n - TRD0 + 1) \times 2$  $= 62.5 \text{ ns} \times (3198 - 799 - 400 + 1) \times 2$ Dead time (High):  $25 \ \mu s = 1/16 \ MHz \times TRD0$  $= 62.5 \text{ ns} \times 400$ n: TRDGRB0 register setting value (PWM output 1) TRDGRA1 register setting value (PWM output 2) TRDGRB1 register setting value (PWM output 3) Note 1. In this sample code, the same signal is output.

Figure 4.1 shows PWM Waveform 1.



Figure 4.1 PWM Waveform 1



| (2) PWM waveform 2                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal-phase output: High inactive level period (125 $\mu$ s) $\rightarrow$ Low active level period (100 $\mu$ s) $\rightarrow$ High inactive level period (125 $\mu$ s) |
| Counter-phase output: Low active level period (100 $\mu$ s) $\rightarrow$ Dead time (25 $\mu$ s) $\rightarrow$ High inactive level                                       |
| period (100 $\mu$ s) $\rightarrow$ Dead time (25 $\mu$ s) $\rightarrow$ Low active level period (100 $\mu$ s)                                                            |
| The formula below shows how to calculate the low active level period/high inactive level period and dead time when                                                       |
| PWM waveform 2 is output.                                                                                                                                                |
| PWM waveform 2 normal-phase output: Pins TRDIOB0, TRDIOA1, TRDIOB1 (Note 1)                                                                                              |
| Low active level period: 100 $\mu$ s = 1/16 MHz × (TRDGRA0 - n - TRD0 + 1) × 2                                                                                           |
| $= 62.5 \text{ ns} \times (3198 - 1999 - 400 + 1) \times 2$                                                                                                              |
| High inactive level period: $125 \ \mu s = 1/16 \ MHz \times (n + 1)$                                                                                                    |
| $= 62.5 \text{ ns} \times (1999 + 1)$                                                                                                                                    |
| PWM waveform 2 counter-phase output: Pins TRDIOD0, TRDIOC1, TRDIOD1 (Note 1)                                                                                             |
| Low active level period: $100 \ \mu s = 1/16 \ MHz \times (n + 1 - TRD0)$                                                                                                |
| $= 62.5 \text{ ns} \times (1999 + 1 - 400)$                                                                                                                              |
| High inactive level period: $100 \ \mu s = 1/16 \ MHz \times (TRDGRA0 - n - TRD0 + 1) \times 2$                                                                          |
| $= 62.5 \text{ ns} \times (3198 - 1999 - 400 + 1) \times 2$                                                                                                              |
| Dead time (H): 25 $\mu$ s = 1/16 MHz × TRD0                                                                                                                              |
| $= 62.5 \text{ ns} \times 400$                                                                                                                                           |
| n: TRDGRB0 register setting value (PWM output 1)                                                                                                                         |
| TRDGRA1 register setting value (PWM output 2)                                                                                                                            |
| TRDGRB1 register setting value (PWM output 3)                                                                                                                            |
|                                                                                                                                                                          |

Note 1. In this sample code, the same signal is output.

Figure 4.2 shows PWM Waveform 2.



Figure 4.2 PWM Waveform 2



(3) PWM waveform 3

Normal-phase output: Low active level period (350 µs) Counter-phase output: High inactive level period (350 µs) After setting the buffer registers (registers TRDGRD0, TRDGRC1, and TRDGRD1) to 0000H, if the TRD0 and TRDGRA0 registers are compare matched, the levels below are output.

PWM waveform 3 normal-phase output: Pins TRDIOB0, TRDIOA1, TRDIOB1 <sup>(Note 1)</sup> Low active level period: 350 μs

PWM waveform 3 counter-phase output: Pins TRDIOD0, TRDIOC1, TRDIOD1 <sup>(Note 1)</sup> High inactive level period: 350 μs

Note 1. In this sample code, the same signal is output.

Figure 4.3 shows PWM Waveform 3.



Figure 4.3 PWM Waveform 3



(4) PWM waveform 4

Normal-phase output: High inactive level period (350 µs)

Counter-phase output: Low active level period (350 µs)

When the TRD1 register underflows after setting the value more than the TRDGRA0 register setting value to the buffer registers (registers TRDGRD0, TRDGRC1, and TRDGRD1), levels below are output.

PWM waveform 4 normal-phase output: Pins TRDIOB0, TRDIOA1, TRDIOB1 <sup>(Note 1)</sup> High inactive level period: 350 µs

PWM waveform 4 counter-phase output: Pins TRDIOD0, TRDIOC1, TRDIOD1 <sup>(Note 1)</sup> Low active level period: 350 μs

Note 1. In this sample code, the same signal is output.

Figure 4.4 shows PWM Waveform 4.



Figure 4.4 PWM Waveform 4



## 4.1.2 Timing Diagram

When the compare match interrupt is generated for registers TRD0 and TRDGRA0 for the 10th time, a buffer operation is used to switch the PWM waveform.

The figures below show timing diagrams for PWM waveform switching.



Figure 4.5 Switch Timing From PWM Waveform 1 to PWM Waveform 2





Figure 4.6 Switch Timing From PWM Waveform 2 to PWM Waveform 3





Figure 4.7 Switch Timing From PWM Waveform 3 to PWM Waveform 2





Figure 4.8 Switch Timing From PWM Waveform 2 to PWM Waveform 4





Figure 4.9 Switch Timing From PWM Waveform 4 to PWM Waveform 1



# 4.2 Option Byte Settings

Table 4.1 lists the Option Byte Settings. When necessary, set a value suited to the user system.

# Table 4.1 Option Byte Settings

| Address       | Setting Value | Contents                                                                    |
|---------------|---------------|-----------------------------------------------------------------------------|
| 000C0H/010C0H | 11101111B     | Watchdog timer operation is stopped (count is stopped after reset)          |
| 000C1H/010C1H | 01111111B     | LVD reset mode<br>Detection voltage: Rising edge 2.81 V/falling edge 2.75 V |
| 000C2H/010C2H | 11101001B     | Internal high-speed oscillation HS mode: 16 MHz                             |
| 000C3H/010C3H | 10000100B     | On-chip debugging enabled                                                   |

## 4.3 Constants

Table 4.2 lists the Constants Used in the Sample Code.

| Table 4.2 | Constants | Used in | the Sam | ple Code |
|-----------|-----------|---------|---------|----------|
|-----------|-----------|---------|---------|----------|

| Constant Name   | Setting Value | Contents                                                          |
|-----------------|---------------|-------------------------------------------------------------------|
| ACT_250us_100us | 0             | Waveform switch mode: PWM waveform $1 \rightarrow PWM$ waveform 2 |
| ACT_100us_LOUT  | 1             | Waveform switch mode: PWM waveform 2 $\rightarrow$ PWM waveform 3 |
| ACT_LOUT_100us  | 2             | Waveform switch mode: PWM waveform $3 \rightarrow PWM$ waveform 2 |
| ACT_100us_HOUT  | 3             | Waveform switch mode: PWM waveform $2 \rightarrow PWM$ waveform 4 |
| ACT_HOUT_250us  | 4             | Waveform switch mode: PWM waveform 4 $\rightarrow$ PWM waveform 1 |
| ACT_250us       | 0             | Register setting value index of PWM waveform 1                    |
| ACT_100us       | 1             | Register setting value index of PWM waveform 2                    |
| ACT_HOUT        | 2             | Register setting value index of PWM waveform 4                    |
| ACT_LOUT        | 3             | Register setting value index of PWM waveform 3                    |

# 4.4 Variables

Table 4.3 lists the Global Variables and Table 4.4 lists the const Variable.

#### Table 4.3 Global Variables

| Туре    | Variable Name     | Contents             | Function Used       |
|---------|-------------------|----------------------|---------------------|
| uint8_t | g_int_cnt         | Interrupt counter    | r_tmr_rd0_interrupt |
| uint8_t | g_output_chg_mode | Waveform switch mode | r_tmr_rd0_interrupt |

# Table 4.4 const Variable

| Туре           | Variable Name           | Contents                         | Function Used       |
|----------------|-------------------------|----------------------------------|---------------------|
| uint16_t const | TRDGRB0_VALU<br>E_TBL[] | Active level setting value table | r_tmr_rd0_interrupt |



## 4.5 Functions

Table 4.5 lists the Functions.

## Table 4.5 Functions

| Function Name       | Outline                                 |
|---------------------|-----------------------------------------|
| hdwinit             | Initial setting                         |
| R_Systeminit        | Initial setting of peripheral functions |
| R_CGC_Create        | Initial setting of CPU                  |
| R_TMR_RD0_Create    | Initial setting of timer RD             |
| main                | Main processing                         |
| R_TMR_RD0_Start     | Timer RD count start setting            |
| r_tmr_rd0_interrupt | Timer RD0 interrupt                     |

# 4.6 **Function Specifications**

The following tables list the sample code function specifications.

| Outline      | Initial setting                                      |
|--------------|------------------------------------------------------|
| Header       | None                                                 |
| Declaration  | void hdwinit(void)                                   |
| Description  | Perform the initial setting of peripheral functions. |
| Argument     | None                                                 |
| Return Value | None                                                 |

| R_Systeminit |                                                                            |
|--------------|----------------------------------------------------------------------------|
| Outline      | Initial setting of peripheral functions                                    |
| Header       | None                                                                       |
| Declaration  | void R_Systeminit(void)                                                    |
| Description  | Perform the initial setting of peripheral functions used in this document. |
| Argument     | None                                                                       |
| Return Value | None                                                                       |

| R_CGC_Create |                                         |
|--------------|-----------------------------------------|
| Outline      | Initial setting of CPU                  |
| Header       | None                                    |
| Declaration  | void R_CGC_Create(void)                 |
| Description  | Perform the initial setting of the CPU. |
| Argument     | None                                    |
| Return Value | None                                    |
|              |                                         |



| Initial setting of timer RD                                            |
|------------------------------------------------------------------------|
| None                                                                   |
| void R_TMR_RD0_Create(void)                                            |
| Perform the initial setting to use timer RD in complementary PWM mode. |
| None                                                                   |
| None                                                                   |
|                                                                        |

| main         |                          |
|--------------|--------------------------|
| Outline      | Main processing          |
| Header       | None                     |
| Declaration  | void main(void)          |
| Description  | Perform main processing. |
| Argument     | None                     |
| Return Value | None                     |

| R_TMR_RD0_S |
|-------------|
|-------------|

| Outline      | Timer RD count start setting          |
|--------------|---------------------------------------|
| Header       | None                                  |
| Declaration  | <pre>void timer_rd0_start(void)</pre> |
| Description  | Perform timer RD count start setting. |
| Argument     | None                                  |
| Return Value | None                                  |
|              |                                       |

| r_tmr_rd0_interrupt |                                                                                          |
|---------------------|------------------------------------------------------------------------------------------|
| Outline             | Timer RD0 interrupt                                                                      |
| Header              | None                                                                                     |
| Declaration         | void r_tmr_rd0_interrupt(void)                                                           |
| Description         | <ul> <li>Perform timer RD0 interrupt service routine.</li> </ul>                         |
|                     | <ul> <li>When the 10th interrupt is generated, set the buffer register value.</li> </ul> |
| Argument            | None                                                                                     |
| Return Value        | None                                                                                     |



# 4.7 Flowcharts

## 4.7.1 Overall Flowchart

Figure 4.10 shows the Overall Flowchart.



## Figure 4.10 Overall Flowchart

Note: Startup routine is executed before and after the initialization function.

## 4.7.2 Initial Setting

Figure 4.11 shows the Initial Setting.



Figure 4.11 Initial Setting



# 4.7.3 Initial Setting of Peripheral Functions

Figure 4.12 shows the Initial Setting of Peripheral Functions.



Figure 4.12 Initial Setting of Peripheral Functions

#### 4.7.4 Initial Setting of I/O Port

Figure 4.13 shows the Initial Setting of Peripheral Functions.



Figure 4.13 Initial Setting of I/O Port

- Note: Refer to the section entitled "Flowcharts" in RL78/G13 Initialization Application Note (R01AN2575EJ0100) for the configuration of the unused ports.
- $\label{eq:caution: Caution: Provide proper treatment for unused pins so that their electrical specifications are observed. Connect each of any unused input-only ports to V_{DD} or V_{SS}$  via a separate resistor.



## 4.7.5 Initial Setting of the CPU

Figure 4.14 shows the Initial Setting of the CPU.



Figure 4.14 Initial Setting of the CPU



## 4.7.6 Initial Setting of Timer RD

Figure 4.15 and Figure 4.16 show the Initial Setting of Timer RD.









Figure 4.16 Initial Setting of Timer RD (2/2)



## Enable providing a clock to timer RD.

• Peripheral Enable Register 1 (PER1)

Enable providing a clock to timer RD.

| Symbol        | 7     | 6     | 5     | 4      | 3     | 2 | 1 | 0      |
|---------------|-------|-------|-------|--------|-------|---|---|--------|
| PER1          | DACEN | TRGEN | CMPEN | TRD0EN | DTCEN | 0 | 0 | TRJ0EN |
| Setting Value | х     | x     | х     | 1      | x     | — | — | х      |

#### Bit 4

| TRD0EN | Control of timer RD input clock supply                                                                                               |  |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0      | <ul><li>Stops input clock supply.</li><li>SFR used by timer RD cannot be written.</li><li>Timer RD is in the reset status.</li></ul> |  |  |
| 1      | <ul><li>Enables input clock supply.</li><li>SFR used by timer RD can be read and written.</li></ul>                                  |  |  |

#### Stop the timer RD count.

• Timer RD Mode Register (TRDSTR) Stop the timer RD count.

| Symbol        | 7 | 6 | 5 | 4 | 3     | 2     | 1       | 0       |
|---------------|---|---|---|---|-------|-------|---------|---------|
| TRDSTR        | — | — |   |   | CSEL1 | CSEL0 | TSTART1 | TSTART0 |
| Setting Value | — | _ | _ | _ |       |       | 0       | 0       |

Bit 3

| CSEL1 | TRD1 count operation select                               |  |  |  |  |  |
|-------|-----------------------------------------------------------|--|--|--|--|--|
| 0     | Count stops at compare match with TRDGRA1 register        |  |  |  |  |  |
| 1     | Count continues after compare match with TRDGRA1 register |  |  |  |  |  |

Bit 2

| CSEL0 | TRD0 count operation select                               |  |  |  |  |  |
|-------|-----------------------------------------------------------|--|--|--|--|--|
| 0     | Count stops at compare match with TRDGRA0 register        |  |  |  |  |  |
| 1     | Count continues after compare match with TRDGRA0 register |  |  |  |  |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits



Bit 1

| TSTART1 | TRD1 count start flag |
|---------|-----------------------|
| 0       | Count stops           |
| 1       | Count starts          |

Bit 0

| TSTART0 | TRD0 count start flag |
|---------|-----------------------|
| 0       | Count stops           |
| 1       | Count starts          |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits x: Bits not used in this application; blank spaces: bits that do not change; —: reserved bits or bits that have nothing assigned.



#### Disable the timer RD interrupt.

• Interrupt Mask Flag Register (MK2H)

Disable INTTRD0 and INTTRD1 interrupts.

| Symbol        | 7                           | 6       | 5 | 4                 | 3              | 2      | 1      | 0               |
|---------------|-----------------------------|---------|---|-------------------|----------------|--------|--------|-----------------|
| MK2H          | FLMK                        | IICAMK1 | 1 | SREMK3<br>TMMK13H | TRGMK          | TRDMK1 | TRDMK0 | PMK11<br>CMPMK1 |
| Setting Value | х                           | х       |   | x                 | х              | 1      | 1      | х               |
| Bit 2         |                             |         |   |                   |                |        |        |                 |
| TRDMK1        |                             |         |   | Interrupt serv    | vicing control |        |        |                 |
| 0             | Interrupt servicing enabled |         |   |                   |                |        |        |                 |

Bit 1

1

| TRDMK0 | Interrupt servicing control  |  |  |  |  |
|--------|------------------------------|--|--|--|--|
| 0      | Interrupt servicing enabled  |  |  |  |  |
| 1      | Interrupt servicing disabled |  |  |  |  |

• Interrupt Request Flag Register (IF2H)

Clear the INTTRD0 interrupt request flag and INTTRD1 interrupt request flag.

Interrupt servicing disabled

| Symbol        | 7    | 6       | 5 | 4                 | 3     | 2      | 1      | 0               |
|---------------|------|---------|---|-------------------|-------|--------|--------|-----------------|
| IF2H          | FLIF | IICAIF1 | 0 | SREIF3<br>TMIF13H | TRGIF | TRDIF1 | TRDIF0 | PIF11<br>CMPIF1 |
| Setting Value | х    | х       |   | х                 | х     | 0      | 0      | x               |

Bit 2

| TRDIF1 | Interrupt request flag                                   |  |  |  |  |  |
|--------|----------------------------------------------------------|--|--|--|--|--|
| 0      | No interrupt request signal is generated                 |  |  |  |  |  |
| 1      | Interrupt request is generated, interrupt request status |  |  |  |  |  |

Bit 1

| TRDIF0 | Interrupt request flag                                   |  |  |  |  |  |
|--------|----------------------------------------------------------|--|--|--|--|--|
| 0      | No interrupt request signal is generated                 |  |  |  |  |  |
| 1      | Interrupt request is generated, interrupt request status |  |  |  |  |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



Set the timer RD interrupt priority level.

• Priority Specification Flag Registers (PR02H and PR12H)

Set to level 3 (low priority).

| Symbol        | 7     | 6        | 5 | 4                   | 3      | 2       | 1       | 0                 |
|---------------|-------|----------|---|---------------------|--------|---------|---------|-------------------|
| PR02H         | FLPR0 | IICAPR01 | 1 | SREPR03<br>TMPR013H | TRGPR0 | TRDPR01 | TRDPR00 | PPR011<br>CMPPR01 |
| Setting Value | х     | x        |   | х                   | х      | х       | 1       | х                 |
|               |       |          |   |                     |        |         |         |                   |
| Symbol        | 7     | 6        | 5 | 4                   | 3      | 2       | 1       | 0                 |
| PR12H         | FLPR1 | IICAPR11 | 1 | SREPR13<br>TMPR113H | TRGPR1 | TRDPR11 | TRDPR10 | PPR111<br>CMPPR11 |
| Setting Value | х     | х        |   | х                   | х      | х       | 1       | х                 |

| TRDPR10 | TRDPR00 | Priority level selection              |  |  |  |  |  |
|---------|---------|---------------------------------------|--|--|--|--|--|
| 0       | 0       | Specify level 0 (high priority level) |  |  |  |  |  |
| 0       | 1       | Specify level 1                       |  |  |  |  |  |
| 1       | 0       | Specify level 2                       |  |  |  |  |  |
| 1       | 1       | Specify level 3 (low priority level)  |  |  |  |  |  |

#### Set timer RD mode register.

• Timer RD Mode Register (TRDMR)

Use registers TRDGRD0, TRDGRC1, and TRDGRD1 as the buffer registers.

| Symbol        | 7    | 6    | 5    | 4    | 3 | 2 | 1 | 0    |
|---------------|------|------|------|------|---|---|---|------|
| TRDMR         | BFD1 | BFC1 | BFD0 | BFC0 | — | _ | _ | SYNC |
| Setting Value | 1    | 1    | 1    | 0    | — | — | — | 0    |

#### Bit 7

| BFD1 | TRDGRD1 register function select     |  |  |  |
|------|--------------------------------------|--|--|--|
| 0    | General register                     |  |  |  |
| 1    | Buffer register for TRDGRB1 register |  |  |  |

#### Bit 6

| BFC1 | TRDGRC1 register function select     |  |  |  |
|------|--------------------------------------|--|--|--|
| 0    | General register                     |  |  |  |
| 1    | Buffer register for TRDGRA1 register |  |  |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits



Bit 5

| BFD0 | TRDGRD0 register function select     |  |
|------|--------------------------------------|--|
| 0    | General register                     |  |
| 1    | Buffer register for TRDGRB0 register |  |

Bit 4

| BFC0                                | TRDGRC0 register function select     |  |  |  |
|-------------------------------------|--------------------------------------|--|--|--|
| 0                                   | General register                     |  |  |  |
| 1                                   | Buffer register for TRDGRA0 register |  |  |  |
| Set to 0 in complementary PWM mode. |                                      |  |  |  |

Bit 0

| SYNC | Timer RD synchronous                |  |  |  |
|------|-------------------------------------|--|--|--|
| 0    | TRD0 and TRD1 operate independently |  |  |  |
| 1    | TRD0 and TRD1 operate synchronously |  |  |  |

Set to 0 in complementary PWM mode.

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



## Set the timer RD function control register.

• Timer RD Function Control Register (TRDFCR)

Use normal-phase output level, counter-phase output level, and combination mode.

| Symbol        | 7    | 6        | 5 | 4                         | 3    | 2    | 1     | 0    |
|---------------|------|----------|---|---------------------------|------|------|-------|------|
| TRDFCR        | PWM3 | STCLK    | 0 | 0                         | OLS1 | OLS0 | CMD1  | CMD0 |
| Setting Value | х    | х        |   |                           | 0    | 0    | 1     | 0    |
| Bit 3         |      |          |   |                           |      |      |       |      |
| OLS1          |      | (in rese |   | unter-phase<br>is PWM mod |      |      | mode) |      |

|                      | (in reset synchronous P)        |
|----------------------|---------------------------------|
| • In react eventered | aug and complementary DWM modes |

In reset synchronous and complementary PWM modes, 0: High initial output and low active level

1: Low initial output and high active level

• Disabled in timer and PWM3 modes.

#### Bit 2

| OLS0                                      | Normal-phase output level select<br>(in reset synchronous PWM mode or complementary PWM mode)                 |  |  |  |  |  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0: High initial out<br>1: Low initial out | nous and complementary PWM modes,<br>put and low active level<br>out and high active level<br>and PWM3 modes. |  |  |  |  |  |

#### Bits 1 and 0

| CMD1                                                                                                                                                                                                    | CMD0                         | Combination mode select                                                                                                                                                                                                       |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| <ul> <li>In timer and PWM3 modes, set to 00B (timer mode or PWM3 mode).</li> <li>In reset synchronous PWM mode, set to 01B (reset synchronous PWM mode).</li> <li>In complementary PWM mode,</li> </ul> |                              |                                                                                                                                                                                                                               |  |  |  |  |
| 1 1: (<br>                                                                                                                                                                                              | Complementar<br>Complementar | by PWM mode (transfer from the buffer register to the general register when TRD1 underflows)<br>by PWM mode (transfer from the buffer register to the general register at compare match<br>ters TRD0 and TRDGRA0)<br>not set. |  |  |  |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



Disable pulse forced cut-off.

• Timer RD Digital Filter Function Select Register 0 (TRDDF0)

Disable pulse forced cut-off of pins TRDIOA0, TRDIOB0, TRDIOC0, and TRDIOD0.

| Symbol        | 7     | 6     | 5     | 4     | 3   | 2   | 1   | 0   |
|---------------|-------|-------|-------|-------|-----|-----|-----|-----|
| TRDDF0        | DFCK1 | DFCK0 | PENB1 | PENB0 | DFD | DFC | DFB | DFA |
| Setting Value | 0     | 0     | 0     | 0     | 0   | 0   | 0   | 0   |
|               |       |       |       |       |     |     |     |     |

Bits 7 and 6

| DFCK1 | DFCK0 | TRDIOA0 pin pulse forced cutoff control                                                                                  |
|-------|-------|--------------------------------------------------------------------------------------------------------------------------|
| 0     | 0     | Forced cutoff disabled                                                                                                   |
| 0     | 1     | High-impedance output                                                                                                    |
| 1     | 0     | Low output                                                                                                               |
| 1     | 1     | High output                                                                                                              |
|       |       | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these swhile the count is stopped. |

Bits 5 and 4

| PENB1 | PENB0 | TRDIOB0 pin pulse forced cutoff control                                                                                   |
|-------|-------|---------------------------------------------------------------------------------------------------------------------------|
| 0     | 0     | Forced cutoff disabled                                                                                                    |
| 0     | 1     | High-impedance output                                                                                                     |
| 1     | 0     | Low output                                                                                                                |
| 1     | 1     | High output                                                                                                               |
|       |       | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these s while the count is stopped. |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits



| Bits 3 and 2 |  |
|--------------|--|
|--------------|--|

| Bite e ana E |     |                                                                                                                          |
|--------------|-----|--------------------------------------------------------------------------------------------------------------------------|
| DFD          | DFC | TRDIOC0 pin pulse forced cutoff control                                                                                  |
| 0            | 0   | Forced cutoff disabled                                                                                                   |
| 0            | 1   | High-impedance output                                                                                                    |
| 1            | 0   | Low output                                                                                                               |
| 1            | 1   | High output                                                                                                              |
|              |     | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these swhile the count is stopped. |

#### Bits 1 and 0

| DFB | DFA | TRDIOD0 pin pulse forced cutoff control                                                                                 |  |  |  |  |  |  |  |
|-----|-----|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 0   | 0   | Forced cutoff disabled                                                                                                  |  |  |  |  |  |  |  |
| 0   | 1   | High-impedance output                                                                                                   |  |  |  |  |  |  |  |
| 1   | 0   | Low output                                                                                                              |  |  |  |  |  |  |  |
| 1   | 1   | output                                                                                                                  |  |  |  |  |  |  |  |
|     |     | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these while the count is stopped. |  |  |  |  |  |  |  |

• Timer RD Digital Filter Function Select Register 0 (TRDDF1) Disable pulse forced cut-off of pins TRDIOA1, TRDIOB1, TRDIOC1, and TRDIOD1.

| Symbol        | 7     | 6     | 5     | 4     | 3   | 2   | 1   | 0   |
|---------------|-------|-------|-------|-------|-----|-----|-----|-----|
| TRDDF1        | DFCK1 | DFCK0 | PENB1 | PENB0 | DFD | DFC | DFB | DFA |
| Setting Value | 0     | 0     | 0     | 0     | 0   | 0   | 0   | 0   |

Bits 7 and 6

| DFCK1 | DFCK0 | TRDIOA0 pin pulse forced cutoff control                                                                                  |  |  |  |  |  |  |  |
|-------|-------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 0     | 0     | Forced cutoff disabled                                                                                                   |  |  |  |  |  |  |  |
| 0     | 1     | High-impedance output                                                                                                    |  |  |  |  |  |  |  |
| 1     | 0     | Low output                                                                                                               |  |  |  |  |  |  |  |
| 1     | 1     | n output                                                                                                                 |  |  |  |  |  |  |  |
|       |       | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these swhile the count is stopped. |  |  |  |  |  |  |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



| Bits 5 and 4 |  |
|--------------|--|
|--------------|--|

| PENB1 | PENB0 | TRDIOB1 pin pulse forced cutoff control                                                                                 |  |  |  |  |  |  |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0     | 0     | Forced cutoff disabled                                                                                                  |  |  |  |  |  |  |
| 0     | 1     | High-impedance output                                                                                                   |  |  |  |  |  |  |
| 1     | 0     | Low output                                                                                                              |  |  |  |  |  |  |
| 1     | 1     | output                                                                                                                  |  |  |  |  |  |  |
|       |       | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these while the count is stopped. |  |  |  |  |  |  |

#### Bits 3 and 2

| DFD | DFC | TRDIOC1 pin pulse forced cutoff control                                                                                  |  |  |  |  |  |  |
|-----|-----|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0   | 0   | Forced cutoff disabled                                                                                                   |  |  |  |  |  |  |
| 0   | 1   | High-impedance output                                                                                                    |  |  |  |  |  |  |
| 1   | 0   | Low output                                                                                                               |  |  |  |  |  |  |
| 1   | 1   | h output                                                                                                                 |  |  |  |  |  |  |
|     |     | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these swhile the count is stopped. |  |  |  |  |  |  |

| Bits 1 and 0 |     |                                                                                                                          |
|--------------|-----|--------------------------------------------------------------------------------------------------------------------------|
| DFB          | DFA | TRDIOD1 pin pulse forced cutoff control                                                                                  |
| 0            | 0   | Forced cutoff disabled                                                                                                   |
| 0            | 1   | High-impedance output                                                                                                    |
| 1            | 0   | Low output                                                                                                               |
| 1            | 1   | High output                                                                                                              |
|              |     | ed cutoff disabled) if the corresponding pin is not used as a timer RD output port in these swhile the count is stopped. |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



Set timer RD output.

• Timer RD Output Master Enable Register 1 (TRDOER1)

Disable TRDIOA0 pin output, and enable output of pins TRDIOB0, TRDIOC0, TRDIOD0, TRDIOA1, TRDIOB1, TRDIOC1, and TRDIOD1.

| Symbol        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| TRDOER1       | ED1 | EC1 | EB1 | EA1 | ED0 | EC0 | EB0 | EA0 |
| Setting Value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

Bit 7

| ED1 | TRDIOD1 output disable                                  |
|-----|---------------------------------------------------------|
| 0   | Output enabled                                          |
| 1   | Output disabled (TRDIOD1 pin functions as an I/O port.) |

Bit 6

| EC1 | TRDIOC1 output disable                                  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|
| 0   | Output enabled                                          |  |  |  |
| 1   | Output disabled (TRDIOC1 pin functions as an I/O port.) |  |  |  |

#### Bit 5

| EB1 | TRDIOB1 output disable                                  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|
| 0   | put enabled                                             |  |  |  |
| 1   | Output disabled (TRDIOB1 pin functions as an I/O port.) |  |  |  |

Bit 4

| EA1 | TRDIOA1 output disable                                  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|
| 0   | Output enabled                                          |  |  |  |
| 1   | Output disabled (TRDIOA1 pin functions as an I/O port.) |  |  |  |

Bit 3

| ED0 | TRDIOD0 output disable                                  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|
| 0   | utput enabled                                           |  |  |  |
| 1   | Output disabled (TRDIOD0 pin functions as an I/O port.) |  |  |  |

Bit 2

| EC0 | TRDIOC0 output disable                                  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|
| 0   | tput enabled                                            |  |  |  |
| 1   | Output disabled (TRDIOC0 pin functions as an I/O port.) |  |  |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits



Bit 1

| EB0 | TRDIOB0 output disable                                  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|
| 0   | Dutput enabled                                          |  |  |  |
| 1   | Output disabled (TRDIOB0 pin functions as an I/O port.) |  |  |  |

Bit 0

| EA0 | TRDIOA0 output disable                                  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|
| 0   | Output enabled                                          |  |  |  |
| 1   | Output disabled (TRDIOA0 pin functions as an I/O port.) |  |  |  |

Set to 1 in complementary PWM mode

Set the timer RD count source.

• Timer RD Control Register 0 (TRDCR0)

Set fCLK to the count source of timer RD0.

| Symbol        | 7     | 6     | 5     | 4     | 3     | 2    | 1    | 0    |
|---------------|-------|-------|-------|-------|-------|------|------|------|
| TRDCR0        | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TCK2 | TCK1 | TCK0 |
| Setting Value | х     | х     | х     | х     | х     | 0    | 0    | 0    |

#### Bits 2 and 0

| TCK2 | TCK1 | TCK0 | Count source select |
|------|------|------|---------------------|
| 0    | 0    | 0    | fclk, fhoco         |
| 0    | 0    | 1    | fclk/2              |
| 0    | 1    | 0    | fclk/4              |
| 0    | 1    | 1    | fclk/8              |
| 1    | 0    | 0    | fclk/32             |
| 1    | 0    | 1    | TRDCLK input        |
| 1    | 1    | 0    | Do not set.         |
| 1    | 1    | 1    | Do not set.         |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



Set the compare match interrupt.

• Timer RD Interrupt Enable Register 0 (TRDIER0)

Enable the interrupt (IMIA) by the IMFA bit.

| Symbol        | 7 | 6 | 5 | 4    | 3     | 2     | 1     | 0     |
|---------------|---|---|---|------|-------|-------|-------|-------|
| TRDIER0       | _ | _ |   | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| Setting Value | — | _ |   | 0    | 0     | 0     | 0     | 1     |
|               |   |   |   |      |       |       |       |       |

Bit 4

| OVIE | Overflow/underflow interrupt enable          |  |  |  |
|------|----------------------------------------------|--|--|--|
| 0    | Interrupt (OVI) by bits OVF and UDF disabled |  |  |  |
| 1    | Interrupt (OVI) by bits OVF and UDF enabled  |  |  |  |

#### Bit 3

| IMIED | Input capture/compare match interrupt enable D |  |  |  |  |
|-------|------------------------------------------------|--|--|--|--|
| 0     | Interrupt (IMID) by the IMFD bit is disabled   |  |  |  |  |
| 1     | Interrupt (IMID) by the IMFD bit is enabled    |  |  |  |  |

#### Bit 2

| IMIEC | Input capture/compare match interrupt enable C |  |
|-------|------------------------------------------------|--|
| 0     | Interrupt (IMIC) by the IMFC bit is disabled   |  |
| 1     | Interrupt (IMIC) by the IMFC bit is enabled    |  |

Bit 1

|   | IMIEB | Input capture/compare match interrupt enable B |  |
|---|-------|------------------------------------------------|--|
| ſ | 0     | Interrupt (IMIB) by the IMFB bit is disabled   |  |
|   | 1     | Interrupt (IMIB) by the IMFB bit is enabled    |  |

#### Bit 0

| IMIEA | Input capture/compare match interrupt enable A |  |
|-------|------------------------------------------------|--|
| 0     | Interrupt (IMIA) by the IMFA bit is disabled   |  |
| 1     | Interrupt (IMIA) by the IMFA bit is enabled    |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



• Timer RD Interrupt Enable Register 1 (TRDIER1) Disable the timer RD1 interrupt.

| Symbol        | 7 | 6 | 5 | 4    | 3     | 2     | 1     | 0     |
|---------------|---|---|---|------|-------|-------|-------|-------|
| TRDIER1       | _ | — | — | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| Setting Value | _ | _ | _ | 0    | 0     | 0     | 0     | 0     |

Bit 4

| OVIE | Overflow/underflow interrupt enable          |  |
|------|----------------------------------------------|--|
| 0    | Interrupt (OVI) by bits OVF and UDF disabled |  |
| 1    | Interrupt (OVI) by bits OVF and UDF enabled  |  |

#### Bit 3

| IMIED | Input capture/compare match interrupt enable D |  |
|-------|------------------------------------------------|--|
| 0     | Interrupt (IMID) by the IMFD bit is disabled   |  |
| 1     | Interrupt (IMID) by the IMFD bit is enabled    |  |

#### Bit 2

| IMIEC | Input capture/compare match interrupt enable C |  |
|-------|------------------------------------------------|--|
| 0     | Interrupt (IMIC) by the IMFC bit is disabled   |  |
| 1     | Interrupt (IMIC) by the IMFC bit is enabled    |  |

#### Bit 1

| IMIEB | Input capture/compare match interrupt enable B |  |
|-------|------------------------------------------------|--|
| 0     | Interrupt (IMIB) by the IMFB bit is disabled   |  |
| 1     | Interrupt (IMIB) by the IMFB bit is enabled    |  |

#### Bit 0

| IMIEA | Input capture/compare match interrupt enable A |  |
|-------|------------------------------------------------|--|
| 0     | Interrupt (IMIA) by the IMFA bit is disabled   |  |
| 1     | Interrupt (IMIA) by the IMFA bit is enabled    |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits


Set the TRDIOC0 pin output level.

- Timer RD Output Control Register 0 (TRDOCR)
- Set low for initial output of the TRDIOC0 pin.

| Symbol           | 7                                        | 6           | 5          | 4      | 3    | 2    | 1    | 0    |  |  |
|------------------|------------------------------------------|-------------|------------|--------|------|------|------|------|--|--|
| TRDOCR           | TOD1                                     | TOC1        | TOB1       | TOA1   | TOD0 | TOC0 | TOB0 | TOA0 |  |  |
| Setting Value    | х                                        | х           | х          | х      | х    | 0    | х    | х    |  |  |
| Bit 2            |                                          |             |            |        |      |      |      |      |  |  |
| TOC0             | TOC0 TRDIOC0 initial output level select |             |            |        |      |      |      |      |  |  |
| 0                | 0 Initial output is not active level     |             |            |        |      |      |      |      |  |  |
| 1                | 1 Initial output is active level         |             |            |        |      |      |      |      |  |  |
| Enabled in reset | synchronous a                            | and complem | entary PWM | modes. |      |      |      |      |  |  |
| <b>P</b>         |                                          |             |            |        |      |      |      |      |  |  |

#### Set dead time.

• Timer RD Counter 0 (TRD0) Set dead time to 25 µs.

| Symbol        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|---------------|----|----|----|----|----|----|---|---|
| TRD0          | —  |    |    | _  | —  | —  | — | — |
| Setting Value | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 1 |
| Symbol        | 7  | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| TRD0          | —  | —  | _  | _  | —  | —  | — | — |
| Setting Value | 1  | 0  | 0  | 1  | 0  | 0  | 0 | 0 |

| _            | Function                                                                                                                                                                     | Setting Range  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Bits 15 to 0 | Dead time must be set.<br>Count the count source. Count operation is incremented or decremented.<br>When an overflow occurs, the OVF bit in the TRDSR0 register is set to 1. | 0001H to FFFFH |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



Set the PWM period.

| • | Timer RD General Register A0 (TRDGRA0) |
|---|----------------------------------------|
|   | Set the PWM period to 350 µs.          |

| Symbol        | 15 | 14 | 13       | 12 | 11 | 10 | 9 | 8 |
|---------------|----|----|----------|----|----|----|---|---|
| TRDGRA0       | —  |    |          |    |    |    |   | — |
| Setting Value | 0  | 0  | 0        | 0  | 1  | 1  | 0 | 0 |
| Symbol        | 7  | 6  | 5        | 4  | 3  | 2  | 1 | 0 |
| TRDGRA0       | —  |    |          |    |    |    |   | — |
| Setting Value | 0  | 1  | 1        | 1  | 1  | 1  | 1 | 0 |
| <b></b>       |    |    | <b>–</b> |    |    |    |   |   |

| —            | Function                                                            | Setting Range  |
|--------------|---------------------------------------------------------------------|----------------|
| Bits 15 to 0 | See Table 4.6 General Register Functions in Complementary PWM Mode. | 0000H to FFFFH |

#### Set the PWM output changing point.

• Timer RD General Register B0 (TRDGRB0)

Set this register after 50  $\mu$ s from the count start to change the output of PWM output 1.

| Symbol        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|---------------|----|----|----|----|----|----|---|---|
| TRDGRB0       | —  | —  |    |    | _  |    |   | — |
| Setting Value | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1 |
| Symbol        | 7  | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| TRDGRB0       | —  | —  | —  | —  | —  | —  | — | — |
| Setting Value | 0  | 0  | 0  | 1  | 1  | 1  | 1 | 1 |

| _            | Function                                                            | Setting Range  |
|--------------|---------------------------------------------------------------------|----------------|
| Bits 15 to 0 | See Table 4.6 General Register Functions in Complementary PWM Mode. | 0000H to FFFFH |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



#### • Timer RD General Register A1 (TRDGRA1)

Set this register after 50  $\mu$ s from the count start to change the output of PWM output 2.

| Symbol        | 15       | 14 | 13       | 12       | 11 | 10 | 9         | 8    |
|---------------|----------|----|----------|----------|----|----|-----------|------|
| TRDGRA1       |          |    |          |          | _  |    | —         | _    |
| Setting Value | 0        | 0  | 0        | 0        | 0  | 0  | 1         | 1    |
|               |          |    |          |          |    |    |           |      |
| Symbol        | 7        | 6  | 5        | 4        | 3  | 2  | 1         | 0    |
| TRDGRA1       | —        | —  | —        | _        | _  | —  | —         | —    |
| Setting Value | 0        | 0  | 0        | 1        | 1  | 1  | 1         | 1    |
|               |          | ,  | ,        | ,        | ,  |    | ,         |      |
| _             | <u>.</u> |    | Functior | <u>.</u> |    |    | Setting R | ange |

| Bits 15 to 0 See Table 4.6 General Register Functions in Complementary PWM Mode. 0000H to FFFH |              |                                                                     | 999 -          |
|------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------|----------------|
|                                                                                                | Bits 15 to 0 | See Table 4.6 General Register Functions in Complementary PWM Mode. | 0000H to FFFFH |

## • Timer RD General Register B1 (TRDGRB1)

Set this register after 50  $\mu$ s from the count start to change the output of PWM output 3.

| Symbol        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|---------------|----|----|----|----|----|----|---|---|
| TRDGRB1       | —  | —  |    |    | _  | —  | _ | — |
| Setting Value | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1 |
|               | _  | 0  | _  |    | 0  | 0  |   |   |
| Symbol        | 1  | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| TRDGRB1       | —  | —  |    |    |    |    |   | — |
| Setting Value | 0  | 0  | 0  | 1  | 1  | 1  | 1 | 1 |

| —            | Function                                                            | Setting Range  |
|--------------|---------------------------------------------------------------------|----------------|
| Bits 15 to 0 | See Table 4.6 General Register Functions in Complementary PWM Mode. | 0000H to FFFFH |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



Bits 15 to 0

Set the buffer register.

• Timer RD General Register D0 (TRDGRD0)

Set 31FH to the buffer register of the TRDGRB0 register (TRDGRD0).

| Symbol        | 15                                                                              | 14 | 13 | 12 | 11    | 10    | 9 | 8 |
|---------------|---------------------------------------------------------------------------------|----|----|----|-------|-------|---|---|
| TRDGRD0       | —                                                                               |    |    |    | _     |       | _ | — |
| Setting Value | 0                                                                               | 0  | 0  | 0  | 0     | 0     | 1 | 1 |
| Symbol        | 7                                                                               | 6  | 5  | 4  | 3     | 2     | 1 | 0 |
| TRDGRD0       | —                                                                               |    |    |    | _     |       | _ | — |
| Setting Value | 0                                                                               | 0  | 0  | 1  | 1     | 1     | 1 | 1 |
|               |                                                                                 |    |    |    |       |       |   |   |
| —             | Function Setting Range                                                          |    |    |    | lange |       |   |   |
| Bits 15 to 0  | See Table 4.6 General Register Functions in Complementary PWM Mode. 0000H to Fi |    |    |    |       | FFFFH |   |   |

• Timer RD General Register C1 (TRDGRC1) Set 31FH to the buffer register of the TRDGRA1 register (TRDGRC1).

| Symbol        | 15              | 14 | 13 | 12 | 11 | 10        | 9     | 8 |
|---------------|-----------------|----|----|----|----|-----------|-------|---|
| TRDGRC1       | —               |    |    |    | _  |           | —     | — |
| Setting Value | 0               | 0  | 0  | 0  | 0  | 0         | 1     | 1 |
|               |                 |    |    |    |    |           |       |   |
| Symbol        | 7               | 6  | 5  | 4  | 3  | 2         | 1     | 0 |
| TRDGRC1       | —               |    |    |    | _  |           | —     | — |
| Setting Value | 0               | 0  | 0  | 1  | 1  | 1         | 1     | 1 |
|               |                 |    |    |    |    |           |       |   |
| _             | Function Settin |    |    |    |    | Setting R | lange |   |

See Table 4.6 General Register Functions in Complementary PWM Mode.

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits

x: Bits not used in this application; blank spaces: bits that do not change; —: reserved bits or bits that have nothing assigned



0000H to FFFFH

#### • Timer RD General Register D1 (TRDGRD1) Set 31FH to the buffer register of the TRDGRB1 register (TRDGRD1).

| Symbol        | 15          | 14 | 13 | 12 | 11 | 10        | 9     | 8 |
|---------------|-------------|----|----|----|----|-----------|-------|---|
| TRDGRD1       | —           | —  | —  |    |    |           | —     | — |
| Setting Value | 0           | 0  | 0  | 0  | 0  | 0         | 1     | 1 |
|               |             |    |    |    |    |           |       |   |
| Symbol        | 7           | 6  | 5  | 4  | 3  | 2         | 1     | 0 |
| TRDGRD1       | —           | —  | —  |    |    |           | —     | — |
| Setting Value | 0           | 0  | 0  | 1  | 1  | 1         | 1     | 1 |
|               |             |    |    |    |    |           |       |   |
|               | Function Se |    |    |    |    | Setting R | Range |   |

| —            | Function                                                            | Setting Range  |
|--------------|---------------------------------------------------------------------|----------------|
| Bits 15 to 0 | See Table 4.6 General Register Functions in Complementary PWM Mode. | 0000H to FFFFH |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



#### Table 4.6 General Register Functions in Complementary PWM Mode

| Register       | Setting  | Register Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PWM Output Pin      |
|----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
|                |          | General register. Set the PWM period at initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |
|                |          | Setting range: ≥ Value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | (TRDIOC0, output    |
| TRDGRA0        | _        | EFFFh - value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | inverted every half |
| INDONAU        |          | Do not write to this register when bits TSTART0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | period)             |
|                |          | and TSTART1 in the TRDSTR register are set to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ponody              |
|                |          | (count starts).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | General register. Set the changing point of PWM1 output at                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
|                |          | initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | Setting range: ≥ Value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
| TRDGRB0        | —        | ≤ Value set in TRDGRA0 register - value set in<br>TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | TRDIOB0<br>TRDIOD0  |
|                |          | TRD0 register<br>Do not write to this register when bits TSTART0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | INDIODO             |
|                |          | and TSTART1 in the TRDSTR register are set to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | (count starts).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | General register. Set the changing point of PWM2 output at                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
|                |          | initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | Setting range: ≥ Value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
| TRDGRA1        |          | Section 2 Sec | TRDIOA1             |
| INDONAI        |          | TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TRDIOC1             |
|                |          | Do not write to this register when bits TSTART0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | and TSTART1 in the TRDSTR register are set to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | (count starts).<br>General register. Set the changing point of PWM3 output at                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     |
|                |          | initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | Setting range: $\geq$ Value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |
|                |          | $\leq$ Value set in TRDGRA0 register - value set in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TRDIOB1             |
| TRDGRB1        |          | TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TRDIOD1             |
|                |          | Do not write to this register when bits TSTART0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | and TSTART1 in the TRDSTR register are set to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|                |          | (count starts).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |
| TRDGRC0        | —        | (Not used in complementary PWM mode.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                   |
|                |          | Buffer register. Set the changing point of next PWM1 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
|                |          | Setting range: ≥ Value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
| TRDGRD0        | BFD0 = 1 | ≤ Value set in TRDGRA0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TRDIOB0<br>TRDIOD0  |
|                |          | register - value set in TRD0 register<br>Set this register to the same value as the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     |
|                |          | TRDGRB0 register for initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                     |
|                |          | Buffer register. Set the changing point of next PWM2 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
|                |          | Setting range: ≥ Value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
|                |          | ≤                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TRDIOA1             |
| TRDGRC1        | BFC1 = 1 | Value set in TRDGRA0 register - value set in TRD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TRDIOA1             |
|                |          | register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |
|                |          | Set this register to the same value as the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
| <b>├</b> ────┼ |          | TRDGRA1 register for initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                     |
|                |          | Buffer register. Set the changing point of next PWM3 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
|                |          | Setting range: ≥ Value set in TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
| TRDGRD1        | BFD1 = 1 | $\leq$ Value set in TRDGRA0 register - value set in TRD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TRDIOB1             |
| INDGRUI        | ו = וסוס | register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TRDIOD1             |
|                |          | Set this register to the same value as the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
|                |          | TRDGRB1 register for initialization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                     |



| Set the | port register. |
|---------|----------------|
| Set the | port register. |

| • Port R | egister | 1 | (P1) |
|----------|---------|---|------|
|----------|---------|---|------|

| Set port | register 1 | • |
|----------|------------|---|
|----------|------------|---|

| Symbol        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| P1            | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |
| Setting Value | x   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 6

| P16 | Output data control |
|-----|---------------------|
| 0   | Output 0            |
| 1   | Output 1            |

Bit 5

| P15 | Output data control |
|-----|---------------------|
| 0   | Output 0            |
| 1   | Output 1            |

Bit 4

| BRI |                     |
|-----|---------------------|
| P14 | Output data control |
| 0   | Output 0            |
| 1   | Output 1            |

Bit 3

| P13 | Output data control |
|-----|---------------------|
| 0   | Output 0            |
| 1   | Output 1            |

Bit 2

| DILZ |                     |
|------|---------------------|
| P12  | Output data control |
| 0    | Output 0            |
| 1    | Output 1            |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



Bit 1

| P11 | Output data control |
|-----|---------------------|
| 0   | Output 0            |
| 1   | Output 1            |

Bit 0

| P10 | Output data control |
|-----|---------------------|
| 0   | Output 0            |
| 1   | Output 1            |

• Port Mode Register 1 (PM1) Set pins P16 to P11 to output mode.

| Symbol        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| P1            | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |
| Setting Value | х   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 6

| PM16 | PM16 P16 pin I/O mode selection |  |
|------|---------------------------------|--|
| 0    | Output mode (output buffer on)  |  |
| 1    | Input mode (output buffer off)  |  |

Bit 5

| PM15 | P15 pin I/O mode selection     |  |
|------|--------------------------------|--|
| 0    | Output mode (output buffer on) |  |
| 1    | Input mode (output buffer off) |  |

Bit 4

| PM14 | P14 pin I/O mode selection     |  |
|------|--------------------------------|--|
| 0    | Output mode (output buffer on) |  |
| 1    | Input mode (output buffer off) |  |

Bit 3

| PM13 | P13 pin I/O mode selection     |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits



Bit 2

| PM12 | P12 pin I/O mode selection     |  |
|------|--------------------------------|--|
| 0    | Output mode (output buffer on) |  |
| 1    | Input mode (output buffer off) |  |

Bit 1

| PM11 | P11 pin I/O mode selection     |  |
|------|--------------------------------|--|
| 0    | Output mode (output buffer on) |  |
| 1    | Input mode (output buffer off) |  |

#### Bit 0

| PM10 | P10 pin I/O mode selection     |  |
|------|--------------------------------|--|
| 0    | Output mode (output buffer on) |  |
| 1    | Input mode (output buffer off) |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



#### 4.7.7 Main Processing

Figure 4.17 shows the Main Processing.



Figure 4.17 Main Processing

## 4.7.8 Main Initializes Settings

Figure 4.18 shows the Main Processings.



Figure 4.18 Main Initializes Settings



#### 4.7.9 Timer RD Count Start Setting

Figure 4.19 shows the Timer RD Count Start Setting.



Figure 4.19 Timer RD Count Start Setting



Clear compare match flag A.

• Timer RD Status Register 0 (TRDSR0)

Clear compare match flag A after reading timer RD status register 0.

| Symbol        | 7                                  | 6 | 5 | 4   | 3    | 2    | 1    | 0    |
|---------------|------------------------------------|---|---|-----|------|------|------|------|
| TRDSR0        | _                                  |   |   | OVF | IMFD | IMFC | IMFB | IMFA |
| Setting Value | _                                  |   |   | х   | х    | х    | х    | 0    |
| Bit 0         |                                    |   |   |     |      |      |      |      |
| IMFA          | Input capture/compare match flag A |   |   |     |      |      |      |      |

[Source for setting to 0] Write 0 after reading.

[Source for setting to 1]

When the values of TRD0 and TRDGRA0 match.

#### Clear the timer RD0 interrupt request flag.

• Interrupt Request Flag Register (IF2H) Clear the INTTRD0 interrupt request flag.

| Symbol        | 7    | 6       | 5 | 4                 | 3     | 2      | 1      | 0               |
|---------------|------|---------|---|-------------------|-------|--------|--------|-----------------|
| IF2H          | FLIF | IICAIF1 | 0 | SREIF3<br>TMIF13H | TRGIF | TRDIF1 | TRDIF0 | PIF11<br>CMPIF1 |
| Setting Value | х    | х       | _ | х                 | х     |        | 0      | x               |

Bit 1

| TRDIF0 | Interrupt request flag                                   |  |  |  |
|--------|----------------------------------------------------------|--|--|--|
| 0      | No interrupt request signal is generated                 |  |  |  |
| 1      | Interrupt request is generated, interrupt request status |  |  |  |

#### Enable the timer RD0 interrupt.

• Interrupt Mask Flag Register (MK2H) Enable the INTTRD0 interrupt.

| Symbol        | 7    | 6       | 5 | 4                 | 3     | 2      | 1      | 0               |
|---------------|------|---------|---|-------------------|-------|--------|--------|-----------------|
| MK2H          | FLMK | IICAMK1 | 1 | SREMK3<br>TMMK13H | TRGMK | TRDMK1 | TRDMK0 | PMK11<br>CMPMK1 |
| Setting Value | х    | х       | _ | х                 | х     |        | 0      | x               |

Bit 1

| TRDMK0 | Interrupt servicing control  |  |  |  |
|--------|------------------------------|--|--|--|
| 0      | Interrupt servicing enabled  |  |  |  |
| 1      | Interrupt servicing disabled |  |  |  |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers. Initial values of individual bits



Start the timer RD count.

• Timer RD Mode Register (TRDSTR) Start the timer RD count.

| Symbol        | 7 | 6 | 5 | 4 | 3     | 2     | 1       | 0       |
|---------------|---|---|---|---|-------|-------|---------|---------|
| TRDSTR        | — | _ |   |   | CSEL1 | CSEL0 | TSTART1 | TSTART0 |
| Setting Value | — | _ |   |   | 1     | 1     | 1       | 1       |
|               |   |   |   |   |       |       |         |         |

Bit 3

| CS | EL1 | TRD1 count operation select                               |
|----|-----|-----------------------------------------------------------|
| (  | 0   | Count stops at compare match with TRDGRA1 register        |
|    | 1   | Count continues after compare match with TRDGRA1 register |

Bit 2

| CSEL0 | TRD0 count operation select                               |  |  |  |
|-------|-----------------------------------------------------------|--|--|--|
| 0     | Count stops at compare match with TRDGRA0 register        |  |  |  |
| 1     | Count continues after compare match with TRDGRA0 register |  |  |  |

Bit 1

| TSTART1 | TRD1 count start flag |
|---------|-----------------------|
| 0       | Count stops           |
| 1       | Count starts          |

Bit 0

| TSTART0 | TRD0 count start flag |
|---------|-----------------------|
| 0       | Count stops           |
| 1       | Count starts          |

Refer to the RL78/G14 user's manual (hardware) for details on individual registers.

Initial values of individual bits



#### 4.7.10 Timer RD0 Interrupt

Figure 4.20 shows the Timer RD0 Interrupt.



Figure 4.20 Timer RD0 Interrupt



#### 5. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

## 6. Reference Documents

User's Manual: Hardware RL78/G14 Group User's Manual: Hardware Rev.0.02 RL78 Family User's Manual: Software Rev.1.00 The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

### Website and Support

Renesas Electronics website http://www.renesas.com

Inquiries http://www.renesas.com/contact/



**REVISION HISTORY** 

# RL78/G14 Timer RD in Complementary PWM Mode CC-RL

| Rev. | Date          |      | Description                            |
|------|---------------|------|----------------------------------------|
| Rev. | Dale          | Page | Summary                                |
| 1.00 | Apr. 16, 2015 | —    | First edition issued                   |
| 2.00 | Aug. 20, 2015 | 4    | Table 2.1: Added e <sup>2</sup> studio |

All trademarks and registered trademarks are the property of their respective owners.

#### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- <sup>3</sup>⁄<sub>4</sub> The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- <sup>3</sup>⁄<sub>4</sub> The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- <sup>3</sup>⁄<sub>4</sub> The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

<sup>3</sup>⁄<sub>4</sub> The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for
  the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
  use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- \*Standard\*: Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electro equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended by Renesas Electronics hall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for enduct is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tei: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tei: +1-905-237-2004 Renesas Electronics Curope Limited Dukes Meadow, Milboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tei: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Curope CmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tei: +49-21-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tei: +48-11-650-30, Fax: +49-211-6503-1327 Renesas Electronics (Shanghai) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tei: +48-12-155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +48-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Rok Mong Limited Unit 1801-1611, 16F, Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tei: +852-245-5688, Fax: +86-21-2226-0999 Renesas Electronics Taiwan Co., Ltd. Unit 305, No, 356, TU Shing North Road, Taipei 10543, Taiwan Tei: +886-24175-9600, Fax: +862-28175-9670 Renesas Electronics Taiwan Co., Ltd. 057 No. 136, TU Shing North Road, Taipei 10543, Taiwan Tei: +686-213-0200, Fax: +865-24175-9670 Renesas Electronics Magais Adh. Unit 107, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +603-755-9390, Fax: +603-755-9510 Renesas Electronics India Pvt. Ltd. No. 777C, 107 Fert Road, Hull Stage, Indiranagar, Bangalore, India Tei: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korae Co., Ltd. 27, 234 Teheran-ro, Gangam-Gu, Seoul, 135-080, Korea Tei: +92-2558-3737, Fax: +82-2568-5111