

# RL78/F13, F14

DTC Usage Example (Normal Transfer): A/D Converter

R01AN3259EJ0100 Rev.1.00 Nov 01, 2017

## Summary

This document describes how to use the normal transfer mode of the data transfer controller (DTC) to transfer A/D conversion results to the conversion result storage area located in RAM.

## Contents

| 1. ( | Overview of DTC Operation                                        | .2  |
|------|------------------------------------------------------------------|-----|
| 1.1  | Normal Mode and Repeat Mode                                      | . 2 |
| 1.   | 1.1 Normal Mode                                                  | . 2 |
| 1.   | 1.2 Repeat Mode                                                  | . 2 |
| 2.   | Specifications                                                   | .5  |
| 3.   | Setting Procedures of Peripheral Functions                       | .8  |
| 3.1  | Peripheral Function Initialization Procedure                     | . 8 |
| 3.2  | DTC Setting Procedure                                            | . 9 |
| 3.3  | A/D Converter Setting Procedure                                  | 10  |
| 3.4  |                                                                  |     |
| 3.5  | Procedure for Enabling Peripheral Functions (DTC Transfer Start) | 12  |
| 3.6  | DTC Transfer-End Interrupt Handler                               | 12  |
| 4. I | Important Points1                                                | 3   |
| 4.1  | DTC Transfer Cycle Count                                         | 13  |
| 4.2  | DTC Usage Notes                                                  | 14  |



#### 1. Overview of DTC Operation

When a DTC activation request is generated, the DTC control data is loaded into the DTC module based on the address read from the DTC vector table entry assigned to the activation source. The transfer counter, transfer source address, and transfer destination address are updated and written back to the DTC control data area. After the writing of data finishes, control data (transfer counter, transfer source address, and transfer destination address) are updated and written back.

#### 1.1 Normal Mode and Repeat Mode

DTC transfer has two modes: normal mode and repeat mode.

#### 1.1.1 Normal Mode

In normal mode 1 to 256 bytes of data are transferred for each activation when 8-bit transfer is used, and 2 to 512 bytes of data are transferred when 16-bit transfer is used. The transfer count can be set to any value between 1 and 256. Data is transferred and the transfer count is decremented each time the activation source is generated until the specified transfer count reaches 0. When the transfer count value is 0, DTC transfer activation is disabled, and after the data transfer ends a DTC transfer-end interrupt is generated.

#### 1.1.2 Repeat Mode

In repeat mode 1 to 255 bytes of data are transferred for each activation. The transfer count can be set to any value between 1 and 255. Data is transferred and the transfer count is decremented each time the activation source is generated until the specified transfer count reaches 0.the transfer counter and repeat area address are initialized, and the transfer operation is repeated. If interrupt generation is enabled, a DTC transfer-end interrupt is generated after completion of the transfer that brings the transfer count to 0.



Figure 1.1 is a flowchart of DTC transfer internal operation in normal mode and repeat mode.



Figure 1.1 Flowchart of DTC Transfer Internal Operation (1/2)





Figure 1.1 Flowchart of DTC Transfer Internal Operation (2/2)



#### 2. Specifications

A usage example combining the DTC, A/D converter, and timer array unit (TAU) channel 0 (TAU00) and channel 1 (TAU01) is presented below.

TAU00 (2 ms) and TAU01 (1 ms) count in coordinated fashion, and the A/D converter uses the TAU01 interrupt request signal as the trigger to start A/D conversion. The DTC uses A/D conversion end as the DTC activation source and stores the A/D conversion result in RAM. Thereafter the processing is repeated.

Figure 2.1 is a connection diagram showing the pins used, Table 2.1 lists the peripheral functions used and their applications, Figure 2.2 is a configuration diagram of the peripheral functions used, and Figure 2.3 shows the DTC transfer timing.





#### Table 2.1 Peripheral Functions Used and Their Applications

| Peripheral Function | Application                                                                 |
|---------------------|-----------------------------------------------------------------------------|
| DTC                 | Transfers the A/D conversion results to RAM at A/D conversion end.          |
|                     | DTC activation source: A/D conversion end                                   |
|                     | Transfer source address: ADCR register                                      |
|                     | Transfer destination address: RAM                                           |
|                     | Transfer count: 4                                                           |
|                     | Operating mode: Repeat mode                                                 |
| A/D converter       | Performs A/D conversion on the analog input signals from pins ANI2 to ANI5. |
|                     | 10-bit resolution                                                           |
|                     | Hardware trigger no-wait mode (source: INTTM01 signal)                      |
|                     | Scan mode (4-pin)                                                           |
|                     | One-shot conversion mode                                                    |
| TAU00               | Constant-period timer                                                       |
|                     | Internal timer mode (2 ms)                                                  |
|                     | Used as master channel.                                                     |
| TAU01               | Generates A/D conversion trigger (INTTM01 signal).                          |
|                     | One-count mode (1 ms)                                                       |
|                     | Used as slave channel.                                                      |







|                     |                                            | [1]                                                                                        |               | 3] [                | 3] [            | 3]                      | [4] [5             | ] [6]                                           | [2]        |                   |           |  |
|---------------------|--------------------------------------------|--------------------------------------------------------------------------------------------|---------------|---------------------|-----------------|-------------------------|--------------------|-------------------------------------------------|------------|-------------------|-----------|--|
|                     | ſ                                          |                                                                                            | 2 ms          |                     |                 |                         |                    | ▶                                               |            |                   |           |  |
|                     |                                            | FFFFH<br>3E7FH                                                                             |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | TODOO                                      |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
| TAU00<br>(Master) ≺ | TCR00                                      |                                                                                            |               | <u> </u>            | -               |                         |                    |                                                 |            | -                 | —         |  |
| . ,                 |                                            | 0000H                                                                                      |               |                     |                 |                         |                    | -                                               |            |                   |           |  |
|                     | INTTM00 signal                             |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | (TAU01 start trigger)                      |                                                                                            | ;             |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | (                                          | FFFFH                                                                                      | ▶             |                     |                 |                         |                    | -                                               |            |                   |           |  |
|                     |                                            |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | TCR01                                      | 1F3FH                                                                                      |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
| TAU01               |                                            |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
| (Slave)             |                                            | 0000H                                                                                      | $\rightarrow$ |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     |                                            |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | INTTM01 signal<br>(A/D conversion trigger) |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     |                                            |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | A/D converter state                        | Conversion wait                                                                            | ANI2          | ANI3                | ANI4            | ANI5                    |                    | Conversion wait                                 | ANI2       | ANI3              | ANI4      |  |
|                     |                                            |                                                                                            | / n           |                     |                 |                         |                    |                                                 | _/         | ·                 |           |  |
|                     | ADCR                                       |                                                                                            |               | ANI2                | ANI3            | ANI4                    |                    | ANI5                                            |            | ANI2              | ANI3      |  |
|                     |                                            |                                                                                            |               |                     |                 |                         | -                  |                                                 |            |                   |           |  |
|                     | DTC activation request                     |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     |                                            |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | RAM FFB00H                                 |                                                                                            |               | AN                  |                 | ersion res<br>13 conver | ult<br>sion result |                                                 |            | ANI2 co<br>result | riversion |  |
|                     | (Transfer FFB04H<br>destination) FFB06H    |                                                                                            |               |                     |                 |                         | 1 conversior       | n result<br>15 conversion result                |            |                   |           |  |
|                     |                                            |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | DTCCT0                                     | 4                                                                                          |               | ) з                 | 2               | 1                       | × .                | Transfer count initialization $0 \rightarrow 4$ |            | 3                 | 2         |  |
|                     |                                            |                                                                                            |               |                     |                 |                         | h                  |                                                 |            |                   |           |  |
|                     | ADIF                                       |                                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | DTCEN16                                    |                                                                                            |               |                     |                 |                         | ] [                |                                                 |            |                   |           |  |
|                     | [1] The DTCEN16 bit i                      | in the DTCEN1 register is set to 1 (DTC                                                    | activation e  | nabled              | (sour           | ce: A/D                 | conversio          | on end)) by software. Also.                     | bits TS0   | 0 and             |           |  |
|                     | TS01 in the TS0 re                         | gister are set to 1 (TAU00 and TAU01 shes counting, the INTTM01 signal is out              | start countin | g) by s             | oftware         | э.                      |                    |                                                 |            |                   |           |  |
|                     | [3] At A/D conversion                      | end, the DTC performs a memory trans                                                       | fer (ADCR r   | egister             |                 |                         |                    |                                                 | DTC tra    | nsfer             |           |  |
|                     | [4] When the transfer t                    | s is incremented when the DTC transfer<br>that causes the value of DTCCT0 to cha           | ange from 1   |                     | execut          | ted, the                | following          | operations are performed:                       |            |                   |           |  |
|                     | <ul> <li>The ADIF bit char</li> </ul>      | t is cleared to 0 (DTC activation disable<br>nges to 1 (generation of A/D conversion       | end interrup  | ot requ             | est at l        | DTC tra                 | nsfer-end          | i).                                             |            |                   |           |  |
|                     |                                            | fer is performed (ADCR register $\rightarrow$ RAM RLD0 is stored in DTCTC0 (initialization |               | sfer co             | unt).           |                         |                    |                                                 |            |                   |           |  |
|                     |                                            | he lower byte in DTDAR0 (initialization of<br>in the DTCEN1 register is set to 1 (DTC      |               |                     |                 |                         | conversio          | on end)) by software.                           |            |                   |           |  |
|                     | [6] When TAU00 finish                      | hes counting, the INTTM00 signal is out                                                    | put (generat  | ion of <sup>-</sup> | TAU00           | interru                 | pt reques          | t signal). Also, TAU01 (slav                    | ve) starts | s coun            | ting.     |  |
| Notes: TCR          | 00: Timer count                            | ter register 00                                                                            |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
| INTT                | M00 signal: TA                             | U00 count-end/capture-                                                                     | end inte      | errup               | ot re           | que                     | st sigr            | nal                                             |            |                   |           |  |
|                     | 01: Timer count                            | •                                                                                          |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     | -                                          | U01 count-end/capture-                                                                     | end inte      | errup               | ot re           | que                     | st sigr            | nal                                             |            |                   |           |  |
| •                   |                                            | ersion-start trigger.)                                                                     |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     |                                            | onversion result register                                                                  |               |                     |                 | I. (                    |                    |                                                 |            |                   |           |  |
|                     |                                            | est: A/D conversion end                                                                    |               | -                   | -               |                         |                    | •                                               | •          |                   |           |  |
|                     |                                            | : RAM area (conversion                                                                     |               |                     |                 |                         | ) Indic            | ated by DIDAR                                   | U          |                   |           |  |
|                     |                                            | nation address in DTC co<br>sfer count register 0 in D                                     |               |                     |                 |                         | 2                  |                                                 |            |                   |           |  |
|                     |                                            | on end interrupt flag                                                                      |               | uUI                 | uala            | ane                     | a                  |                                                 |            |                   |           |  |
|                     |                                            | 16 bit in DTCEN1 registe                                                                   | r             |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     |                                            | k is CK02 (8 MHz).                                                                         |               |                     |                 |                         |                    |                                                 |            |                   |           |  |
|                     |                                            | · · · · · · · · · · · · · · · · · · ·                                                      |               |                     | ; CK02 (8 MHz). |                         |                    |                                                 |            |                   |           |  |

#### Figure 2.3 DTC Transfer Timing



#### 3. Setting Procedures of Peripheral Functions

The setting procedures of the peripheral functions (DTC, A/D converter, TAU00, and TAU01) are described in this section.

#### 3.1 Peripheral Function Initialization Procedure

Initialization of the peripheral functions (DTC, A/D converter, TAU00, and TAU01) is described below.

Figure 3.1 shows the peripheral function initialization procedure.



Figure 3.1 Peripheral Function Initialization Procedure



#### 3.2 DTC Setting Procedure

The DTC transfers the A/D conversion results to the conversion result storage area in RAM, using the end of A/D conversion as the activation source.

Figure 3.2 shows the DTC initialization procedure.







## 3.3 A/D Converter Setting Procedure

The following settings are used to perform A/D conversion of the analog input signals on pins ANI2 to ANI5.

Figure 3.3 shows the initialization procedure for the A/D converter.

| ADPC = 07H                                 | Supplies the input clock to the A/D converter.<br>Analog input port settings                                                                                                                                   |               |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| ADPC = 07H                                 | Analog input port settings                                                                                                                                                                                     |               |
|                                            | Selects analog input for P33/ANI0/AV <sub>REFP</sub> , P34/ANI1/AV <sub>REFM</sub> , an P83/ANI5.                                                                                                              | d P80/ANI2 to |
| PM3.PM3[4:3] = 11B<br>PM8.PM8[3:0] = 1111B | Sets analog input pins to input mode.                                                                                                                                                                          |               |
|                                            | A/D converter operating mode settings (ADM0 register)<br>ADCS : 0B (A/D converter operation stop selected)                                                                                                     |               |
| ADM0 = 70H                                 | ADMD : 1B (scan mode selected as conversion chann<br>mode)                                                                                                                                                     | el selection  |
|                                            | FR[2:0]: 110B (f <sub>CLk</sub> /4 selected as conversion clock)LV[1:0]: 00B (normal 1 selected as conversion mode)ADCE: 0B (A/D comparator operation stop selected)                                           |               |
| ADM1 = A0H                                 | A/D converter operating mode settings (ADM1 register)ADTMD[1:0]: 10B (hardware trigger no-wait mode selected)ADSCM: 1B (one-shot conversion mode selected)ADTRS[1:0]: 00B (TAU01 selected as hardware trigger) | )             |
|                                            | A/D converter operating mode settings (ADM2 register)<br>ADREFP[1:0] : 01B (AV <sub>REFP</sub> selected as + side reference volt<br>ADREFM : 1B (AV <sub>REFM</sub> selected as - side reference volta         |               |
| ADM2 = 60H                                 | ADRCK : 0B (generation of interrupt signal (INTAD) wh<br>register ≤ ADCR register ≤ ADUL register<br>checking conversion results selected)<br>AWC : 0B (SNOOZE mode function not used)                         |               |
| ADUL = FFH                                 | ADTYP : 0B (10-bit selected as A/D conversion resolut                                                                                                                                                          | ion)          |
| ADUL = 00H                                 | Sets the upper and lower limit values for the conversion results.                                                                                                                                              |               |
| ADS = 02H                                  | Analog input channel settings<br>ADISS: 0B, ADS[4:0]: 00010B (scan 0 (ANI2) to scan 3 (ANI5))                                                                                                                  |               |
| A/D stabilization wait time A (5 μs)       | Wait for stabilization (5 $\mu$ s) when changing ADM2.ADREFP[1:0] to reference voltage source supplied from internal reference voltage                                                                         |               |
| ADM0.ADCE = 1                              | Enables A/D voltage comparator operation.                                                                                                                                                                      |               |
| A/D stabilization wait time B (1 µs)       | After setting the ADCE bit to 1, it is necessary to wait for stabilizat before setting the ADM0.ADCS bit to 1 (A/D converter operation e                                                                       |               |
| PR11H.ADPR1 = 0<br>PR01H.ADPR0 = 1         | A/D conversion end interrupt priority setting<br>01B (level 1)                                                                                                                                                 |               |
| MK1H.ADMK = 0                              | Enables the A/D conversion end interrupt handler.                                                                                                                                                              |               |
| IF1H.ADIF = 0                              | Clears the A/D conversion end interrupt request signal.                                                                                                                                                        |               |

Figure 3.3 A/D Converter initialization Procedure



## 3.4 TAU00 and TAU01 Setting Procedure

The timer array unit (TAU) is used as a PWM function. TAU00 is set as the master channel and TAU01 as the slave channel, and a PWM signal is generated with a period of 2 ms and 50% duty. Note that PWM waveforms are not used in this example.

Figure 3.4 shows the initialization procedure for TAU00 and TAU01.

| Start                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PER0.TAU0EN = 1                        | Supplies the input clock to the TAU0.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| TPS0 = 3210H                           | TAU0 timer clock selections<br>CK00: fclk, CK01: fclk/2, CK02: fclk/4, CK03: fclk/8                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| TT0 = 0003H                            | Stops counting of timers TAU00 and TAU01                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| TMR00 = 4000H                          | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| TMR01 = 4409H                          | TAU01 timer operating mode settingsCKS01[1:0]: 01B (CK02 selected as f_{MCK})CCS01: 0B (f_{MCK} selected as count clock (f_{TCLK}))SPLIT01: 0B (16-bit timer, operates as slave channel)STS01[2:0]: 100B (master channel interrupt signal used as start trigger)CIS01[1:0]: 00B (falling edge selected as valid edge of TI01 pin signalMD01[3:1]: 100B (one-count mode selected)MD010: 1B (start trigger enabled and interrupts generated during count operation) |  |  |  |  |
| TIS0 = 00H                             | Selects the TAU00 and TAU01 timer inputs (initial value).                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| TOE0 = 0000H                           | Disables TAU00 and TAU01 timer output.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| TDR00 = 3E7FH                          | Sets the TAU00 count value (2 ms).                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| TDR01 = 1F3FH                          | Sets the TAU01 count value (1 ms).                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| PR11L.TMPR100 = 1<br>PR01L.TMPR000 = 0 | TAU00 interrupt priority setting<br>10B (level 2)                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| MK1L.TMMK00 = 0                        | Enables the TAU00 interrupt handler.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| IF1L.TMIF00 = 0                        | Clears the TAU00 interrupt request signal.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| MK1L.TMMK01 = 1                        | Disables the TAU01 interrupt handler.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| End                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |

Figure 3.4 TAU00 and TAU01 Initialization Procedure



## 3.5 **Procedure for Enabling Peripheral Functions (DTC Transfer Start)**

After initializing the peripheral functions (DTC, A/D converter, TAU00, and TAU01), the operation is enabled (started). Figure 3.5 shows the procedure for enabling the operation of the peripheral functions (DTC transfer start).



Figure 3.5 Procedure for Enabling Peripheral Functions (DTC Transfer Start)

## 3.6 DTC Transfer-End Interrupt Handler

It is possible to generate an interrupt corresponding to the end of a DTC transfer (the A/D conversion end interrupt in the example described in this document).

Figure 3.6 shows the DTC transfer-end interrupt (A/D conversion end interrupt) handler.

The contents of the upper 10 bits (b15 to b6) of the A/D conversion results stored in memory after the DTC transfer are shifted to the lower 10 bits (b9 to b0). Then, DTC transfer operation is re-enabled.



Figure 3.6 DTC Transfer-End Interrupt (A/D Conversion End Interrupt) Handler



#### 4. Important Points

#### 4.1 DTC Transfer Cycle Count

When using the DTC under the specifications indicated in the usage example presented in this document, the DTC transfer cycle count is nine clock cycles per transfer. See Table 4.1 for details.

#### Table 4.1 DTC Transfer Clock Cycle Count (Transfer Source: ADCR Register, Transfer Destination: RAM, Repeat Mode)

|             | Control Data |            |           |            |       |
|-------------|--------------|------------|-----------|------------|-------|
| Vector Read | Read         | Write-Back | Data Read | Data Write | Total |
| 1           | 4            | 2          | 1         | 1          | 9     |

Note: See Table 4.2 for the control data write-back clock cycle count, Table 4.3 for the data read clock cycle count, and Table 4.4 for the data write clock cycle count. The settings used in the example presented in this document are indicated in Table 4.2 to Table 4.4 by the white unshaded cells.

 Table 4.2
 Clock Cycle Count Necessary for DTC Control Data Write-Back

|       | DTCCR | Register | egister Address Fixed/Incremented |                    |                         | d Write-Back Registers in Control Data Area |            |            |            |                 |
|-------|-------|----------|-----------------------------------|--------------------|-------------------------|---------------------------------------------|------------|------------|------------|-----------------|
| DAMOD | SAMOD | RPTSEL   | MODE                              | Transfer<br>Source | Transfer<br>Destination | DTCCTj                                      | DTRLDj     | DTSARj     | DTDARj     | Clock<br>Cycles |
| 0     | 0     | Х        | 0                                 | Fixed              | Fixed                   | Write-back                                  | Write-back |            | —          | 1               |
| 0     | 1     | Х        | 0                                 | Incremented        | Fixed                   | Write-back                                  | Write-back | Write-back |            | 2               |
| 1     | 0     | Х        | 0                                 | Fixed              | Incremented             | Write-back                                  | Write-back |            | Write-back | 2               |
| 1     | 1     | Х        | 0                                 | Incremented        | Incremented             | Write-back                                  | Write-back | Write-back | Write-back | 3               |
| 0     | Х     | 1        | 1                                 | Repeat             | Fixed                   | Write-back                                  | Write-back | Write-back |            | 2               |
| 1     | Х     | 1        | 1                                 | Repeat             | Incremented             | Write-back                                  | Write-back | Write-back | Write-back | 3               |
| Х     | 0     | 0        | 1                                 | Fixed              | Repeat                  | Write-back                                  | Write-back | _          | Write-back | 2               |
| Х     | 1     | 0        | 1                                 | Incremented        | Repeat                  | Write-back                                  | Write-back | Write-back | Write-back | 3               |

Note: X: 0 or 1, —: no write-back, j = 0 to 23

#### Table 4.3 DTC Data Read Clock Cycle Count

|     | Flash N    | lemory     | SFR     |                   |                                |  |  |
|-----|------------|------------|---------|-------------------|--------------------------------|--|--|
| RAM | Code Flash | Data Flash | 1st SFR | 2nd SFR (No Wait) | 2nd SFR (Wait) <sup>Note</sup> |  |  |
| 1   | 2          | 4          | 1       | 1                 | 1 + wait cycle count           |  |  |

Note A wait (1 clock cycle) is necessary when accessing the CAN- and LIN-related registers and the TRJ0 register of timer RJ.

#### Table 4.4 DTC Data Write Clock Cycle Count

|     | Flash N    | lemory     | SFR     |                   |                                |  |  |
|-----|------------|------------|---------|-------------------|--------------------------------|--|--|
| RAM | Code Flash | Data Flash | 1st SFR | 2nd SFR (No Wait) | 2nd SFR (Wait) <sup>Note</sup> |  |  |
| 1   | —          | —          | 1       | 1                 | 1 + wait cycle count           |  |  |

Note A wait (1 clock cycle) is necessary when accessing the CAN- and LIN-related registers and the TRJ0 register of timer RJ.



## 4.2 DTC Usage Notes

- Do not use a DTC transfer to access DTC-related registers (DTCBAR, SELHSm, HDTCCRm, HDTCCTm, HDTRLDm, HDTSARm, and HDTDARm) or the DTC control data area, DTC vector table area, or the general-register (FFEE0H-FFEFFH) space in RAM. Also, when using self-programming, the data flash libraries, the on-chip trace function, or the hot plugin function, do not access the memory areas associated with those functions.
- Write to or change the DTCENi register only when the interrupt sources for which the DTC activation is enabled in the target register, and the interrupt sources set as activation-enabled will not be generated.
- Do not use the memory areas associated with the general-register (FFEE0H-FFEFFH) space, self-programming, the data flash libraries, the on-chip trace function, or the hot plugin function as the DTC control data area or DTC vector table area.
- Only make changes to the DTC-related registers (DTCBAR, SELHSm, HDTCCRm, HDTCCTm, HDTRLDm, HDTSARm, and HDTDARm), the registers assigned to the DTC control data area (DTCCRj, DTBLSj, DTCCTj, DTRLDj, DTSARj, and DTDARj), and the DTC vector table area when all DTC activation sources are set as activation-disabled (corresponding bits in DTCENi register cleared to 0).
- Make initial settings (write random values) to the DTC control data area and DTC vector table area in the RAM. The DTC vector table area (64 bytes including reserved areas) must not be used as general-purpose RAM by user programs. Note that portions of the DTC control data area (192 bytes) that are not used by the DTC can be used as general-purpose RAM.
- Do not overwrite DTCBAR more than once.
- When a DTC transfer-pending instruction (call or return instruction, unconditional or conditional branch instruction, instruction for accessing code flash memory, instruction for accessing interrupt-related registers (IFxx, MKxx, and PRxx) or PSW, instruction for accessing the data flash, or multiply, divide, or multiply-and-accumulate instruction except for the MULU instruction) is executed, the DTC transfer does not take place and the request is put on hold. Also, no DTC transfer takes place during a PREFIX instruction and for a period equal to one instruction immediately following it.
- If a data flash access instruction is executed during the period equal to one instruction after the activation of a DTC data transfer, a wait of three clock cycles occurs due to the specifications of the internal bus.
- The DTC transfer is put on hold when an access is made to an SFR requiring a wait (CAN or LIN register, or the TRJ0 register of timer RJ).
- From the point at which a DTC activation source is generated until the point at which the DTC transfer completes, the same activation source should not be generated again.
- If there is a conflict between DTC activation sources, the priorities of the activation sources are considered. The source with the higher priority (based on the source number) takes effect, and the source with the lower priority is put on hold.
- In repeat mode, the lower byte of the address (setting value) of the repeat area must have a value of 00H. Also note that the transfer count and reload transfer count will differ according to the transfer data size.
  - 8-bit transfer: 01H to FFH (1 to 255 times)
  - 16-bit transfer: 01H to 7FH (1 to 127 times)



## Website and Support

Renesas Electronics Website http://www.renesas.com/

Inquiries

http://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.



## **Revision History**

|      |              | Description |                      |  |
|------|--------------|-------------|----------------------|--|
| Rev. | Date         | Page        | Summary              |  |
| 1.00 | Nov. 1, 2017 | —           | First edition issued |  |
|      |              |             |                      |  |
|      |              |             |                      |  |

#### Notice 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information, 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other disputes involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawing, chart, program, algorithm, application examples 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. 4. You shall not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics products. 5. Renesas Electronics products are classified according to the following two quality grades; "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (space and undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics 6. When using the Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat radiation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions or failure or accident arising out of the use of Renesas Electronics products beyond such specified ranges 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please ensure to implement safety measures to guard them against the possibility of bodily injury, injury or damage caused by fire, and social damage in the event of failure or malfunction of Renesas Electronics products, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures by your own responsibility as warranty for your products/system. Because the evaluation of microcomputer software alone is very difficult and not practical, please evaluate the safety of the final products or systems manufactured by you. 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please investigate applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU ROHS Directive carefully and sufficiently and use Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall not use Renesas Electronics products or technologies for (1) any purpose relating to the development, design, manufacture, use, stockpiling, etc., of weapons of mass destruction, such as nuclear weapons, chemical weapons, or biological weapons, or missiles (including unmanned aerial vehicles (UAVs)) for delivering such weapons, (2) any purpose relating to the development, design, manufacture, or use of conventional weapons, or (3) any other purpose of disturbing international peace and security, and you shall not sell, export, lease, transfer, or release Renesas Electronics products or technologies to any third party whether directly or indirectly with knowledge or reason to know that the third party or any other party will engage in the activities described above. When exporting, selling, transferring, etc., Renesas Electronics products or technologies, you shall comply with any applicable export control laws and regulations promulgated and administered by the governments of the countries asserting jurisdiction over the parties or transactions. 10. Please acknowledge and agree that you shall bear all the losses and damages which are incurred from the misuse or violation of the terms and conditions described in this document, including this notice, and hold Renesas Electronics harmless, if such misuse or violation results from your resale or making Renesas Electronics products available any third party. 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.3.0-1 November 2016) RENESAS **Renesas Electronics Corporation** SALES OFFICES http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited and Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Unit 1601-1611, 16/F., Tower 2, Grand Cent Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141