

# RH850/U2B6-FCC Motor Control Using GTM

# Summary

This application note describes methods of the motor control by GTM of the RH850/U2B6.

Although the examples of tasks and applications examples in this application note have been confirmed to work, please be sure to check the operating environment before using the product.

# **Operation-confirmation device**

RH850/U2B6-FCC (R7F702Z22EDBB)

## Table of contents

| 1. Introdu   | uction                                      | 2  |
|--------------|---------------------------------------------|----|
| 1.1 The fu   | nction to be used                           | 2  |
| 2. Motor C   | Control Using GTM                           | 3  |
|              | e for MCS operation                         |    |
| 2.1.1 Opera  | ation overview                              | 4  |
|              | ation flowchart                             |    |
| 2.1.3 Softw  | vare description                            | 23 |
| 3. Append    | xik                                         | 33 |
|              | tion using the count start trigger function |    |
| -            | ation overview                              |    |
|              | ation flowchart                             |    |
| 3.1.3 Softw  | vare description                            |    |
| Revision His | story                                       |    |



# 1. Introduction

This application note describes methods of the motor control by GTM of the RH850/U2B6-FCC.

#### 1.1 The function to be used

The RH850/U2B6 hardware functions used in this application note are shown below.

Also, in this application note, each hardware function is controlled from CPU0.

| Hardware function name                                                                         | Symbol |
|------------------------------------------------------------------------------------------------|--------|
| Resolver to Digital Converter<br>(successive-approximation-register analog-to-digital<br>type) | RDC3AL |
| Analog to Digital Converter                                                                    | ADCK   |
| Generic Module Timer                                                                           | GTM    |
| Advanced Routing Unit                                                                          | ARU    |
| Clock Management Unit                                                                          | CMU    |
| Cluster Configuration Module                                                                   | CCU    |
| Time Base Unit                                                                                 | TBU    |
| Timer Input Module                                                                             | ТІМ    |
| ARU-connected Timer Output Module                                                              | АТОМ   |
| Dead Time Module                                                                               | DTM    |
| Multi Channel Sequencer                                                                        | MCS    |
| Interrupt Controller                                                                           | INTC   |
| OS Timer                                                                                       | OSTM   |
| Peripheral Interconnect                                                                        | PIC    |
| I/O Port                                                                                       | PORT   |



# 2. Motor Control Using GTM

This chapter describes how to implement motor control using GTM instead of EMU3S.

This application uses the resolver/digital converter RDC3AL, analog/digital converter ADCK and each submodule ARU, CCM, CMU, TIM, TBU, ATOM, DTM and MCS installed in the timer module GTM, and selects the input signal to ADCK or TIM with PIC.

#### 2.1 Sample for MCS operation

In this application, we get the angle from the resolver, determine the zone from the compare value stored in RAM, and update the output with the corresponding output value.

This application uses ADCK and RDC3AL installed in U2B6, and ARU, CCM, CMU, TBU, ATOM, DTM, and MCS installed in GTM, and selects the trigger signal to ADCK with PIC.



#### 2.1.1 Operation overview

In this application, the angle information of the resolver is converted to PWM in the following flow.

- Acquire angle information from resolver and output to GTM with angle compare interrupt
- Receive angle information with ADC\_CH22\_DATA of GTM and transfer to MCS1 and MCS2 via ARU
- MCS0 to MCS2 determine the zone by binary search and determine the PWM output value (MCS0 corresponds to U phase, MCS1 corresponds to V phase, MCS2 corresponds to W phase)
- MCS1 and MCS2 pass the output value to MCS0 via ARU after determining the zone
- MCS0 is the output value for 3 phases, updates the ATOM0 register, and reflects it in the output

Figure 2-1 shows the flow from resolver to PWM output via RDC3AL and GTM in this application.



Figure 2-1 Block diagram overview

Figure 2-2 shows the contents of MCS processing in this application.

The following processing programs are copied to MCS-RAM from the mcs0\_use.c / mcs0\_mem, mcs1\_use.c / mcs1\_mem, mcs2\_use.c / mcm2\_mem arrays by the gtm.c / \*LoadMcs function.



# RH850/U2B6-FCC









Figure 2-2 MCS processing details



#### 2.1.2 Operation flowchart

Figure 2-3 shows the flow of initialization and startup processing executed when this software is started, and Figure 2.4 shows the processing performed in the main function.



Figure 2-3 Initialization





Figure 2-4 MCS operation flag change processing



# RH850/U2B6-FCC



Figure 2-5 PIC setting Process



Figure 2-6 shows the processing contents of the main function running on CPU1 and CPU2 (main1.c / main1, main2.c / main2).







Figure 2-7 shows the clock setting flow (main.c / clk\_init).



Figure 2-7 Flow of the initial Clock setting



Figure 2-8 shows the PIC setup flow (pic.c/pic\_init).



Figure 2-8 Flow of the initial PIC setting



Figure 2-9 shows the ADCK setting flow (adck.c / adck\_init).



Figure 2-9 Flow of the initial ADCK setting

Figure 2-10 shows the GTM setting flow (gtm.c / gtm\_init).







# RH850/U2B6-FCC







## RH850/U2B6-FCC





Figure 2-10 Flow of the initial GTM setting  $(x = 0 \sim 2, i = 0 \sim 2(\text{exclude those used in loops}))$ 



Figure 2-11 shows the OSTM startup setup flow (ostm.c / ostm\_init).



Figure 2-11 Flow of the initial OSTM setting



Figure 2-12 and Figure 2-13 shows the RDC3AL0 initialization and startup setting flow (rdc3al.c / rdc3al\_init).



Figure 2-12 Flow of the RDC3AL initialization



# RH850/U2B6-FCC



Figure 2-13 Flow of the RDC3AL starting



Figure 2-14 shows the PORT setting flow (port.c / port\_init).



Figure 2-14 Flow of the initial PORT setting



Figure 2-15 shows the interrupt setting flow (user\_int\_cpu0.c / int\_init).



Figure 2-15 Flow of the initial interrupts setting



Figure 2-16 にタイマの有効化フロー(gtm.c / gtm\_atom\_enable、ostm.c / ostm\_enable、gtm.c / mcs\_enable)を示します。

| gtm_atom_enable       |                                                                                                                                                                                                                                                                                                    |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable ATOM interrupt | GTM0.ATOM0_CH0_IRQ_EN← 00000003H<br>(Enable ATOM0 CCU0TC[0]_IRQ/CCU1TC[0]_IRQ interrupt)                                                                                                                                                                                                           |
| Enable ATOM           | GTM0.ATOM0_AGC_OUTEN_CTRL←000002AAH(Enable output of ATOM_OUT by update trigger)<br>GTM0.ATOM0_AGC_OUTEN_STAT←000002AAH(Enable output from ATOM channel)<br>GTM0.ATOM0_AGC_ENDIS_CTRL←000002AAH(Enable ATOM Channel by Update Trigger)<br>GTM0.ATOM0_AGC_ENDIS_STAT←000002AAH(Enable ATOM channel) |
| gtm_atom_enable       |                                                                                                                                                                                                                                                                                                    |





Figure 2-16 Flow of the enabling timers



#### 2.1.3 Software description

Table 2-1 shows the register settings used to set the clock feeding each peripheral.

Table 2-2 and Table 2-3 show the PIC register settings used to trigger ADCK.

Table 2-4 shows the register settings used for ADCK.

Table 2-5 through Table 2-16show the register settings used for GTM activation and interrupts.

Table 2-17 shows the register settings used by the OS Timer (OSTM).

Table 2-18 through Table 2-19 show the register settings used to initialize and start up RDC3AL0.

Table 2-20 shows the register settings used for the input/output port pins (PORT).

Table 2-21 shows the register settings used by the interrupt controller (INTC).

Table 2-22 through Table 2-24 show the register settings used for RDC\_CMP0, RDC\_CMP1 and GTM0\_IRQ interrupts.

Table 2-25 through Table 2-27 show the register settings used to enable ATOM, OSTM and MCS.

| Resister name                           | Setting value  | Function                   |
|-----------------------------------------|----------------|----------------------------|
| Module Standby Register Key Code        | 0xA5A5A501     | Unprotect                  |
| Protection Register                     | 0xA5A5A500     | Protect                    |
| (SYSCTRL.MSRKCPROT)                     |                |                            |
| Module Standby Register for OSTM module | MSR.OSTM_0 : 0 | Clock supplies to OSTM     |
| (SYSCTRL.MSR_OSTM)                      |                |                            |
| Module Standby Register for RDC         | MSR_RDC_2:0    | Clock supplies to RDC      |
| module                                  |                |                            |
| (SYSCTRL.MSR_RDC)                       |                |                            |
| Module Standby Register for GTM         | 0x0000000      | Clock supplies to GTM      |
| module                                  |                |                            |
| (SYSCTRL.MSR_GTM)                       |                |                            |
| Module Standby Register for ADCK        | 0x0000006      | Clock supplies to ADCK     |
| module                                  |                |                            |
| (SYSCTRL.MSR_ADCK_ISO)                  |                |                            |
| Port 33_1 Control Register              | 0x0000000      | Port 33 pin 1 to Low level |
| (PORT0.PCR33_1)                         |                |                            |

| Table 2-1 | Setting  | Clock( | clk | init) |
|-----------|----------|--------|-----|-------|
|           | Octunity | CIOCIN |     | ()    |



| Resister name                                                                       | Setting value | Function                                                                                                                                                     |
|-------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A/D Converter Trigger Output<br>Configuration Register 0<br>(PIC24.PIC2ADTCFG0)     | 0x01190061    | Use GTM_ATOM[0]_OUT[0]、<br>GTM_ATOM[0]_OUT[0]_N for A/D converter<br>trigger                                                                                 |
| A/D Converter Trigger Output<br>Configuration Register 1<br>(PIC24.PIC2ADTCFG1)     | 0x011A0062    | Use GTM_ATOM[0]_OUT[1],<br>GTM_ATOM[0]_OUT[1]_N for A/D converter<br>trigger                                                                                 |
| A/D Converter Trigger Output<br>Configuration Register 2<br>(PIC24.PIC2ADTCFG2)     | 0x011B0063    | Use GTM_ATOM[0]_OUT[2]、<br>GTM_ATOM[0]_OUT[2]_N for A/D converter<br>trigger                                                                                 |
| A/D Converter Trigger Output Control<br>Register 0504<br>(PIC20.ADTEN504)           | 0x0000003F    | Use GTM timer external output signal selected by PIC2ADTCFG0~2 registers for ADCK trigger                                                                    |
| A/D Converter 0 Trigger Selection<br>Control Register 04<br>(PIC20.ADCK0TSEL4)      | 0x00000004    | Use GTM signal selected by PIC2ADTEN504 register for ADCK0SG4 trigger                                                                                        |
| A/D Converter 0 Trigger Edge<br>Selection Control Register 0<br>(PIC20.ADCK0EDGSEL) | 0x0000        | Select SG-Diag of ADCK0 and the rising edge<br>of scan groups 0 to 4 as the valid edge of the<br>pulse generation circuit that generates the<br>ADCK trigger |

Table 2-2 Setting PIC(pic\_init)

| Table 2-3 | Setting PIC | (pic_mcs_a | ad_trigger) |
|-----------|-------------|------------|-------------|
|-----------|-------------|------------|-------------|

| Resister name                                                                       | Setting value | Function                                                                                                                                                     |
|-------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A/D Converter Trigger Output<br>Configuration Register 0<br>(PIC24.PIC2ADTCFG0)     | 0x01590159    | Use GTM_MCS[0]_IRQ[0] for A/D converter<br>trigger                                                                                                           |
| A/D Converter Trigger Output<br>Configuration Register 1<br>(PIC24.PIC2ADTCFG1)     | 0x01610161    | Use GTM_MCS[0]_IRQ[1] for A/D converter<br>trigger                                                                                                           |
| A/D Converter Trigger Output<br>Configuration Register 2<br>(PIC24.PIC2ADTCFG2)     | 0x01690169    | Use GTM_MCS[0]_IRQ[2] for A/D converter<br>trigger                                                                                                           |
| A/D Converter Trigger Output Control<br>Register<br>(PIC20.ADTEN504)                | 0x0000003F    | Use GTM timer output signal selected by<br>PIC2ADTCFG0~2 registers for ADCK trigger                                                                          |
| A/D Converter 0 Trigger Selection<br>Control Register 04<br>(PIC20.ADCK0TSEL4)      | 0x00000004    | Use GTM signal selected by PIC2ADTEN504 register for ADCK0SG4 trigger                                                                                        |
| A/D Converter 0 Trigger Edge<br>Selection Control Register 0<br>(PIC20.ADCK0EDGSEL) | 0x0000        | Select SG-Diag of ADCK0 and the rising edge<br>of scan groups 0 to 4 as the valid edge of the<br>pulse generation circuit that generates the<br>ADCK trigger |



| Resister name                                          | Setting value | Function                                             |
|--------------------------------------------------------|---------------|------------------------------------------------------|
| Module Standby Register Key Code                       | 0xA5A5A501    | Unprotect                                            |
| Protection Register                                    | 0xA5A5A500    | Protect                                              |
| (SYSCTRL.MSRKCPROT)                                    |               |                                                      |
| Module Standby Register for ADCK                       | 0x0000006     | Clock supplies to ADCK                               |
|                                                        |               |                                                      |
| (SYSCTRL.MSR_ADCK_ISO)                                 | 004           |                                                      |
| Scan Group 4 Stop Control Register<br>(ADCK0.SGSTPCR4) | 0x01          | Stop A/D conversion                                  |
| Virtual Channel Register 0                             | 0x0000800     | <ul> <li>Hold value A/D conversion</li> </ul>        |
| (ADCK0.VCR00)                                          |               | <ul> <li>T&amp;H00 value is A/D converted</li> </ul> |
| Virtual Channel Register 1                             | 0x0000801     | <ul> <li>Hold value A/D conversion</li> </ul>        |
| (ADCK0.VCR01)                                          |               | <ul> <li>T&amp;H01 value is A/D converted</li> </ul> |
| Virtual Channel Register 2                             | 0x00000802    | Hold value A/D conversion                            |
| (ADCK0.VCR02)                                          |               | <ul> <li>T&amp;H02 value is A/D converted</li> </ul> |
| Virtual Channel Register 3                             | 0x0000004     | Normal A/D conversion                                |
| (ADCK0.VCR03)                                          |               | Set group number of physical channels                |
|                                                        |               | ANn10 to ANn13                                       |
| Scan Group 4 Virtual Channel<br>Pointer Register       | VCSP : 0x00   | Starting Virtual Channel Pointer                     |
| (ADCK0.SGVCPR4)                                        | VCEP : 0x03   | End Virtual Channel Pointer                          |
| Scan Group 4 Control Register                          | 0x00          | Scan group 4 setting                                 |
| (ADCK0.SGCR4)                                          | 0,00          | Disable A/D conversion simultaneous                  |
| (                                                      |               | start                                                |
|                                                        |               | Multicycle scan mode                                 |
|                                                        |               | Output disabled Scan End Interrupt                   |
|                                                        | TRGMD : 1     | Enable HW trigger of Scan Group 4                    |
| A/D Control Register 2                                 | 0x10          | Select 12-bit signed integer format for              |
| (ADCK0.ADCR2)                                          |               | data registers.                                      |
| (                                                      |               | Addition twice for addition mode A/D                 |
|                                                        |               | conversion                                           |
| A/D Control Register 1                                 | 0x02          | Select Asynchronous Suspend for                      |
| (ADCK0.ADCR1)                                          |               | suspending method between scan                       |
|                                                        |               | groups                                               |
| T&H Control Register                                   | 0x00          | Sampling starts automatically                        |
| (ADCK0.THCR)                                           |               |                                                      |
| T&H Enable Register                                    | 0x07          | Enable T&H0~2                                        |
| (ADCK0.THER)                                           | 0x0000        | TRUO E in polastad for arous A                       |
| T&H Group Select Register<br>(ADCK0.THGSR)             | 0x0000        | T&H0~5 is selected for group A                       |
| T&H Group A Control Register                           | 0x33          | Enable Hold control                                  |
| (ADCK0.THACR)                                          |               | <ul> <li>Enable HW trigger signal by SG4</li> </ul>  |
| T&H Sampling Start Control Register (ADCK0.THSMPSTCR)  | 0x01          | Start T&H sampling                                   |

Table 2-4 Setting ADCK

|                                                | • ·           |                                               |
|------------------------------------------------|---------------|-----------------------------------------------|
| Resister name                                  | Setting value | Function                                      |
| GTM Global control register<br>(GTM0.GTM_CTRL) | RF_PROT : 0   | Enable reset function (RST, FORCINT, SW, RAM) |

#### Table 2-5 Setting protect

## Table 2-6 Enable Interrupts

| Resister name                                                | Setting value | Function                                                                      |
|--------------------------------------------------------------|---------------|-------------------------------------------------------------------------------|
| GTM Interrupt Selection Control<br>Register 000 (IRQ_SEL000) | 0x00FF0000    | Output interrupt requests from<br>MCS0_IRQ[3:0] and ATOM0_IRQ[3:0] to<br>INTC |
| GTM Interrupt Selection Control<br>Register 100 (IRQ_SEL100) | 0x00F00000    | Output interrupt request from<br>MCS1_IRQ[3:0] to INTC                        |
| GTM Interrupt Selection Control<br>Register 200 (IRQ_SEL200) | 0x00F00000    | Output interrupt request from<br>MCS2_IRQ[3:0] to INTC                        |
| GTM Cluster Clock Configuration<br>(GTM_CLS_CLK_CFG)         | 0x000000AA    | Enable clusters 0-3 with clock divider 2                                      |

#### Table 2-7 Disable ATOM

| Resister name                   | Setting value | Function                                  |
|---------------------------------|---------------|-------------------------------------------|
| ATOM AGC Output Enable Control  | 0x00000155    | Disable ATOM_OUT output by update trigger |
| Register                        |               |                                           |
| (ATOM0_AGC_OUTEN_CTRL)          |               |                                           |
| ATOM AGC Output Enable Status   | 0x00000155    | Disable output from ATOM channel [4:0]    |
| Register                        |               |                                           |
| (ATOM0_AGC_OUTEN_STAT)          |               |                                           |
| ATOM AGC Enable/Disable Control | 0x00000155    | Disable ATOM channel by update trigger    |
| Register                        |               |                                           |
| (ATOM0_AGC_ENDIS_CTRL)          |               |                                           |
| ATOM AGC Enable/Disable Status  | 0x00000155    | Disable ATOM channel [4:0]                |
| Register                        |               |                                           |
| (ATOM0_AGC_ENDIS_STAT)          |               |                                           |

#### Table 2-8 Setting CMU

| Resister name                                                   | Setting value | Function                                      |
|-----------------------------------------------------------------|---------------|-----------------------------------------------|
| CMU Clock Enable Register                                       | OR            | Enable clock source                           |
| (CMU_CLK_EN)                                                    | 0x0000002A    |                                               |
| CMU Global Clock Control Numerator<br>Register (CMU_GCLK_NUM)   | 0x0000001     | Set 1 to numerator for global clock divider   |
| CMU Global Clock Control Denominator<br>Register (CMU_GCLK_DEN) | 0x0000001     | Set 1 to denominator for global clock divider |

| Resister name                      | Setting value | Function                             |
|------------------------------------|---------------|--------------------------------------|
| TBU Channel 0 Control Register     | 0x00000000    | Select counter bits resolution and   |
| (TBU_CH0_CTRL)                     |               | clock source (TBU_CMU_CLK0)          |
| TBU Channel 1 Control Register     | 0x00000000    | Select channel mode and clock source |
| (TBU_CH1_CTRL)                     |               | (TBU_CMU_CLK0)                       |
| TBU Channel 2 Control Register     | 0x00000000    | Select channel mode and clock source |
| (TBU_CH2_CTRL)                     |               | (TBU_CMU_CLK0)                       |
| TBU Channel 3 Control Register     | 0x00000000    | Select channel mode                  |
| (TBU_CH3_CTRL)                     |               | Use TBU_CH1 for modulo counter       |
| TBU Global Channel Enable Register | 0x000000AA    | Enable channel 0~3                   |
| (TBU_CHEN)                         |               |                                      |

# Table 2-9 Setting TBU

| Table 2-10 | Setting ATOM interrupt |
|------------|------------------------|
|------------|------------------------|

| Resister name                                                             | Setting value                      | Function                                  |
|---------------------------------------------------------------------------|------------------------------------|-------------------------------------------|
| ATOM0 Channel x Interrupt Enable<br>Register (ATOM0_CHx_IRQ_EN)           | $0 \times 00000000$<br>(x = 0 ~ 3) | Disable interrupts for ATOM0 channels 0-3 |
| ATOM0 Channel x Interrupt Notification<br>Register (ATOM0_CHx_IRQ_NOTIFY) | $0 \times 00000003 \\ (x = 0 ~ 3)$ | Clear interrupt flag                      |

#### Table 2-11 Setting ATOM

| Resister name                      | Setting value | Function                           |
|------------------------------------|---------------|------------------------------------|
| ATOM0 Channel [x] Control Register | 0x01040002    | ATOM Signal Output Mode PWM (SOMP) |
| (ATOM0_CHx_CTRL)                   | (x = 0 ~ 2)   | Output TRIG_CCU0 as TRIG_OUT[0:0]  |

## Table 2-12 Setting DTM

| Resister name                     | Setting value          | Function                            |
|-----------------------------------|------------------------|-------------------------------------|
| DTM4 Global Configuration and     | 0x0000001              | Set clock source                    |
| Control Register                  |                        |                                     |
| (CDTM0_DTM4_CTRL)                 |                        |                                     |
| DTM4 Channel Control Register 1   | 0x0000000              | Setting about dead time             |
| (CDTM0_DTM4_CH_CTRL1)             |                        |                                     |
| DTM4 Channel Control Register 2   | 0x00888888             | Allow dead-time pass for channels   |
| (CDTM0_DTM4_CH_CTRL2)             |                        | 0-2                                 |
| DTM4 Channel Control Register 3   | 0x0000000              | Setting about Combinational input   |
| (CDTM0_DTM4_CH_CTRL3)             |                        |                                     |
| DTM4 Channel [x] Dead Time Reload | DEAD_TIME_COUNT OR     | Reload value setting for rising and |
| Values Register                   | (DEAD_TIME_COUNT <<    | falling edges dead time             |
| (CDTM0_DTM4_CHx_DTV)              | 16)                    |                                     |
|                                   | (13107400)、(x = 0 ~ 2) |                                     |

| Resister name                                                          | Setting value | Function                                                                    |
|------------------------------------------------------------------------|---------------|-----------------------------------------------------------------------------|
| ATOM0 AGC Global Control<br>Register<br>(ATOM0_AGC_GLB_CTRL)           | 0x002A0000    | Request trigger for register update                                         |
| ATOM0 AGC Force Update<br>Control Register<br>(ATOM0_AGC_FUPD_CTRL)    | 0x002A002A    | Forced update enable for channels 0-<br>2, counter register reset on update |
| ATOM0 AGC Internal Trigger<br>Control Register<br>(ATOM0_AGC_INT_TRIG) | 0x0000002A    | Use internal trigger from channel as trigger source for ATOM_TRIGOUT        |

Table 2-13 Setting ATOM update

| Resister name                | Setting value    | Function                               |
|------------------------------|------------------|----------------------------------------|
| ATOM0 Channel x CCU0         | CARR_COUNT / 2   | Shadow registers for updating          |
| Compare Shadow Register      | $(x = 0 \sim 2)$ | compare registers                      |
| (ATOM0_CHx_SR0)              |                  |                                        |
| ATOM0 Channel x CCU1         | 500              | Shadow registers for updating          |
| Compare Shadow Register      | $(x = 0 \sim 2)$ | compare registers                      |
| (ATOM0_CHx_SR1)              |                  |                                        |
| ATOM0 Channel x CCU0         | CARR_COUNT / 2   | Register to store value for comparison |
| Compare Register             | $(x = 0 \sim 2)$ |                                        |
| (ATOM0_CHx_CM0)              |                  |                                        |
| ATOM0 Channel x CCU1         | 1                | Register to store value for comparison |
| Compare Register             | $(x = 0 \sim 2)$ |                                        |
| (ATOM0_CHx_CM1)              |                  |                                        |
| ATOM0 Channel x CCU0 Counter | 0                | Counter register                       |
| Register                     | $(x = 0 \sim 2)$ |                                        |
| (ATOM0_CHx_CN1)              |                  |                                        |

# Table 2-15 Setting ADC

| Resister name                | Setting value   | Function                                   |
|------------------------------|-----------------|--------------------------------------------|
| GTM ADCI Storage Data        | 0x0000000       | Select data to store in ADC_CH[y] _DATA    |
| Selection Register 1         |                 |                                            |
| (GTM0_1.ADCI_STRSEL1)        |                 |                                            |
| GTM ADCI Storage Data        | RDC3A_0_PHI : 1 | Store encoder counter value                |
| Selection Register           |                 | RDC3A_0_PHI in ADC_CH22_DATA               |
| (GTM0_1.ADCI_STRSEL)         |                 | register                                   |
| GTM ADCI RDC3AL/AS Selection | 0               | Store the RDC3AL value in the bit selected |
| Register                     |                 | by the GTM_ADCI_STRSEL register            |
| (GTM0_1.ADCI_RDCSEL)         |                 |                                            |

#### Table 2-16 Setting MCS

| Setting value | Function                                   |
|---------------|--------------------------------------------|
| 0x0000000     | MCSi Set channel 0 interrupt to level mode |
| (i = 0, 1, 2) |                                            |
| 0x1           | Enable MCSi channel 0 MCS_IRQ              |
|               | interrupt                                  |
|               | 0x00000000<br>(i = 0, 1, 2)                |



| 5                                     |               |                                  |
|---------------------------------------|---------------|----------------------------------|
| Resister name                         | Setting value | Function                         |
| OSTM0 Control Register<br>(OSTM0.CTL) | 0x02          | Running by Free-run compare mode |

# Table 2-17 Setting OSTM

# Table 2-18 Initial RDC3AL setting

| Resister name                  | Setting value | Function                                       |
|--------------------------------|---------------|------------------------------------------------|
| Module Standby Register for    | MSR_RDC_2:0   | Clock supplies to RDC3AL0.                     |
| RDC3 (SYSCTRL.MSR_RDC)         |               |                                                |
| Excitation Setting Register    | 0x0B0F0410    | Decides excitation frequency, sensor, and etc. |
| (RDC3AL0.REF)                  |               |                                                |
| Control Gain Select Register 0 | 0x00020017    | Setting gain.                                  |
| (RDC3AL0.PI0)                  |               |                                                |
| Control Gain Select Register 1 | 0x00011B01    | Setting gain limit, maximum angular velocity,  |
| (RDC3AL0.PI1)                  |               | and etc.                                       |
| Error Detection Register 0     | 0x001A2933    | Setting threshold for error detection.         |
| (RDC3AL0.DIAG0)                |               |                                                |
| Error Detection Register 1     | 0xB0000000    | Setting error determination time.              |
| (RDC3AL0.DIAG1)                |               | Bit reset for error relation.                  |
| Digital Operation Register 0   | 0x00020024    | Setting PGA inversion function and averaging.  |
| (RDC3AL0.DCUR0)                |               |                                                |
| RDC Stop Register              | MNTC : 1      | The sinmnt and cosmnt signals are output       |
| (RDC3AL0.RDSTP)                |               | through the external output pins.              |
| PHI Compare Setting Register 0 | 0x07000000    | Setting compare value.                         |
| (RDC3AL0.PHICP0)               |               |                                                |
| PHI Compare Setting Register 1 | 0x0000000     | Setting compare value.                         |
| (RDC3AL0.PHICP1)               |               |                                                |
| ET Control Register            | 0x03000000    | Setting the excitation timer                   |
| (RDC3AL0.ETEN)                 |               |                                                |
| Encoder Register 0             | 0x00000010    | Setting output signal.                         |
| (RDC3AL0.ENC0)                 |               | Enable angle compare match interrupt           |



| Resister name                                                               | Setting<br>value | Function                                                                                                        |
|-----------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|
| RDC Stop Register<br>(RDC3AL0.RDSTP)                                        | ANSTP:0          | Analog circuits are running.                                                                                    |
|                                                                             | PGAX1 : 1        | Set x1 for PGA gain.                                                                                            |
| Error Detection Register 1<br>(RDC3AL0.DIAG1)                               | INIT : 1         | Initialize RDC3AL<br>(This value is restored to 0 following the<br>completion of initialization within RDC3AL.) |
|                                                                             | KIRST : 1        | Reset 0 to Ki integrator and accumulator<br>integrator                                                          |
|                                                                             | ERDEN : 1        | Start error detection<br>(Start 26 ms after setting)                                                            |
|                                                                             | ERRST : 1        | Reset error signal.                                                                                             |
| 12-Bit SAR-ADC Digital Circuit Block<br>Setting Register 0 (RDC3AL0.ADSTD0) | 0x00000000       | Setting ADC calibration.                                                                                        |
| 12-Bit SAR-ADC Digital Circuit Block                                        | ADCALST :        | Start ADC calibration.                                                                                          |
| Setting Register 1 (RDC3AL0.ADSTD1)                                         | 1                | (Start 2 ms after setting)                                                                                      |
| Automatic ROM Table Correction<br>Register 1 (RDC3AL0.ROMCOR1)              | ROMBSTEN<br>: 1  | Enable Automatic ROM Table Correction                                                                           |
|                                                                             | ROMBST : 1       | Start Automatic ROM Table Correction                                                                            |
| Digital Operation Register 0<br>(RDC3AL0.DCUR0.BIT)                         | PGAIVSL : 1      | Setting timing for PGA inversion                                                                                |

| Table 2-19 | Start RDC3AL setting |
|------------|----------------------|
|------------|----------------------|

#### Table 2-20 Setting PORT

| Resister name                                                              | Setting value | Function                                        |
|----------------------------------------------------------------------------|---------------|-------------------------------------------------|
| Port Write Enable register<br>(PORT0.PWE)                                  | 0x003F7FFF    | Enable write to port.                           |
| Port 12 Mode Control Register<br>(PORT0.PCR12_m)<br>(m = 0, 1, 2, 4, 5, 6) | 0x0000004D    | Enable port output by ATOM0_0, 1, 2, 0N, 1N, 2N |
| Port 33_1 Mode Control Register<br>(PORT0.PCR33_1)                         | 0x00001000    | Port 33 pin 1 to High                           |
| Port 11_0 Mode Control Register<br>(PORT0.PCR11_0)                         | 0x00001000    | Port 11 pin 0 to High                           |

Table 2-21 Setting INTC

| Resister name                       | Setting value   | Function                                 |
|-------------------------------------|-----------------|------------------------------------------|
| El Level Interrupt Control Register | EIC360 : 0x004F | Interrupt vector to table reference mode |
| 2 (INTC2)                           |                 | OSTM0 Interrupt (priority 15: lowest)    |
|                                     | EIC423 : 0x0040 | RDC3AL0 compare interrupt 0              |
|                                     |                 | (priority 0: highest)                    |
|                                     | EIC422 : 0x0040 | RDC3AL0 compare interrupt 1              |
|                                     |                 | (priority 0: highest)                    |
|                                     | EIC86 : 0x0040  | GTM0_ATOM_CH0 Interrupt                  |
|                                     |                 | (priority 0: highest)                    |



## Table 2-22 RDC\_CMP0 Interrupt

| Resister name                                      | Setting value | Function              |
|----------------------------------------------------|---------------|-----------------------|
| Port 11_0 Control Register<br>(PORT0.PCR11_0)      | 0x00001000    | Port 11 pin 0 to High |
| PHI Compare Setting Register 0<br>(RDC3AL0.PHICP0) | 0x07000000    | Setting compare value |

## Table 2-23RDC\_CMP1 Interrupt

| Resister name                                      | Setting value | Function              |
|----------------------------------------------------|---------------|-----------------------|
| Port 11_0 Control Register<br>(PORT0.PCR11_0)      | 0x0000000     | Port 11 pin 0 to Low  |
| PHI Compare Setting Register 0<br>(RDC3AL0.PHICP0) | 0x07000000    | Setting compare value |

| Table 2-24 | M0_IRQ Interrupt |
|------------|------------------|
|------------|------------------|

| Resister name                          | Setting value | Function                               |
|----------------------------------------|---------------|----------------------------------------|
| MCSi Channel 0 Interrupt Notification  | 0x0000001     | Interrupt request by MCS channel 0.    |
| Register                               | (i = 0、1、2)   | Clear after writing.                   |
| (GTM0.MCSi_CH0_IRQ_NOTIFY)             | , , ,         |                                        |
| ATOM0 Channel 0 Interrupt Notification | 0x0000003     | CCU0, CCU1 channel 0 trigger condition |
| Register                               | (x = 0, 1, 2) | interrupt occurs on ATOM channel 0.    |
| (GTM0.ATOM0_CHx_IRQ_NOTIFY)            |               | Clear after writing.                   |



| Resister name                 | Setting value | Function                                   |
|-------------------------------|---------------|--------------------------------------------|
| ATOM0 Channel 0 Interrupt     | 0x0000003     | Enable interrupts for ATOM0 channels 0     |
| Enable Register               |               | CCU0TC_IRQ                                 |
| (ATOM0_CH0_IRQ_EN)            |               |                                            |
| ATOM AGC Output Enable        | 0x000002AA    | Enable channel output on an update trigger |
| Control Register              |               |                                            |
| (ATOM0_AGC_OUTEN_CTRL)        |               |                                            |
| ATOM AGC Output Enable Status | 0x000002AA    | Enable ATOM_OUT output                     |
| Register                      |               |                                            |
| (ATOM0_AGC_OUTEN_STAT)        |               |                                            |
| ATOM Enable/Disable Control   | 0x000002AA    | Enable ATOM channel on an update trigger   |
| Register                      |               |                                            |
| (ATOM0_AGC_ENDIS_CTRL)        |               |                                            |
| ATOM Enable/Disable Status    | 0x000002AA    | Enable ATOM channels                       |
| Register                      |               |                                            |
| (ATOM0_AGC_ENDIS_CTRL)        |               |                                            |

# Table 2-25 Enable ATOM(gtm\_atom\_enable)

| Resister name             | Setting value | Function                               |
|---------------------------|---------------|----------------------------------------|
| OSTM0 Count Start Trigger | 0x01          | Start counting and set OSTM0TE.OSTM0TE |
| Register (OSTM0.TS)       |               | (count enable state register) to 1     |

| Table 2-27 | Enable MCS | (mcs_enable) |
|------------|------------|--------------|
|------------|------------|--------------|

| Resister name                     | Setting value | Function                          |
|-----------------------------------|---------------|-----------------------------------|
| MCSi Control and Status Register  | OR 0x00       | Retain MCS scheduling mode        |
| (GTM0.MCSi_CTRL_STAT)             | (i = 0, 1, 2) |                                   |
| MCSi Channel 0 Control Register   | OR 0x1        | MCSi channel 0 activation request |
| (GTM0.MCSi_CH0_CTRL)              | (I = 0, 1, 2) |                                   |
| MCSi Set Trigger Control Register | 0x01          | Set trigger bit                   |
| (GTM0.MCSi_STRG)                  |               |                                   |

# 3. Appendix

This section describes how to start MCS based on the edge input to TIM.

This section describes the settings assuming that MCS is started from TIM using sample software.

## 3.1 Activation using the count start trigger function

#### 3.1.1 Operation overview

When TIM 24-bit counter (TIM0\_CH0\_CNT) exceeds 0xFFFFFF, an overflow interrupt CNTOFL\_IRQ is generated.

Operates the TIM counter (TIM0\_CH0\_CNT) using the input signal as a start trigger. This application uses the compare interrupt signal output from RDC3AL as the input signal.

Start counting TIM0\_CH0\_CNT with the falling edge of the signal as a trigger.



Figure 3-1 Operation overview



#### 3.1.2 Operation flowchart

Figure 3-2 shows the setting flow for GTM, etc. They are GTM settings, PIC settings, INTC settings, and compare interrupt settings, respectively, and the following settings are added to each function.

Figure 3-3 shows the setting flow of interrupt processing. This will be added directly to user\_int\_cpu0.c.

Figure 3-4 shows the interrupt vector table setting flow. This takes the form of editing vecttbl0.asm.











Figure 3-2 Setting registers









Figure 3-4 Edit vector table



#### 3.1.3 Software description

Table 3-1 through Table 3-4 show the register settings used for the GTM, PIC, INTC and RDC3AL0 compare interrupts.

Table 3-5 shows the register settings used by the overflow interrupt int\_TIM0\_irq.

| Register name                                                | Setting value | Function                                                     |
|--------------------------------------------------------------|---------------|--------------------------------------------------------------|
| GTM Interrupt Selection Control Register<br>001 (IRQ_SEL001) | 0x00000001    | Output TIM0 (Ch0) interrupt request to INTC                  |
| TIM0 Global Software Reset Register<br>(TIM0_RST)            | 0x00000001    | Reset TIM (Ch0)                                              |
| TIM0 Channel 0 Control Register                              | 0x00000F01    | <ul> <li>Measurement starts from the falling edge</li> </ul> |
| (TIM0_CH0_CTRL)                                              |               | <ul> <li>Continuous operation mode</li> </ul>                |
|                                                              |               | <ul> <li>PWM measurement mode</li> </ul>                     |
|                                                              |               | Enable channel                                               |
| TIM0 Channel 0 Extended Control                              | 0x00000000    | Since the extended function is not used, use                 |
| Register                                                     |               | the reset value of the microcomputer                         |
| (TIM0_CH0_ECTRL)                                             |               |                                                              |
| TIM0 Channel 0 TDU Control Register                          | 0x00000000    | Since the TDU is not used, use the reset                     |
| (TIM0_CH0_TDUV)                                              |               | value of the microcomputer                                   |
| TIM0 Channel 0 TDU Counter Register                          | 0x00000000    | Since the TDU is not used, use the reset                     |
| (TIM0_CH0_TDUC)                                              |               | value of the microcomputer                                   |
| TIM0 Channel 0 Interrupt Notification                        | 0x0000003F    | Clear interrupt flags                                        |
| Register                                                     |               |                                                              |
| (TIM0_CH0_IRQ_NOTIFY)                                        |               |                                                              |
| TIM0 Channel 0 Interrupt Enable Register                     | 0x00000004    | Enable overflow interrupt                                    |
| (TIM0_CH0_IRQ_EN)                                            |               |                                                              |
| TIM0 Channel 0 Interrupt Mode                                | 0x00000000    | Level interrupt                                              |
| Configuration Register                                       |               |                                                              |
| (TIM0_CH0_IRQ_MODE)                                          |               |                                                              |

| Table 3-1 | Setting TIM(gtm_ | _init) |
|-----------|------------------|--------|
|-----------|------------------|--------|

#### Table 3-2 Setting PIC(pic\_init)

| Register name                                                                    | Setting value             | Function                                             |
|----------------------------------------------------------------------------------|---------------------------|------------------------------------------------------|
| GTM Timer Input Module (TIM)<br>Source Select Register 0<br>(PIC24.PIC2GTMINEN0) | PIC2GTMINEN0[8:0]<br>: 91 | Set RDC3AL0 compare interrupt output to GTM_TIM0_IN0 |

| Table 3-3 | Setting in   | terrupt vector | (int_init) |
|-----------|--------------|----------------|------------|
|           | Octaining in | ionupi vooioi  | (""")"     |

| Register name              | Setting value  | Function                                               |
|----------------------------|----------------|--------------------------------------------------------|
| EI Level Interrupt Control | EIC87 : 0x0040 | Set interrupt vector to table reference mode           |
| Register 2                 |                | <pre>int_TIM0_irq interrupt(priority 0: highest)</pre> |
| (INTC2)                    |                |                                                        |

| Table 3-4 | RDC_ | CMP0 | interrupt(int_ | _rdc_ | _cmp0) |
|-----------|------|------|----------------|-------|--------|
|-----------|------|------|----------------|-------|--------|

| Register name            | Setting value | Function                                   |
|--------------------------|---------------|--------------------------------------------|
| RDC3AL0 Encoder Register | 0x0000000     | Disable phi compare interrupt from RDC3AL0 |
| (RDC3AL0.ENC0)           |               |                                            |

#### Table 3-5 Setting interrupt(int\_TIM0\_irq)



| Register name                   | Setting value     | Function                           |
|---------------------------------|-------------------|------------------------------------|
| EI Level Interrupt Control      | EIC87 : 0x0000    | Disable int_TIM0_irq interrupt     |
| Register 2                      |                   |                                    |
| (INTC2)                         |                   |                                    |
| GTM Timer Input Module (TIM)    | PIC2GTMINEN08_0:0 | Disable output from RDC3AL0 to TIM |
| Source Select Register 0        |                   |                                    |
| (PIC24.PIC2GTMINEN0)            |                   |                                    |
| TIM0 Channel 0 Interrupt        | 0x000003F         | Clear interrupt flags              |
| Notification Register           |                   |                                    |
| (TIM0_CH0_IRQ_NOTIFY)           |                   |                                    |
| TIM0 Channel 0 Control Register | TIM_EN:0          | Disable TIM_CH0                    |
| (TIM0_CH0_CTRL)                 |                   |                                    |
| RDC3AL0 Encoder Register 0      | 0x00000010        | Enable phi compare interrupt from  |
| (RDC3AL0.ENC0)                  |                   | RDC3AL0                            |



# **Revision History**

|      |           | Description |                      |
|------|-----------|-------------|----------------------|
| Rev. | Date      | Page        | Summary              |
| 1.00 | 2023/9/29 |             | First-edition issued |
|      |           |             |                      |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

6.

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

#### 8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

# Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

# **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.