

# RH850/U2B Group Function Operation Example between CPU

R01AN7090EJ0100 Rev.1.00

### Summary

This application note summarizes the operation example by using the function with CPU for RH850/U2Bx.

The operation example described in this application note have been confirmed to operate, be sure to confirm the operation before using it.



### Contents

| 1.  | Introduction                                | 3 |
|-----|---------------------------------------------|---|
| 1.1 | Use Function                                | 3 |
| •   |                                             |   |
| 2.  | Interrupt Function between Processor (IPIR) |   |
| 2.1 | Specification Overview                      | 4 |
| 2.2 | Use Function                                | 4 |
| 2.3 | Explanation for Operation Example           | 4 |
| 2.4 | Software Explanation                        | 5 |
|     |                                             |   |
| 3.  | Barrier Synchronization Function (BARR)     | 8 |
| 3.1 | Specification Overview                      | 8 |
| 3.2 | Use Function                                | 8 |
| 3.3 | Explanation of Operation Example            | 8 |
| 3.4 | Software Explanation                        | 9 |
| 4.  | Time Protection Timer (TPTM)1               | 1 |
|     |                                             |   |
| 4.1 | •                                           |   |
| 4.2 | Use Function1                               | 1 |
| 4.3 | Explanation for Operation Example1          | 2 |
| 4.4 | Software Explanation1                       | 3 |



### 1. Introduction

This operation example describes the usage of the function between CPU and the software making example for RH850/U2Bx.

### 1.1 Use Function

The following shows the hardware function for RH850/U2Bx using in this application note.

- Interrupt Function between Processor (IPIR)
- Barrier Synchronization Function (BARR)
- Time Protection Timer (TPTM)
- ATU-VI (Timer A)
- Port



### 2. Interrupt Function between Processor (IPIR)

### 2.1 Specification Overview

This section explains the usage for the interrupt function between the processors (IPIR).

Perform the interrupt request from CPU0 (PE0) to CPU1 (PE1) in 200ms intervals. If CPU1 (PE1) accepted the interrupt, perform the interrupt request to CPU0 (PE0). This function is continued.



Figure 2-1 Interrupt Operation between Processor

### 2.2 Use Function

The following function shows the hardware function using in this operation example.

- Interrupt Function between Processors (IPIR)
- ATU-VI (Timer A)
- Port

### 2.3 Explanation for Operation Example

In this operation example, set enable for the interrupt function between the processors (IPIR), and alternately perform the interrupt request from each CPU. Use Timer A and 200ms interval for the interrupt request interval. Also, use the ports (P11\_0 and P11\_1) for checking the operation. When each CPU accepts the interrupt, the port output is toggled.



Figure 2-2 Operation Example



### 2.4 Software Explanation

#### • Module Explanation

The following shows the module list in this operation example.

| Table 2-1 Module List (CPU0)                                |                 |                                                                             |  |  |
|-------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------|--|--|
| Module Name                                                 | Label Name      | Function                                                                    |  |  |
| Maine routine                                               | main_pe0        | Perform each setting and application setup.                                 |  |  |
| PBG initialization routine                                  | PBG_init        | Perform PBG initial setting                                                 |  |  |
| Port initialization routine                                 | port_init       | Perform port initial setting.                                               |  |  |
| Initialization routine of<br>interrupt between<br>processes | ipir_init_cpu0  | Set enable for interrupt between processors.                                |  |  |
| Interrupt initialization routine                            | intc_init_cpu0  | Perform initialization setting of interrupt function.                       |  |  |
| Software timer                                              | Wait_Timer_CPU0 | Software timer function. (200ms wait)                                       |  |  |
| Interrupt processing routine                                | cpu0_int        | Interrupt function. This clears interrupt function and toggles port output. |  |  |

Table 2-2 Module List (CPU1)

| Module Name                                                 | Rabel Name     | Function                                                                    |
|-------------------------------------------------------------|----------------|-----------------------------------------------------------------------------|
| Maine routine                                               | main_pe1       | Perform each setting and application setup.                                 |
| Initialization routine of<br>interrupt between<br>processes | ipir_init_cpu1 | Set enable for interrupt between processors.                                |
| Interrupt initialization routine                            | intc_init_cpu1 | Perform initialization setting of interrupt function.                       |
| Interrupt processing routine                                | cpu1_int       | Interrupt function. This clears interrupt function and toggles port output. |

#### • Register Setting

The following shows the register setting of each function in this operation example.

| Table 2-3 | Interrupt Register Setting between Processors (CPU) |
|-----------|-----------------------------------------------------|
|-----------|-----------------------------------------------------|

| Register Name | Setting<br>Value | Function                      |
|---------------|------------------|-------------------------------|
| IPI0ENS       | 0x02             | Interrupt enable between CPUs |
| IPIOREQS      | 0x02             | Request interrupt to CPU1.    |
| IPI0FCLRS     | 0x02             | Clear interrupt request flag. |

#### Table 2-4 Interrupt Register Setting between Processors (CPU1)

| Register Name | Setting<br>Value | Function                       |
|---------------|------------------|--------------------------------|
| IPI0ENS       | 0x01             | Enable interrupt between CPUs. |
| IPIOREQS      | 0x01             | Request interrupt to CPU0.     |
| IPI0FCLRS     | 0x01             | Clear interrupt request flag.  |



| Register Name | Setting<br>Value | Function                         |
|---------------|------------------|----------------------------------|
| EIC0          | 0x0040           | Table reference/Priority level 0 |

#### Table 2-5 Interrupt Register Setting (CPU0)

#### Table 2-6 Interrupt Register Setting (CPU1)

| Register Name | Setting<br>Value | Function                         |
|---------------|------------------|----------------------------------|
| EIC0          | 0x0040           | Table reference/Priority level 0 |

#### Table 2-7 Port Register Setting

| Register Name | Setting<br>Value | Function           |
|---------------|------------------|--------------------|
| PCR11_0       | 0x00000000       | P11_0: Output port |
| PCR11_1       | 0x00000000       | P11_1: Output port |

### Table 2-8 ATU-VI (Timer A) Register Setting

| Register Name | Setting Value | Function                             |
|---------------|---------------|--------------------------------------|
| TCNTA         | 0xFF85EDFF    | Counter initial setting (200ms)      |
|               | 0x0003        | Enable Timer A count operation       |
| ATUENR        |               | Enable clock generation of prescaler |
| TSCRA         | 0x8000        | Overflow flag clear                  |

#### Table 2-9 PBG Register Setting

| Register Name         | Setting Value | Function                           |
|-----------------------|---------------|------------------------------------|
| PBGERRSLV20 PBGKCPROT | 0xA5A5A501    | Enable writing                     |
| PBG21 PBGPROT1_8      | 0x0000003     | Enable read/write : SPID = 0 and 1 |



#### • Operation Flow

The following shows the flowchart in this operation example.



Figure 2-3 Flowchart



### 3. Barrier Synchronization Function (BARR)

#### 3.1 Specification Overview

This section explains the usage of the barrier synchronization function (BARR).

When performing the parallel processing using the multicore processer, CPU is required to wait until the data required for the next process is prepared. This processing can be implemented in software, but the memory accesses, etc., may degrade the system processing performance.

The barrier synchronization function (BARR) can be detected by the processing completion of each CPU, and the synchronization can be easily realized.



Figure 3-1 Operation of Barrier Synchronization Function

#### 3.2 Use Function

The following shows the used hardware functions in this operation example.

• Barrier Synchronization Function (BARR)

### 3.3 Explanation of Operation Example

In this operation example, each CPU increments the counter variable on the memory. The increment operation is delayed to insert the wait to CPU0. By the synchronization function (BARR), it is possible to check that each counter variable value is same when the program execution is stopped.



Figure 3-2 Operation Example



### 3.4 Software Explanation

#### • Module Explanation

The following shows the operation example of the module list.

Table 3-1Module List (CPU0)

| Module Name                 | Rabel Name | Function                                      |
|-----------------------------|------------|-----------------------------------------------|
| Miane routine               | main_pe0   | Perform each setting and application booting. |
| BARR initialization routine | barr_init  | Perform BARR initial setting.                 |

Table 3-2 Module List (CPU1)

| Module Name   | Rabel Name | Function                                      |
|---------------|------------|-----------------------------------------------|
| Maine routine | main_pe1   | Perform each setting and application booting. |

#### Register Setting

The following shows the register setting of each function in this operation example.

Table 3-3 BARR Register

| Register Name | Setting<br>Value | Function                                                           |
|---------------|------------------|--------------------------------------------------------------------|
| BROINIT       | 0x01             | BRnCHKm register and BRnSYNCm register<br>initialization           |
| BROEN         | 0x03             | CPU0(PE0) and CPU1(PE1) barrier synchronization<br>function enable |
| BR0CHKS       | 0x01             | Notify the processing completion.                                  |
| BR0SYNCS      | 0x00             | Complete the barrier synchronization.                              |

#### • Operation Flow

The following shoes the flowchart in this operation example.









### 4. Time Protection Timer (TPTM)

### 4.1 Specification Overview

This example explains the use method of the time protection timer (TPTM).

The timer protection timer (TPTM) is the timer for CPU used for realizing the timing protection function. This timer is configured by the interval timer (TPTM) and the free run timer (Up counter).

In this operation example, the count value of the free run timer is acquired by the underflow interrupt of the interval timer.



Figure 4-1 Operation of Time Protection Timer

### 4.2 Use Function

The following shows the used hardware function in this operation example.

- Time Protection Timer (TPTM)
- Port



### 4.3 Explanation for Operation Example

In this operation example, set 40MHz to the count clock of the time protection timer (TPTM), 0xFA0 (100us) to the counter load value of the interval timer, and start the count operation.

The underflow interrupt occurs every 100us, and the free run timer is stored to the count value. Also, Use the port (P11\_0) for the operation check. The port output toggles every under flow interrupt occurrence.



Figure 4-2 Operation Example



### 4.4 Software Explanation

#### • Module Explanation

The following shows the module list.

| Table 1 1 | Madula List |
|-----------|-------------|
| Table 4-1 | Module List |

| Module Name                      | Label Name | Function                                                                    |
|----------------------------------|------------|-----------------------------------------------------------------------------|
| Maine routine                    | main_pe0   | Perform each setting and application setup.                                 |
| Port initialization routine      | port_init  | Perform port initial setting.                                               |
| TPTM initialization routine      | tptm_init  | Perform TPTM initial setting.                                               |
| Interrupt initialization routine | intc_init  | Perform initialization setting of interrupt function.                       |
| Interrupt processing routine     | tptm_int   | Interrupt function. This clears interrupt function and toggles port output. |

#### • Register Setting

The following shows the register setting of each function in this operation example.

| Register Name | Setting<br>Value | Function                                                        |
|---------------|------------------|-----------------------------------------------------------------|
| TPTMSIIEN     | 0x0000001        | TPTM0 channel 0 interrupt enable                                |
| TPTMSIDIV     | 0x0000009        | Counter clock setting of interval timer<br>CLK_CPU / 10 (40MHz) |
| TPTMSILD0     | 0x00000FA0       | Counter load value of interval timer: 100us                     |
| TPTMSFDIV     | 0x00000009       | Counter clock setting of free run timer<br>CLK_CPU / 10 (40MHz) |
| TPTMSFCNT     | 0x0000000        | Free run counter clear                                          |

Table 4-3 Interrupt Register Setting

| Register Name | Setting<br>Value | Function                               |
|---------------|------------------|----------------------------------------|
| EIC31         | 0x0040           | Table reference/Priority level 0       |
| TPTMSEL       | 0x0000001        | Connect TPTM interrupt with EINT TPTM. |



#### • Operation Flow

The following shows the flowchart in this operation example.



Figure 4-3 Flowchart



### Our Company's Website and Inquiry

Website

http://japan.renesas.com/

Inquiry

http://japan.renesas.com/contact/

All registered trademarks are the property of their respective owners.



## **Revision History**

|      |           | Description |                      |
|------|-----------|-------------|----------------------|
| Rev. | Data      | Page        | Summary              |
| 1.00 | 2023.10.3 | -           | First edition issued |
|      |           |             |                      |

### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which reseting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.)

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS OF OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.