

## ISL7119RH, ISL7119EH

Radiation Hardened High Speed Dual Voltage Comparators

The ISL7119RH, ISL7119EH are radiation hardened, high speed, dual voltage comparators fabricated on a single monolithic chip. They are designed to operate over a wide dual supply voltage range as well as a single 5V logic supply and ground. The open collector output stage facilitates interfacing with a variety of logic devices and has the ability to drive relays and lamps at output currents up to 25mA.

The ISL7119RH, ISL7119EH are fabricated on our dielectrically isolated Radiation Hardened Silicon Gate (RSG) process, which provides immunity to Single Event Latch-Up (SEL) and highly reliable performance in the natural space environment.

# **Pin Configuration**

ISL7119RH, ISL7119EH (10 LD FLATPACK GDFP1-F10 OR CDFP2-F10) TOP VIEW



## **Features**

- Electrically screened to DLA SMD # 5962-07215
- · QML qualified per MIL-PRF-38535 requirements
- · Radiation acceptance testing ISL7119RH
- Radiation acceptance testing ISL7119EH

  - LDR (0.01rad(Si)/s)......50krad(Si)
- SEE hardness (see SEE report for details)
  - SEL/SEB ..... Immune
- Input offset voltage (V<sub>IO</sub>)...... 8mV (max)
- Input bias current (I  $_{\mbox{\footnotesize BIAS}}).....$  1000nA (max)
- Saturation voltage at I<sub>SINK</sub> = 3.2mA (V<sub>SAT</sub>) . . . . 0.65V (max)
- Saturation voltage at I<sub>SINK</sub> = 25mA (V<sub>SAT</sub>) . . . . 1.8V (max)

# **Applications**

- · Window detector
- · Level shifter
- Relay driver
- Lamp driver

# **Ordering Information**

| ORDERING SMD<br>NUMBER (Note 2) | PART NUMBER (Note 1)              | RADIATION HARDNESS<br>(Total lonizing Dose) | PACKAGE DESCRIPTION<br>(RoHS Compliant) | PKG.<br>DWG.# | TEMP. RANGE   |
|---------------------------------|-----------------------------------|---------------------------------------------|-----------------------------------------|---------------|---------------|
| 5962F0721501QXC                 | ISL7119RHQF                       | LDR to 50krad(Si)                           | 10 Lead Ceramic Metal Seal Flatpack     | K10.A         | -55 to +125°C |
| 5962F0721501VXC                 | ISL7119RHVF                       |                                             |                                         |               |               |
| 5962F0721502VXC                 | ISL7119EHVF                       | HDR to 300krad(Si),<br>LDR to 50krad(Si)    |                                         |               |               |
| 5962F0721501V9A                 | ISL7119RHVX (Note 3)              | LDR to 50krad(Si)                           | Die                                     | N/A           |               |
| 5962F0721502V9A                 | ISL7119EHVX (Note 3)              | HDR to 300krad(Si),<br>LDR to 50krad(Si)    |                                         |               |               |
| ISL7119RHF/PROTO                | ISL7119RHF/PROTO<br>(Note 4)      | N/A                                         | 10 Lead Ceramic Metal Seal Flatpack     | <u>K10.A</u>  |               |
| ISL7119RHX/SAMPLE               | ISL7119RHX/SAMPLE<br>(Notes 3, 4) |                                             | Die                                     | N/A           |               |

#### NOTES:

- 1. These Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.
- 2. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed in the table must be used when ordering.
- 3. Die product tested at T<sub>A</sub> = + 25 °C. The wafer probe test includes functional and parametric testing sufficient to make the die capable of meeting the electrical performance outlined in the DLA SMD.
- 4. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across temperature specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE parts are capable of meeting the electrical limits and conditions specified in the DLA SMD. The /SAMPLE parts do not receive 100% screening across temperature to the DLA SMD electrical limits. These part types do not come with a Certificate of Conformance because they are not DLA qualified devices.



## **Die Characteristics**

#### **DIE DIMENSIONS:**

2030 $\mu$ m x 2030 $\mu$ m (~80 mils x 80 mils) Thickness: 483 $\mu$ m  $\pm$  25.4 $\mu$ m (19 mils  $\pm$ 1 mil)

### **INTERFACE MATERIAL:**

### **Glassivation:**

Type: PSG (Phosphorous Silicon Glass) Thickness: 8.0kÅ ±1.0kÅ

### **Top Metallization:**

Type: AlSiCu

Thickness: 16.0kÅ ±2kÅ

#### Substrate:

Radiation Hardened Silicon Gate, Dielectric Isolation

(5) -VS

**Backside Finish:** 

Silicon

**ASSEMBLY RELATED INFORMATION:** 

**Substrate Potential:** 

Unbiased (DI)

**ADDITIONAL INFORMATION:** 

**Worst Case Current Density:** 

 $< 2.0 \times 10^5 \text{ A/cm}^2$ 

**Transistor Count:** 

66

# **Metallization Mask Layout**

(1) OUT 1 (10) +VS

(2) GND 1 (9) -IN 2

(3) +IN 1 (7) GND 2

ISL7119RH, ISL7119EH



(6) OUT 2

**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                                                                                                     |
|--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Feb 9, 2023  | 5.01     | Fixed links. Updated Radiation Acceptance feature bullets. Updated Ordering Information table. Removed About Intersil section.                                                             |
| Apr 15, 2016 | 5.00     | Updated package info in ordering information for parts ending in X from 10 Lead Ceramic Metal Seal Flatpack to Die.  Added Revision History and About Intersil sections.  Added POD K10.A. |



# **Package Outline Drawing**

For the most recent package outline drawing, see K10.A.





#### NOTES:

- Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab (dimension k) may be used to identify pin one.
- 2. If a pin one identification mark is used in addition to a tab, the limits of dimension k do not apply.
- 3. This dimension allows for off-center lid, meniscus, and glass overrun.
- 4. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
- 5. N is the maximum number of terminal positions.
- 6. Measure dimension S1 at all four corners.
- For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.
- Dimension Q shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension Q minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied.
- 9. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 10. Controlling dimension: INCH.

K10.A MIL-STD-1835 CDFP3-F10 (F-4A, CONFIGURATION B)
10 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE

|        | INC       | HES    | MILLIMETERS |      |       |
|--------|-----------|--------|-------------|------|-------|
| SYMBOL | MIN       | MAX    | MIN         | MAX  | NOTES |
| Α      | 0.045     | 0.115  | 1.14        | 2.92 | -     |
| b      | 0.015     | 0.022  | 0.38        | 0.56 | -     |
| b1     | 0.015     | 0.019  | 0.38        | 0.48 | -     |
| С      | 0.004     | 0.009  | 0.10        | 0.23 | -     |
| c1     | 0.004     | 0.006  | 0.10        | 0.15 | -     |
| D      | -         | 0.290  | -           | 7.37 | 3     |
| Е      | 0.240     | 0.260  | 6.10        | 6.60 | -     |
| E1     | -         | 0.280  | -           | 7.11 | 3     |
| E2     | 0.125     | -      | 3.18        | -    | -     |
| E3     | 0.030     | -      | 0.76        | -    | 7     |
| е      | 0.050 BSC |        | 1.27 BSC    |      | -     |
| k      | 0.008     | 0.015  | 0.20        | 0.38 | 2     |
| L      | 0.250     | 0.370  | 6.35        | 9.40 | -     |
| Q      | 0.026     | 0.045  | 0.66        | 1.14 | 8     |
| S1     | 0.005     | -      | 0.13        | -    | 6     |
| М      | -         | 0.0015 | -           | 0.04 | -     |
| N      | 10        |        | 10          |      | -     |

Rev. 0 3/07



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/