### 4.5MHz, Single and Dual Precision Rail-to-Rail Input-Output (RRIO) Op Amps with Very Low Input Bias Current

The ISL28138 and ISL28238 are 4.5MHz low-power single and dual operational amplifiers. The parts are optimized for single supply operation from 2.4 V to 5.5 V , allowing operation from one lithium cell or two Ni-Cd batteries.

The parts feature an Input Range Enhancement Circuit (IREC) which enables them to maintain CMRR performance for input voltages greater than the positive supply. The input signal is capable of swinging 0.25 V above the positive supply and to 100 mV below the negative supply with only a slight degradation of the CMRR performance. The output operation is rail-to-rail.

The parts draw minimal supply current ( $900 \mu \mathrm{~A}$ per amplifier) while meeting excellent DC accuracy, AC performance, noise and output drive specifications. The ISL28138 features an enable pin that can be used to turn the device off and reduce the supply current to less than $20 \mu \mathrm{~A}$. Operation is guaranteed over $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range.

## Ordering Information

| PART NUMBER <br> (Note) | PART <br> MARKING | PACKAGE <br> (Pb-free) | PKG. DWG. \# |
| :--- | :--- | :--- | :--- |
| ISL28138FHZ-T7* | GABR | 6 Ld SOT-23 | MDP0038 |
| ISL28138FHZ-T7A* | GABR | 6 Ld SOT-23 | MDP0038 |
| ISL28138FBZ | 28138 FBZ | 8 Ld SOIC | MDP0027 |
| ISL28138FBZ-T7* | 28138 FBZ | 8 Ld SOIC | MDP0027 |
| Coming Soon <br> ISL28238FBZ | 28238 FBZ | 8 Ld SOIC | MDP0027 |
| Coming Soon <br> ISL28238FBZ-T7* | 28238 FBZ | 8 Ld SOIC | MDP0027 |
| Coming Soon <br> ISL28238FUZ | $8238 Z$ | 8 Ld MSOP | MDP0043 |
| Coming Soon <br> ISL28238FUZ-T7* | $8238 Z$ | 8 Ld MSOP | MDP0043 |

*Please refer to TB347 for details on reel specifications.
NOTE: These Intersil Pb-free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and 100\% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Features

- 4.5 MHz gain bandwidth product
- $900 \mu \mathrm{~A}$ supply current (per amplifier)
- $300 \mu \mathrm{~V}$ maximum offset voltage
- 1pA typical input bias current
- Down to 2.4 V single supply voltage range
- Rail-to-rail input and output
- Output sources and sinks 60 mA load current
- Enable pin (ISL28138)
- $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operation
- Pb-free (RoHS compliant)


## Applications

- Low-end audio
- 4 mA to 20 mA current loops
- Medical devices
- Sensor amplifiers
- ADC buffers
- DAC output amplifiers


## Pinouts



| Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ) |  |
| :---: | :---: |
| Supply Voltage . | 5.75 V |
| Supply Turn On Voltage Slew Rate | 1V/ $/$ s |
| Differential Input Current | 5 mA |
| Differential Input Voltage | 0.5V |
| Input Voltage | $\mathrm{V}-0.5 \mathrm{~V}$ to $\mathrm{V}++0.5 \mathrm{~V}$ |
| ESD Tolerance |  |
| Human Body Model | 3 kV |
| Machine Model . | 300V |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\quad \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=$ Open, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Temperature data established by characterization.

| PARAMETER | DESCRIPTION | CONDITIONS | $\begin{array}{\|c\|} \text { MIN } \\ \text { (Note 1) } \end{array}$ | TYP | $\begin{array}{\|c\|} \hline \text { MAX } \\ \text { (Note 1) } \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vos | Input Offset Voltage | 8 Ld SOIC | $\begin{aligned} & \hline-300 \\ & -650 \end{aligned}$ | $\pm 6$ | $\begin{aligned} & 300 \\ & 650 \end{aligned}$ | $\mu \mathrm{V}$ |
|  |  | 6 Ld SOT-23 | $\begin{aligned} & -550 \\ & -750 \end{aligned}$ | $\pm 6$ | $\begin{aligned} & 550 \\ & 750 \end{aligned}$ | $\mu \mathrm{V}$ |
| $\frac{\Delta \mathrm{V}_{\mathrm{OS}}}{\Delta \mathrm{~T}}$ | Input Offset Voltage vs Temperature | 8 Ld SOIC |  | 0.6 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| los | Input Offset Current | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\begin{aligned} & -35 \\ & -80 \end{aligned}$ | $\pm 5$ | $\begin{aligned} & 35 \\ & 80 \end{aligned}$ | pA |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\begin{aligned} & -30 \\ & -80 \end{aligned}$ | $\pm 1$ | $\begin{aligned} & 30 \\ & 80 \end{aligned}$ | pA |
| CMIR | Common-Mode Voltage Range | Guaranteed by CMRR | 0 |  | 5 | V |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to 5 V | $\begin{aligned} & 75 \\ & 70 \end{aligned}$ | 98 |  | dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{+}=2.4 \mathrm{~V}$ to 5.5 V | $\begin{aligned} & 80 \\ & 75 \end{aligned}$ | 98 |  | dB |
| Avol | Large Signal Voltage Gain | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ to $4.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ | $\begin{aligned} & 200 \\ & 150 \end{aligned}$ | 580 |  | V/mV |
|  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ to $4.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ |  | 50 |  | V/mV |
| V OUT | Maximum Output Voltage Swing | Output low, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ |  | 3 | $\begin{aligned} & 6 \\ & 8 \end{aligned}$ | mV |
|  |  | Output low, $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ |  | 50 | $\begin{gathered} 70 \\ 110 \end{gathered}$ | mV |
|  |  | Output high, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ | $\begin{gathered} 4.994 \\ 4.99 \end{gathered}$ | 4.998 |  | V |
|  |  | Output high, $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ | $\begin{aligned} & 4.93 \\ & 4.89 \\ & \hline \end{aligned}$ | 4.95 |  | V |
| $\mathrm{IS}_{\mathrm{S}, \mathrm{ON}}$ | Supply Current, Enabled |  | $\begin{aligned} & 0.7 \\ & 0.4 \\ & \hline \end{aligned}$ | 0.9 | $\begin{aligned} & 1.1 \\ & 1.4 \end{aligned}$ | mA |
| IS,OFF | Supply Current, Disabled (ISL28138) |  |  | 10 | $\begin{aligned} & 14 \\ & 16 \end{aligned}$ | $\mu \mathrm{A}$ |

## Electrical Specifications

$\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=$ Open, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified.
Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Temperature data established by characterization. (Continued)

| PARAMETER | DESCRIPTION | CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 1) } \end{gathered}$ | TYP | MAX (Note 1) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{10}{ }^{+}$ | Short-Circuit Output Source Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | $\begin{aligned} & 48 \\ & 45 \end{aligned}$ | 75 |  | mA |
| $\mathrm{IO}^{-}$ | Short-Circuit Output Sink Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | 68 |  | mA |
| VSUPPLY | Supply Operating Range | V+ to V-, Guararteed by PSRR | 2.4 |  | 5.5 | V |
| $\mathrm{V}_{\text {ENH }}$ | $\overline{\mathrm{EN}}$ Pin High Level (ISL28138) |  | 2 |  |  | V |
| $\mathrm{V}_{\text {ENL }}$ | $\overline{\text { EN }}$ Pin Low Level(ISL28138) |  |  |  | 0.8 | V |
| IENH | $\overline{\text { EN }}$ Pin Input High Curren (ISL28138) | $\mathrm{V}_{\mathrm{EN}}=\mathrm{V}+$ |  | 1 | $\begin{aligned} & 1.5 \\ & 1.6 \end{aligned}$ | $\mu \mathrm{A}$ |
| IENL | $\overline{\text { EN }}$ Pin Input Low Current (ISL28138) | $\mathrm{V}_{\mathrm{EN}}=\mathrm{V}-$ |  | 12 | $\begin{aligned} & 25 \\ & 30 \end{aligned}$ | nA |
| AC SPECIFICATONS |  |  |  |  |  |  |
| GBW | Gain Bandwidth Product | $\begin{aligned} & A_{V}=100, R_{F}=100 \mathrm{k} \Omega, R_{G}=1 \mathrm{k} \Omega, \\ & R_{L}=10 \mathrm{k} \Omega \text { to } V_{C M} \end{aligned}$ |  | 4.5 |  | MHz |
| Unity Gain Bandwidth | -3dB Bandwidth | $\begin{aligned} & A_{V}=1, R_{F}=0 \Omega, V_{\text {OUT }}=10 \mathrm{~m} V_{P-P}, \\ & R_{L}=10 \mathrm{k} \Omega \text { to } V_{C M} \end{aligned}$ |  | 13 |  | MHz |
| $\mathrm{e}_{\mathrm{N}}$ | Input Noise Voltage Peak-to-Peak | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  | 2 |  | $\mu \mathrm{V}_{\text {P-P }}$ |
|  | Input Noise Voltage Density | $\mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz}$ |  | 26 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| ${ }^{\mathrm{i}} \mathrm{N}$ | Input Noise Current Density | $\mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz}$ |  | 0.12 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| CMRR @ 60Hz | Input Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=1 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CM}}$ |  | 85 |  | dB |
| $\begin{aligned} & \text { PSRR- @ } \\ & 120 \mathrm{~Hz} \end{aligned}$ | Power Supply Rejection Ratio (V-) | $\begin{aligned} & \mathrm{V}_{+}, \mathrm{V}_{-}= \pm 1.2 \mathrm{~V} \text { and } \pm 2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\text {SOURCE }}=1 \mathrm{~V}_{\mathrm{P}_{-} \mathrm{P},} \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM}} \end{aligned}$ |  | -82 |  | dB |
| $\begin{aligned} & \text { PSRR+ @ } \\ & 120 \mathrm{~Hz} \end{aligned}$ | Power Supply Rejection Ratio ( $\mathrm{V}+$ ) | $\begin{aligned} & \mathrm{V}_{+}, \mathrm{V}_{-}= \pm 1.2 \mathrm{~V} \text { and } \pm 2.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {SOURCE }}=1 \mathrm{~V}_{\mathrm{P}_{-\mathrm{P}},} \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CM}} \end{aligned}$ |  | -100 |  | dB |
| TRANSIENT RESPONSE |  |  |  |  |  |  |
| SR | Slew Rate |  |  | $\pm 4.8$ |  | V/us |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$, Large Signal | Rise Time, $10 \%$ to $90 \%$, V ${ }_{\text {OUT }}$ | $\begin{aligned} & A_{V}=+2, V_{O U T}=3 V_{P-P}, R_{G}=R_{F}=10 \mathrm{k} \Omega \\ & R_{L}=10 \mathrm{k} \Omega \text { to } V_{C M} \end{aligned}$ |  | 530 |  | ns |
|  | Fall Time, $90 \%$ to $10 \%$, V ${ }_{\text {OUT }}$ | $\begin{aligned} & A_{V}=+2, V_{O U T}=3 V_{P-P}, R_{G}=R_{F}=10 \mathrm{k} \Omega \\ & R_{L}=10 \mathrm{k} \Omega \text { to } V_{C M} \end{aligned}$ |  | 530 |  | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$, Small Signal | Rise Time, $10 \%$ to $90 \%$, $\mathrm{V}_{\text {OUT }}$ | $\begin{aligned} & A_{V}=+2, V_{O U T}=10 \mathrm{~m} V_{P-P}, \\ & R_{G}=R_{F}=R_{L}=10 \mathrm{k} \Omega \text { to } V_{C M} \end{aligned}$ |  | 50 |  | ns |
|  | Fall Time, $90 \%$ to $10 \%$, V ${ }_{\text {OUT }}$ | $\begin{aligned} & A_{V}=+2, V_{O U T}=10 \mathrm{~m} V_{P-P}, \\ & R_{G}=R_{F}=R_{L}=10 \mathrm{k} \Omega \text { to } V_{C M} \end{aligned}$ |  | 50 |  | ns |
| tEN | Enable to Output Turn-on Delay Time, 10\% EN to 10\% V OUT, (ISL28138) | $\begin{aligned} & V_{\overline{E N}}=5 \mathrm{~V} \text { to } 0 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+2, \\ & \mathrm{R}_{\mathrm{G}}=\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \text { to } \mathrm{V}_{\mathrm{CM}} \end{aligned}$ |  | 5 |  | $\mu \mathrm{s}$ |
|  | Enable to Output Turn-off Delay Time, 10\% EN to $10 \% V_{\text {OUT }}$, (ISL28138) | $\begin{aligned} & V_{\overline{E N}}=0 \mathrm{~V} \text { to } 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+2, \\ & \mathrm{R}_{\mathrm{G}}=\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \text { to } \mathrm{V}_{\mathrm{CM}} \end{aligned}$ |  | 0.2 |  | $\mu \mathrm{s}$ |

NOTE:

1. Parts are $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Temperature limits established by characterization and are not production tested.

Typical Performance Curves $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=$ Open, unless otherwise specified.


FIGURE 1. GAIN vs FREQUENCY vs FEEDBACK RESISTOR VALUES $\mathbf{R}_{\mathrm{f}} / \mathbf{R}_{\mathrm{g}}$


FIGURE 3. GAIN vs FREQUENCY vs $\mathrm{V}_{\mathrm{OUT}}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$


FIGURE 5. GAIN vs FREQUENCY vs $R_{L}$


FIGURE 2. GAIN vs FREQUENCY vs $\mathrm{V}_{\mathrm{OUT}}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$


FIGURE 4. GAIN vs FREQUENCY vs $\mathrm{V}_{\mathrm{OUT}}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k}$


FIGURE 6. FREQUENCY RESPONSE vs CLOSED LOOP GAIN

Typical Performance Curves $\mathrm{V}_{+}=5 \mathrm{~V}, \mathrm{~V}_{-}=\mathrm{ov}, \mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\mathrm{Open}$, unless otherwise specified. (Continued)


FIGURE 7. GAIN vs FREQUENCY vs SUPPLY VOLTAGE


FIGURE 9. CMRR vs FREQUENCY; $\mathrm{V}_{+}=\mathbf{2} .4 \mathrm{~V}$ AND 5V


FIGURE 11. PSRR vs FREQUENCYV, $\mathrm{V}_{\mathbf{+}}, \mathrm{V}_{\mathbf{-}}= \pm 2.5 \mathrm{~V}$


FIGURE 8. GAIN vs FREQUENCY vs $C_{L}$


FIGURE 10. PSRR vs FREQUENCY, $\mathrm{V}_{+}, \mathrm{V}_{\mathbf{-}}= \pm 1.2 \mathrm{~V}$


FIGURE 12. INPUT VOLTAGE NOISE DENSITY vs FREQUENCY

Typical Performance Curves $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\mathrm{Open}$, unless otherwise specified. (Continued)


FIGURE 13. INPUT CURRENT NOISE DENSITY vs FREQUENCY


FIGURE 15. LARGE SIGNAL STEP RESPONSE


FIGURE 14. INPUT VOLTAGE NOISE 0.1 Hz to 10 Hz


FIGURE 16. SMALL SIGNAL STEP RESPONSE


FIGURE 17. ISL28138 ENABLE TO OUTPUT RESPONSE

Typical Performance Curves $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\mathrm{Open}$, unless otherwise specified. (Continued)


FIGURE 18. INPUT OFFSET VOLTAGE vs COMMON MODE INPUT VOLTAGE


FIGURE 20. SUPPLY CURRENT ENABLED vs TEMPERATURE $\mathrm{V}_{\mathbf{+}}, \mathrm{V}_{\mathbf{-}}= \pm 2.5 \mathrm{~V}$


FIGURE 22. $\mathrm{V}_{\mathrm{OS}}$ (SOIC PKG) vs TEMPERATURE

$$
\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{+}, \mathrm{V}_{-}= \pm 2.75 \mathrm{~V}
$$



FIGURE 19. INPUT BIAS CURRENT vs COMMON MODE INPUT VOLTAGE


FIGURE 21. SUPPLY CURRENT DISABLED vs TEMPERATURE $\mathrm{V}_{\mathbf{+}}, \mathrm{V}_{\mathbf{-}}=\mathbf{\pm 2 . 5 V}$


FIGURE 23. VOS (SOT PKG) vs TEMPERATURE
$\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{+}, \mathrm{V}_{-}= \pm 2.75 \mathrm{~V}$

Typical Performance Curves $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\mathrm{Open}$, unless otherwise specified. (Continued)


FIGURE 24. $\mathrm{V}_{\text {OS }}$ (SOIC PKG) vs TEMPERATURE
$\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 26. $\mathrm{V}_{\mathrm{OS}}$ (SOIC PKG) vs TEMPERATURE

$$
\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{+}, \mathrm{V}_{-}= \pm 1.2 \mathrm{~V}
$$



FIGURE 28. $\mathrm{I}_{\mathrm{BIAS}}-\mathrm{vs}$ TEMPERATURE $\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 25. $\mathrm{V}_{\text {OS }}$ (SOT PKG) vs TEMPERATURE
$\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 27. $\mathrm{V}_{\text {OS }}$ (SOT PKG) vs TEMPERATURE
$\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{+}, \mathrm{V}_{-}= \pm 1.2 \mathrm{~V}$


FIGURE 29. IBIAs-vs TEMPERATURE $\mathbf{V}_{+}, \mathrm{V}_{-}= \pm 1.2 \mathrm{~V}$

Typical Performance Curves $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\mathrm{Open}$, unless otherwise specified. (Continued)


FIGURE 30. $I_{O S}$ vs TEMPERATURE $\mathrm{V}_{\mathbf{+}}, \mathrm{V}_{\mathbf{-}}= \pm 2.5 \mathrm{~V}$


FIGURE 32. $A_{V O L}$ vs TEMPERATURE, $R_{L}=100 k$,
$\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=-2 \mathrm{~V}$ TO +2 V


FIGURE 34. CMRR vs TEMPERATURE, $\mathrm{V}_{\mathrm{CM}}=+2.5 \mathrm{~V}$ TO -2.5V, $\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 31. $\mathrm{I}_{\mathrm{OS}} \mathrm{vs}$ TEMPERATURE $\mathrm{V}_{\mathbf{+}}, \mathrm{V}_{\mathbf{-}}= \pm 1.2 \mathrm{~V}$


FIGURE 33. $A_{V O L}$ vs TEMPERATURE, $R_{L}=1 \mathrm{k}$
$\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=-2 \mathrm{~V}$ TO +2 V


FIGURE 35. PSRR vs TEMPERATURE, $\mathrm{V}_{\mathbf{+}}, \mathrm{V}_{\mathbf{-}}= \pm 1.2 \mathrm{~V}$ TO $\pm 2.75 \mathrm{~V}$

Typical Performance Curves $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\mathrm{Open}$, unless otherwise specified. (Continued)


FIGURE 36. $\mathrm{V}_{\text {OUT }}$ HIGH vs TEMPERATURE $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$, $\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 38. $\mathrm{V}_{\text {OUT }}$ LOW vs TEMPERATURE $R_{\mathrm{L}}=\mathbf{1 k}$,
$\mathrm{V}_{+}, \mathrm{V}_{\mathbf{-}}= \pm 2.5 \mathrm{~V}$


FIGURE 40. + OUTPUT SHORT CIRCUIT CURRENT vs TEMPERATURE $\mathrm{V}_{\mathrm{IN}}=\mathbf{- 2 . 5 5 V}, \mathrm{R}_{\mathrm{L}}=10$, $\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 37. $\mathrm{V}_{\text {OUT }}$ HIGH vs TEMPERATURE $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k}$,
$\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 39. $\mathrm{V}_{\text {OUT }}$ LOW vs TEMPERATURE $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k}$, $\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$


FIGURE 41. - OUTPUT SHORT CIRCUIT CURRENT vs TEMPERATURE $\mathrm{V}_{\mathrm{IN}}=-2.55 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10$, $\mathrm{V}_{+}, \mathrm{V}_{-}= \pm 2.5 \mathrm{~V}$

Pin Descriptions

| $\begin{gathered} \text { ISL28138 } \\ \text { (6 Ld SOT-23) } \end{gathered}$ | $\begin{aligned} & \text { ISL28138 } \\ & \text { (8 Ld SOIC) } \end{aligned}$ | $\begin{aligned} & \text { ISL28238 } \\ & \text { (8 Ld SOIC) } \\ & \text { (8 Ld MSOP) } \end{aligned}$ | PIN NAME | FUNCTION | EQUIVALENT CIRCUIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1,5 |  | NC | Not connected |  |
| 4 | 2 | $\begin{aligned} & 2(\mathrm{~A}) \\ & 6(\mathrm{~B}) \end{aligned}$ | $\begin{aligned} & \mathrm{IN}- \\ & \mathrm{IN}-\_A \\ & \mathrm{IN}-\mathrm{B} \end{aligned}$ | inverting input |  |
| 3 | 3 | $\begin{aligned} & 3(A) \\ & 5(B) \end{aligned}$ | $\begin{gathered} \mathrm{IN}+ \\ \mathrm{IN}+\text { A } \\ \mathrm{IN}+\text { _B } \end{gathered}$ | Non-inverting input | (See circuit 1) |
| 2 | 4 | 4 | V- | Negative supply |  |
| 1 | 6 | $\begin{aligned} & 1 \text { (A) } \\ & 7 \text { (B) } \end{aligned}$ | $\begin{aligned} & \text { OUT } \\ & \text { OUT_A } \\ & \text { OUT_B } \end{aligned}$ | Output |  |
| 6 | 7 | 8 | V+ | Positive supply | (See circuit 2) |
| 5 | 8 |  | $\overline{\mathrm{EN}}$ | Chip enable |  |

## Applications Information

## Introduction

The ISL28138 and ISL28238 are single and dual channel CMOS rail-to-rail input, output (RRIO) micropower precision operational amplifiers. The parts are designed to operate from single supply ( 2.4 V to 5.5 V ) or dual supply ( $\pm 1.2 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$ ). The parts have an input common mode range that extends 0.25 V above the positive rail and 100 mV below the the negative supply rail. The output operation can swing within about 3 mV of the supply rails with a $100 \mathrm{k} \Omega$ load.

## Rail-to-Rail Input

Many rail-to-rail input stages use two differential input pairs, a long-tail PNP (or PFET) and an NPN (or NFET). Severe penalties have to be paid for this circuit topology. As the input
signal moves from one supply rail to another, the operational amplifier switches from one input pair to the other causing drastic changes in input offset voltage and an undesired change in magnitude and polarity of input offset current.
The ISL28138 and ISL28238 achieve input rail-to-rail operation without sacrificing important precision specifications and degrading distortion performance. The devices' input offset voltage exhibits a smooth behavior throughout the entire common-mode input range. The input bias current versus the common-mode voltage range gives us an undistorted behavior from typically 100 mV below the negative rail and 0.25 V higher than the $\mathrm{V}+$ rail.

## Rail-to-Rail Output

A pair of complementary MOS devices are used to achieve the rail-to-rail output swing. The NMOS sinks current to swing the
output in the negative direction. The PMOS sources current to swing the output in the positive direction. The ISL28138 and ISL28238 with a $100 \mathrm{k} \Omega$ load will swing to within 3 mV of the positive supply rail and within 3 mV of the negative supply rail.

## Results of Over-Driving the Output

Caution should be used when over-driving the output for long periods of time. Over-driving the output can occur in two ways. 1) The input voltage times the gain of the amplifier exceeds the supply voltage by a large value or, 2 ) the output current required is higher than the output stage can deliver. These conditions can result in a shift in the Input Offset Voltage ( $\mathrm{V}_{\mathrm{OS}}$ ) as much as $1 \mu \mathrm{~V} / \mathrm{hr}$. of exposure under these conditions.

## IN+ and IN- Input Protection

All input terminals have internal ESD protection diodes to both positive and negative supply rails, limiting the input voltage to within one diode beyond the supply rails. They also contain back-to-back diodes across the input terminals (see "Pin Descriptions" on page 11 - Circuit 1). For applications where the input differential voltage is expected to exceed 0.5 V , an external series resistor must be used to ensure the input currents never exceed 5mA (Figure 42).


FIGURE 42. INPUT CURRENT LIMITING

## Enable/Disable Feature

The ISL28138 offers an $\overline{E N}$ pin that disables the device when pulled up to at least 2.0 V . In the disabled state (output in a high impedance state), the part consumes typically $10 \mu \mathrm{~A}$ at room temperature. By disabling the part, multiple ISL28138 parts can be connected together as a MUX. In this configuration, the outputs are tied together in parallel and a channel can be selected by the $\overline{\mathrm{EN}}$ pin. The loading effects of the feedback resistors of the disabled amplifier must be considered when multiple amplifier outputs are connected together. Note that feed through from the $I \mathbb{N}+$ to $I \mathbb{N}$ - pins occurs on any Mux Amp disabled channel where the input differential voltage exceeds 0.5 V (e.g., active channel $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$, while disabled channel $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ ), so the mux implementation is best suited for small signal applications. If large signals are required, use series $\operatorname{IN}+$ resistors, or large value $R_{F}$, to keep the feed through current low enough to minimize the impact on the active channel. See "Limitations of the Differential Input Protection" on page 12 for more details. The $\overline{\mathrm{EN}}$ pin also has an internal pull-down. If left open, the $\overline{\mathrm{EN}}$ pin will pull to the negative rail and the device will be enabled by default. When not used, the $\overline{\mathrm{EN}}$ pin should either be left floating or connected directly to the V - pin.

## Limitations of the Differential Input Protection

If the input differential voltage is expected to exceed 0.5 V , an external current limiting resistor must be used to ensure the input current never exceeds 5 mA . For non-inverting unity gain applications the current limiting can be via a series $\operatorname{IN}+$ resistor, or via a feedback resistor of appropriate value. For other gain configurations, the series $\mathrm{IN}+$ resistor is the best choice, unless the feedback $\left(R_{F}\right)$ and gain setting $\left(R_{G}\right)$ resistors are both sufficiently large to limit the input current to 5 mA .
Large differential input voltages can arise from several sources:

1) During open loop (comparator) operation. Used this way, the $\mathrm{IN}+$ and IN - voltages don't track, so differentials arise.
2) When the amplifier is disabled but an input signal is still present. An $R_{L}$ or $R_{G}$ to $G N D$ keeps the $I N$ - at GND, while the varying $\mathrm{IN}+$ signal creates a differential voltage. Mux Amp applications are similar, except that the active channel $\mathrm{V}_{\text {OUT }}$ determines the voltage on the IN - terminal.
3) When the slew rate of the input pulse is considerably faster than the op amp's slew rate. If the $\mathrm{V}_{\text {OUT }}$ can't keep up with the $\mathrm{IN}+$ signal, a differential voltage results, and visible distortion occurs on the input and output signals. To avoid this issue, keep the input slew rate below $4.8 \mathrm{~V} / \mathrm{ns}$, or use appropriate current limiting resistors.
Large (>2V) differential input voltages can also cause an increase in disabled Icc.

## Using Only One Channel

If the application only requires one channel of the ISL28238, the user must configure the unused channel to prevent it from oscillating. The unused channel will oscillate if the input and output pins are floating. This will result in higher than expected supply currents and possible noise injection into the channel being used. The proper way to prevent this oscillation is to short the output to the negative input and ground the positive input (as shown in Figure 43).


FIGURE 43. PREVENTING OSCILLATIONS IN UNUSED
CHANNELS

## Proper Layout Maximizes Performance

To achieve the maximum performance of the high input impedance and low offset voltage, care should be taken in the circuit board layout. The PC board surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board will reduce surface moisture and provide a humidity barrier, reducing parasitic resistance on the board. When input leakage current is a concern, the use of guard rings around the amplifier inputs will further reduce leakage currents. Figure 44 shows a guard ring example for a unity gain amplifier that uses the low impedance amplifier output at the same voltage as the high impedance input to eliminate surface leakage. The guard ring does not need to be a specific width, but it should form a continuous loop around both inputs. For further reduction of leakage currents, components can be mounted to the PC board using Teflon standoff insulators.


FIGURE 44. GUARD RING EXAMPLE FOR UNITY GAIN AMPLIFIER

## Current Limiting

The ISL28138 and ISL28238 have no internal current limiting circuitry. If the output is shorted, it is possible to exceed the Absolute Maximum Rating for output current or power dissipation, potentially resulting in the destruction of the device.

## Power Dissipation

It is possible to exceed the $+150^{\circ} \mathrm{C}$ maximum junction temperatures under certain load and power-supply conditions. It is therefore important to calculate the maximum junction temperature ( $T_{J M A X}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related in Equation 1:

$$
\begin{equation*}
\mathrm{T}_{\mathrm{JMAX}}=\mathrm{T}_{\mathrm{MAX}}+\left(\theta_{\mathrm{JA}} \times \mathrm{PD}_{\text {MAXTOTAL }}\right) \tag{EQ.1}
\end{equation*}
$$

where:

- PDMAXTOTAL is the sum of the maximum power dissipation of each amplifier in the package ( $\mathrm{PD}_{\mathrm{MAX}}$ )
- $P D_{\text {MAX }}$ for each amplifier can be calculated as shown in Equation 2:

$$
\begin{equation*}
\mathrm{PD}_{\text {MAX }}=2^{*} \mathrm{~V}_{\mathrm{S}} \times \mathrm{I}_{\text {SMAX }}+\left(\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\text {OUTMAX }}\right) \times \frac{\mathrm{V}_{\text {OUTMAX }}}{R_{\mathrm{L}}} \tag{EQ.2}
\end{equation*}
$$

where:

- $\mathrm{T}_{\mathrm{MAX}}=$ Maximum ambient temperature
- $\theta_{J A}=$ Thermal resistance of the package
- $P D_{\text {MAX }}=$ Maximum power dissipation of 1 amplifier
- $\mathrm{V}_{\mathrm{S}}=$ Supply voltage (Magnitude of $\mathrm{V}_{+}$and $\mathrm{V}_{-}$)
- $I_{\text {MAX }}=$ Maximum supply current of 1 amplifier
- $V_{\text {OUTMAX }}=$ Maximum output voltage swing of the application
- $\mathrm{R}_{\mathrm{L}}=$ Load resistance


## SOT-23 Package Family



## MDP0038

SOT-23 PACKAGE FAMILY

| SYMBOL | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
| A | SOT23-5 | SOT23-6 | MAX |
| A1 | 1.45 | 1.45 | $\pm 0.05$ |
| A2 | 0.10 | 0.10 | $\pm 0.15$ |
| b | 0.14 | 1.14 | $\pm 0.05$ |
| c | 0.14 | 0.40 | $\pm 0.06$ |
| D | 2.90 | 0.14 | Basic |
| E | 2.80 | 2.90 | Basic |
| E1 | 1.60 | 1.80 | Basic |
| e | 0.95 | 0.95 | Basic |
| e1 | 1.90 | 1.90 | Basic |
| L | 0.45 | 0.45 | $\pm 0.10$ |
| L1 | 0.60 | 0.60 | Reference |
| N | 5 | 6 | Reference |
|  |  |  | RevF |

## NOTES:

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
3. This dimension is measured at Datum Plane " H ".
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Index area - Pin \#1 I.D. will be located within the indicated zone (SOT23-6 only).
6. SOT23-5 version has no center lead (shown as a dashed line).

## Small Outline Package Family (SO)



| $巴$ | $0.010(I)$ | $C$ | $A$ | $B$ |
| :--- | :--- | :--- | :--- | :--- |



DETAIL X
MDP0027
SMALL OUTLINE PACKAGE FAMILY (SO)

|  | INCHES |  |  |  |  |  |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | SO-8 | SO-14 | $\begin{gathered} \text { SO16 } \\ (0.150 ") \end{gathered}$ | $\begin{aligned} & \text { SO16 (0.300") } \\ & \text { (SOL-16) } \end{aligned}$ | $\begin{gathered} \text { SO20 } \\ (\mathrm{SOL-20}) \end{gathered}$ | $\begin{gathered} \text { SO24 } \\ \text { (SOL-24) } \end{gathered}$ | $\begin{gathered} \text { SO28 } \\ \text { (SOL-28) } \end{gathered}$ |  |  |
| A | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - |
| A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | $\pm 0.003$ | - |
| A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | $\pm 0.002$ | - |
| b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | $\pm 0.003$ | - |
| c | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | $\pm 0.001$ | - |
| D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | $\pm 0.004$ | 1, 3 |
| E | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | $\pm 0.008$ | - |
| E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | $\pm 0.004$ | 2, 3 |
| e | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - |
| L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | $\pm 0.009$ | - |
| L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - |
| h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - |
| N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - |

Rev. M 2/07
NOTES:

1. Plastic or metal protrusions of 0.006 " maximum per side are not included.
2. Plastic interlead protrusions of 0.010 " maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane "H".
4. Dimensioning and tolerancing per ASME Y14.5M-1994

## Mini SO Package Family (MSOP)



## MDP0043

MINI SO PACKAGE FAMILY

| SYMBOL | MILLIMETERS |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MSOP8 | MSOP10 | TOLERANCE |  |
| A | 1.10 | 1.10 | Max. | - |
| A1 | 0.10 | 0.10 | $\pm 0.05$ | - |
| A2 | 0.86 | 0.86 | $\pm 0.09$ | - |
| b | 0.33 | 0.23 | $+0.07 /-0.08$ | - |
| c | 0.18 | 0.18 | $\pm 0.05$ | - |
| D | 3.00 | 3.00 | $\pm 0.10$ | 1,3 |
| E | 4.90 | 4.90 | $\pm 0.15$ | - |
| E1 | 3.00 | 3.00 | $\pm 0.10$ | 2,3 |
| e | 0.65 | 0.50 | Basic | - |
| L | 0.55 | 0.55 | $\pm 0.15$ | - |
| L1 | 0.95 | 0.95 | Basic | - |
| N | 8 | 10 | Reference | - |

Rev. D 2/07
NOTES:

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
3. Dimensions " $D$ " and " $E 1$ " are measured at Datum Plane " $H$ ".
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
© Copyright Intersil Americas LLC 2007-2008. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

