

# R1LV0408D Series

4M SRAM (512-kword  $\times$  8-bit)

REJ03C0310-0100 Rev.1.00 May.24.2007

#### **Description**

The R1LV0408D is a 4-Mbit static RAM organized 512-kword  $\times$  8-bit, fabricated by Renesas's high-performance 0.15 $\mu$ m CMOS and TFT technologies. R1LV0408D Series has realized higher density, higher performance and low power consumption. The R1LV0408D Series offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It has packaged in 32-pin SOP, 32-pin TSOP II and 32-pin STSOP.

#### **Features**

• Single 3 V supply: 2.7 V to 3.6 V

• Access time: 55/70 ns (max)

• Power dissipation:

— Standby: 3 μW (typ)

• Equal access and cycle times

- Common data input and output.
  - Three state output
- Directly TTL compatible.
  - All inputs and outputs
- Battery backup operation.

#### R1LV0408D Series

# **Ordering Information**

| Type No.        | Access time | Package                                  |
|-----------------|-------------|------------------------------------------|
| R1LV0408DSP-5S% | 55 ns       | 525-mil 32-pin plastic SOP (32P2M-A)     |
| R1LV0408DSP-7L% | 70 ns       |                                          |
| R1LV0408DSB-5S% | 55 ns       | 400-mil 32-pin plastic TSOP II (32P3Y-H) |
| R1LV0408DSB-7L% | 70 ns       |                                          |
| R1LV0408DSA-5S% | 55 ns       | 8mm × 13.4mm STSOP (32P3K-B)             |
| R1LV0408DSA-7L% | 70 ns       |                                          |

#### %: Temperature version; see table below.

| % | Temperature Range |
|---|-------------------|
| R | 0 to +70°C        |
| I | –40 to +85°C      |

#### **Pin Arrangement**



### **Pin Description**

| Pin name        | Function          |
|-----------------|-------------------|
| A0 to A18       | Address input     |
| I/O0 to I/O7    | Data input/output |
| CS# (CS)        | Chip select       |
| OE# (OE)        | Output enable     |
| WE# (WE)        | Write enable      |
| V <sub>cc</sub> | Power supply      |
| V <sub>ss</sub> | Ground            |

### **Block Diagram**



### **Operation Table**

| WE# | CS# | OE# | Mode           | V <sub>cc</sub> current                     | I/O0 to I/O7 | Ref. cycle      |
|-----|-----|-----|----------------|---------------------------------------------|--------------|-----------------|
| ×   | Н   | ×   | Not selected   | selected I <sub>SB</sub> , I <sub>SB1</sub> |              | _               |
| Н   | L   | Н   | Output disable | I <sub>cc</sub>                             | High-Z       | _               |
| Н   | L   | L   | Read           | I <sub>cc</sub>                             | Dout         | Read cycle      |
| L   | L   | Н   | Write          | I <sub>cc</sub>                             | Din          | Write cycle (1) |
| L   | L   | L   | Write          | I <sub>cc</sub>                             | Din          | Write cycle (2) |

Note: H:  $V_{IH}$ , L:  $V_{IL}$ ,  $\times$ :  $V_{IH}$  or  $V_{IL}$ 

### **Absolute Maximum Ratings**

| Parameter                                               | Symbol          |        | Unit                           |    |
|---------------------------------------------------------|-----------------|--------|--------------------------------|----|
| Power supply voltage relative to V <sub>ss</sub>        | V <sub>cc</sub> |        | -0.5 to +4.6                   | V  |
| Terminal voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub>  | -0.    | 5*1 to V <sub>cc</sub> + 0.5*2 | V  |
| Power dissipation                                       | P <sub>T</sub>  |        | 0.7                            | W  |
| Operating temperature                                   | Topr            | R ver. | 0 to +70                       | °C |
|                                                         |                 | I ver. | -40 to +85                     |    |
| Storage temperature range                               | Tstg            |        | -65 to +150                    | °C |
| Storage temperature range under bias                    | Tbias           | R ver. | 0 to +70                       | °C |
|                                                         |                 | I ver. | -40 to +85                     | 1  |

Notes: 1.  $V_{\tau}$  min: -3.0 V for pulse half-width  $\leq 30$  ns.

2. Maximum voltage is +4.6 V.

### **DC Operating Conditions**

| Parameter                 | Symbol                       | Min             | Тур                | Max | Unit                  |    |
|---------------------------|------------------------------|-----------------|--------------------|-----|-----------------------|----|
| Supply voltage            | V <sub>cc</sub>              | 2.7             | 3.0                | 3.6 | V                     |    |
|                           |                              | V <sub>ss</sub> | 0                  | 0   | 0                     | V  |
| Input high voltage        |                              | V <sub>IH</sub> | 2.2                | _   | V <sub>cc</sub> + 0.3 | V  |
| Input low voltage         |                              | V <sub>IL</sub> | -0.3* <sup>1</sup> | _   | 0.6                   | V  |
| Ambient temperature range | ent temperature range R ver. |                 | 0                  | _   | +70                   | °C |
|                           | I ver.                       |                 | -40                | _   | +85                   |    |

Note: 1.  $V_{IL}$  min: -3.0 V for pulse half-width  $\leq 30$  ns.

#### **DC Characteristics**

|                     | Para       | meter    | Symbol           | Min                | Тур   | Max | Unit | Test conditions                                                                                                                                                                                                                                                          |
|---------------------|------------|----------|------------------|--------------------|-------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leak          | kage curre | ent      | _                | _                  | _     | 1   | μΑ   | Vin = V <sub>ss</sub> to V <sub>cc</sub>                                                                                                                                                                                                                                 |
| Output le           | akage cur  | rent     | I <sub>LO</sub>  | _                  | _     | 1   | μА   | $CS\# = V_{IH}$ or $OE\# = V_{IH}$ or $WE\# = V_{IL}$ or $V_{I/O} = V_{SS}$ to $V_{CC}$                                                                                                                                                                                  |
| Operating           | g current  |          | I <sub>cc</sub>  |                    | _     | 10  | mA   | $CS\# = V_{IL},$<br>Others = $V_{IH}/V_{IL}$ , $I_{I/O} = 0$ mA                                                                                                                                                                                                          |
| Average             | operating  | current  | I <sub>CC1</sub> |                    |       | 25  | mA   | Min. cycle, duty = 100%, CS# = $V_{IL}$ , Others = $V_{IH}/V_{IL}$ $I_{I/O}$ = 0 mA                                                                                                                                                                                      |
|                     |            |          | I <sub>CC2</sub> |                    |       | 5   | mA   | $\begin{aligned} &\text{Cycle time} = 1  \mu\text{s}, \\ &\text{duty} = 100\%, \\ &I_{\text{\tiny I/O}} = 0 \text{ mA, CS\#} \leq 0.2 \text{ V}, \\ &V_{\text{\tiny IH}} \geq V_{\text{\tiny CC}} - 0.2 \text{ V}, V_{\text{\tiny IL}} \leq 0.2 \text{ V} \end{aligned}$ |
| Standby             | current    |          | I <sub>SB</sub>  |                    | 0.1*1 | 0.3 | mA   | CS# = V <sub>IH</sub>                                                                                                                                                                                                                                                    |
| Standby             | -5S%       | to +85°C | I <sub>SB1</sub> |                    |       | 10  | μΑ   | Vin ≥ 0 V, CS# ≥ V <sub>cc</sub> – 0.2 V                                                                                                                                                                                                                                 |
| current             |            | to +70°C | I <sub>SB1</sub> |                    |       | 8   | μΑ   | Average values                                                                                                                                                                                                                                                           |
|                     |            | to +40°C | I <sub>SB1</sub> |                    | _     | 3   | μΑ   |                                                                                                                                                                                                                                                                          |
|                     |            | to +25°C | I <sub>SB1</sub> |                    | 1*1   | 2.5 | μΑ   |                                                                                                                                                                                                                                                                          |
|                     | -7L%       | to +85°C | I <sub>SB1</sub> |                    | _     | 20  | μΑ   |                                                                                                                                                                                                                                                                          |
|                     |            | to +70°C | I <sub>SB1</sub> |                    | _     | 16  | μΑ   |                                                                                                                                                                                                                                                                          |
|                     |            | to +40°C | I <sub>SB1</sub> | _                  | _     | 10  | μΑ   |                                                                                                                                                                                                                                                                          |
|                     |            | to +25°C | I <sub>SB1</sub> |                    | 1*1   | 10  | μΑ   |                                                                                                                                                                                                                                                                          |
| Output low voltage  |            |          | V <sub>OL</sub>  |                    |       | 0.4 | V    | I <sub>oL</sub> = 2.1 mA                                                                                                                                                                                                                                                 |
|                     |            |          | V <sub>OL2</sub> |                    |       | 0.2 | V    | $I_{OL} = 100  \mu A$                                                                                                                                                                                                                                                    |
| Output high voltage |            |          | V <sub>OH</sub>  | 2.4                |       | _   | V    | I <sub>OH</sub> = -1.0 mA                                                                                                                                                                                                                                                |
|                     |            |          | V <sub>OH2</sub> | $V_{\rm cc} - 0.2$ | _     | _   | V    | $I_{OH} = -0.1 \text{ mA}$                                                                                                                                                                                                                                               |

Note: 1. Typical values are at  $V_{cc} = 3.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  and specified loading, and not guaranteed.

### Capacitance

 $(Ta = +25^{\circ}C, f = 1.0 \text{ MHz})$ 

| Parameter                | Symbol           | Min | Тур | Max | Unit | Test conditions    | Note |
|--------------------------|------------------|-----|-----|-----|------|--------------------|------|
| Input capacitance        | Cin              | _   | _   | 8   | pF   | Vin = 0 V          | 1    |
| Input/output capacitance | C <sub>I/O</sub> | _   | _   | 10  | pF   | $V_{_{I/O}} = 0 V$ | 1    |

Note: 1. This parameter is sampled and not 100% tested.

#### **AC Characteristics**

 $(Ta = 0 \text{ to } +70^{\circ}\text{C} / -40 \text{ to } +85^{\circ}\text{C}, V_{cc} = 2.7 \text{ V to } 3.6 \text{ V})$ 

#### **Test Conditions**

• Input pulse levels:  $V_{IL} = 0.4 \text{ V}, V_{IH} = 2.4 \text{ V}$ 

• Input rise and fall time: 5 ns

• Input and output timing reference levels: 1.5 V

 • Output load: 1 TTL Gate +  $C_L$  (50 pF) (R1LV0408D-5S%) 1 TTL Gate +  $C_L$  (100 pF) (R1LV0408D-7L%)

(Including scope and jig)

Note: Temperature range depends on R/I-version. Please see table on page 2.

#### Read Cycle

|                                    |                  |     | R1LV |     |     |      |       |
|------------------------------------|------------------|-----|------|-----|-----|------|-------|
|                                    |                  | -59 | 5%   | -71 | _%  |      |       |
| Parameter                          | Symbol           | Min | Max  | Min | Max | Unit | Notes |
| Read cycle time                    | t <sub>RC</sub>  | 55  | _    | 70  | _   | ns   |       |
| Address access time                | t <sub>AA</sub>  | _   | 55   | _   | 70  | ns   |       |
| Chip select access time            | t <sub>co</sub>  | _   | 55   | _   | 70  | ns   |       |
| Output enable to output valid      | t <sub>oe</sub>  | _   | 30   | _   | 35  | ns   |       |
| Chip select to output in low-Z     | t <sub>LZ</sub>  | 10  | _    | 10  | _   | ns   | 2     |
| Output enable to output in low-Z   | t <sub>oLZ</sub> | 5   | _    | 5   | _   | ns   | 2     |
| Chip deselect to output in high-Z  | t <sub>HZ</sub>  | 0   | 20   | 0   | 25  | ns   | 1, 2  |
| Output disable to output in high-Z | t <sub>ohz</sub> | 0   | 20   | 0   | 25  | ns   | 1, 2  |
| Output hold from address change    | t <sub>oн</sub>  | 10  |      | 10  | _   | ns   |       |





#### Write Cycle

|                                           |                  |     | R1LV     |     |     |      |         |
|-------------------------------------------|------------------|-----|----------|-----|-----|------|---------|
|                                           |                  | -59 | S%       | -71 | _%  |      |         |
| Parameter                                 | Symbol           | Min | Max      | Min | Max | Unit | Notes   |
| Write cycle time                          | t <sub>wc</sub>  | 55  | _        | 70  |     | ns   |         |
| Chip selection to end of write            | t <sub>cw</sub>  | 50  | _        | 60  | _   | ns   | 4       |
| Address setup time                        | t <sub>AS</sub>  | 0   | _        | 0   | _   | ns   | 5       |
| Address valid to end of write             | t <sub>AW</sub>  | 50  | <u> </u> | 60  |     | ns   |         |
| Write pulse width                         | t <sub>wP</sub>  | 40  | <u> </u> | 50  |     | ns   | 3, 12   |
| Write recovery time                       | t <sub>wR</sub>  | 0   | <u> </u> | 0   |     | ns   | 6       |
| Write to output in high-Z                 | t <sub>whz</sub> | 0   | 20       | 0   | 25  | ns   | 1, 2, 7 |
| Data to write time overlap                | t <sub>DW</sub>  | 25  | <u> </u> | 30  |     | ns   |         |
| Data hold from write time t <sub>DH</sub> |                  | 0   | _        | 0   |     | ns   |         |
| Output active from end of write           | t <sub>ow</sub>  | 5   | _        | 5   | _   | ns   | 2       |
| Output disable to output in high-Z        | t <sub>oHZ</sub> | 0   | 20       | 0   | 25  | ns   | 1, 2, 7 |

- Notes: 1.  $t_{HZ}$ ,  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels.
  - 2. This parameter is sampled and not 100% tested.
  - 3. A write occurs during the overlap ( $t_{wP}$ ) of a low CS# and a low WE#. A write begins at the later transition of CS# going low or WE# going low. A write ends at the earlier transition of CS# going high or WE# going high.  $t_{wP}$  is measured from the beginning of write to the end of write.
  - 4. t<sub>cw</sub> is measured from CS# going low to the end of write.
  - 5.  $t_{AS}$  is measured from the address valid to the beginning of write.
  - 6. t<sub>we</sub> is measured from the earlier of WE# or CS# going high to the end of write cycle.
  - 7. During this period, I/O pins are in the output state so that the input signals of the opposite phase to the outputs must not be applied.
  - 8. If the CS# low transition occurs simultaneously with the WE# low transition or after the WE# transition, the output remain in a high impedance state.
  - 9. Dout is the same phase of the write data of this write cycle.
  - 10. Dout is the read data of next address.
  - 11. If CS# is low during this period, I/O pins are in the output state. Therefore, the input signals of the opposite phase to the outputs must not be applied to them.
  - 12. In the write cycle with OE# low fixed,  $t_{WP}$  must satisfy the following equation to avoid a problem of data bus contention.  $t_{WP} \ge t_{DW} \min + t_{WHZ} \max$

# **Timing Waveform**

Read Timing Waveform (WE# =  $V_{\text{\tiny IH}}$ )



#### Write Timing Waveform (1) (OE# Clock)



#### Write Timing Waveform (2) (OE# Low Fixed)



### Low V<sub>CC</sub> Data Retention Characteristics

 $(Ta = 0 \text{ to } +70^{\circ}\text{C} / -40 \text{ to } +85^{\circ}\text{C})$ 

|                                      | Symbol | Min      | Тур                  | Max | Unit                    | Test conditions |    |                                                          |
|--------------------------------------|--------|----------|----------------------|-----|-------------------------|-----------------|----|----------------------------------------------------------|
| V <sub>cc</sub> for data retention   |        |          | $V_{_{\mathrm{DR}}}$ | 2   | _                       | _               | V  | $CS\# \geq V_{CC} - 0.2 \text{ V, Vin} \geq 0 \text{ V}$ |
| Data                                 | -5S%   | to +85°C | CCDR                 | _   | _                       | 10              | μΑ | V <sub>cc</sub> = 3.0 V, Vin ≥ 0 V                       |
| retention<br>current                 |        | to +70°C | CCDR                 | _   | _                       | 8               | μΑ | CS# ≥ V <sub>cc</sub> – 0.2 V                            |
| Current                              |        | to +40°C | I <sub>CCDR</sub>    | _   | _                       | 3               | μΑ | Average values                                           |
|                                      |        | to +25°C | CCDR                 | _   | <b>1</b> * <sup>1</sup> | 2.5             | μΑ |                                                          |
|                                      | -7L%   | to +85°C | I <sub>CCDR</sub>    | _   | _                       | 20              | μΑ |                                                          |
|                                      |        | to +70°C | I <sub>CCDR</sub>    |     | _                       | 16              | μΑ |                                                          |
|                                      |        | to +40°C | I <sub>CCDR</sub>    | _   | _                       | 10              | μΑ |                                                          |
|                                      |        | to +25°C | CCDR                 | _   | <b>1</b> * <sup>1</sup> | 10              | μΑ |                                                          |
| Chip deselect to data retention time |        |          | t <sub>cdr</sub>     | 0   |                         | _               | ns | See retention waveform                                   |
| Operation recovery time              |        |          | t <sub>R</sub>       | 5   |                         |                 | ms |                                                          |

Note: 1. Typical values are at  $V_{cc} = 3.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  and specified loading, and not guaranteed.

### Low V<sub>CC</sub> Data Retention Timing Waveform (CS# Controlled)



### **Revision History**

#### **R1LV0408D Series Data Sheet**

| Rev. | Date          |      | Contents of Modification                                |  |  |  |
|------|---------------|------|---------------------------------------------------------|--|--|--|
|      |               | Page | Description                                             |  |  |  |
| 0.01 | Dec. 25, 2006 | _    | Initial issue                                           |  |  |  |
| 1.00 | May. 24, 2007 | 6    | DC Characteristics                                      |  |  |  |
|      |               |      | I <sub>SB1</sub> (-5S%) (to +25°C) max: 3 μA to 2.5 μA  |  |  |  |
|      |               | 12   | Low V <sub>CC</sub> Data Retention Characteristics      |  |  |  |
|      |               |      | I <sub>CCDR</sub> (-5S%) (to +25°C) max: 3 μA to 2.5 μA |  |  |  |
|      |               |      | Deletion of note 2                                      |  |  |  |

Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the responsibility of the responsibility of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described in this document entoring the products or the technology described in this document in the same destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and resultance in the such as a such reasonable active in compling the information included in this document, and the such as a such as a susperior and careful attention to additional and different information to the disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)

  3. Renesas has assued reasonable care in compling the information included in th



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

# **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to <a href="http://www.renesas.com/inquiry">http://www.renesas.com/inquiry</a>.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.