# **RENESAS TECHNICAL UPDATE**

1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                                                     |                | Document<br>No.         | TN-R8C-A028A/E           | Rev.      | 1.00   |  |
|-----------------------|---------------------------------------------------------------------------------------------|----------------|-------------------------|--------------------------|-----------|--------|--|
| Title                 | R8C/3MQ Group Specification Change                                                          |                | Information<br>Category | Technical Notification   |           |        |  |
|                       |                                                                                             | Lot No.        |                         |                          |           |        |  |
| Applicable<br>Product | R8C/3MQ Group<br>R5F213MCQNNP, R5F213MAQNNP,<br>R5F213M8QNNP, R5F213M7QNNP,<br>R5F213M6QNNP | NA             | Reference<br>Document   | NA                       |           |        |  |
| 1 Introduc            | tion                                                                                        |                |                         |                          |           |        |  |
| Th                    | nis document provides the information regardin                                              | ig a specific  | ation change for        | the Datasheet and Use    | r's Manu  | al.    |  |
| 1.1 Summa             | ary                                                                                         |                |                         |                          |           |        |  |
| 1.1.1 To              | o change the program ROM size for R5F213M                                                   | CQNNP.         |                         |                          |           |        |  |
| 1.1.2 To              | o add a usage note about the data flash for all                                             | R8C/3MQ g      | roup devices.           |                          |           |        |  |
| 1.1.3 To              | o add the detection level to the "voltage detecti                                           | ion 0" circuit | for all R8C/3MC         | group devices.           |           |        |  |
| 1.1.4 To              | o change the supply voltage condition of the "C                                             | CPU clock fre  | equency" specifi        | cation for all R8C/3MQ   | group de  | vices. |  |
| 1.2 Related           | d documents                                                                                 |                |                         |                          |           |        |  |
| 1.2.1 R               | 8C/3MQ Group Datasheet                                                                      | Rev.1.0        | 00 R01DS0044            | EJ0100                   |           |        |  |
| 1.2.2 R               | 8C/3MQ Group User's Manual: Hardware                                                        | Rev.1.         | 00 R01UH0117            | EJ0100                   |           |        |  |
|                       |                                                                                             |                |                         |                          |           |        |  |
| 2 Descript            | ion<br>nge the program ROM size for R5F213MCQNI                                             |                |                         |                          |           |        |  |
|                       | ne program ROM size of R5F213MCQNNP ch                                                      |                | 129 Khytos to           | 112 Khytos Uppor limit   | of the r  | rograp |  |
|                       |                                                                                             | -              | -                       |                          |           | -      |  |
|                       | OM address described on the related docume                                                  | -              |                         |                          |           |        |  |
|                       | eans the program ROM block 8 address starts                                                 |                |                         |                          |           |        |  |
|                       | changes from 32 Kbytes to 16 Kbytes. Addit                                                  | ionally reler  | to the usage h          | ole about the developin  | ient tooi | Show   |  |
|                       | elow in Section 3.                                                                          |                |                         |                          |           |        |  |
|                       | the usage note about the data flash for all R80                                             |                |                         |                          | - 4       |        |  |
|                       | o not execute a program on the data flash. Tha                                              | -              |                         | -                        | a flash a | rea.   |  |
| 2.3 To add            | the detection level to the "voltage detection 0"                                            |                | -                       | -                        | ~         |        |  |
| _                     | vo detection levels named "Vdet0_1" and "Vde                                                |                |                         |                          |           |        |  |
|                       |                                                                                             |                | 1" tor colocting        | the detection levels are | habbe e   | of OES |  |
| Fu                    | urthermore two control bits named "VDSEL0" gister as figure 2.3.2.                          | and "VDSEI     |                         |                          |           |        |  |



### Voltage Detection 0 Circuit Electrical Characteristics

| Symbol        | Parameter                                                                    | Condition                                             | Standard |      |      | Unit |
|---------------|------------------------------------------------------------------------------|-------------------------------------------------------|----------|------|------|------|
|               | Parameter                                                                    | Contaition                                            | Min.     | Тур. | Max. | Unit |
| Vdet0         | Voltage detection level Vdet0_0 (4)                                          |                                                       | 1.80     | 1.90 | 2.05 | V    |
| Additional    | Voltage detection level Vdet0_1 <sup>(4)</sup>                               |                                                       | 2.15     | 2.35 | 2.50 | V    |
| specification | Voltage detection level Vdet0_2 <sup>(4)</sup>                               |                                                       | 2.70     | 2.85 | 3.05 | V    |
| _             | Voltage detection 0 circuit response time (3)                                | At the falling of Vcc from 3.6 V to (Vdet0_0 – 0.1) V | -        | 6    | 150  | μs   |
| _             | Voltage detection circuit self power consumption                             | VCA25 = 1, Vcc = 3.0 V                                | <u></u>  | 1.5  |      | μA   |
| td(E-A)       | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> |                                                       |          | _    | 100  | μs   |

Notes:

1. The measurement condition is  $V_{CC} = 1.8 \text{ V to } 3.6 \text{ V and } T_{opr} = -20^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ .

2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA25 bit in the VCA2 register to 0.

3. Time until the voltage monitor 0 reset is generated after the voltage passes Vdet0.

4. Select the voltage detection level with bits VDSEL0 and VDSEL1 in the OFS register.

Figure 2.3.1 Voltage Detection 0 Circuit Electrical Characteristics

#### **Option Function Select Register (OFS)** Address OFFFFh Additional function b5 b2 Bit b7 b6 b4 b3 b0 b1 Symbol CSPROINI VDSEL1 VDSEL0 ROMCP1 ROMCR LVDAS WDTON After Reset User Setting Value (1) Bit Symbol R/W Bit Name Function WDTON b0 Watchdog timer start select bit 0: Watchdog timer automatically starts after reset R/W 1: Watchdog timer is stopped after reset R/W b1 Reserved bit Set to 1. R/W b2 ROMCR ROM code protect disable bit 0: ROM code protect disabled 1: ROMCP1 bit enabled R/W b3 ROMCP1 ROM code protect bit 0: ROM code protect enabled 1: ROM code protect disabled b4 VDSEL0 Voltage detection 0 level select bit (2) R/W 0 0: Do not set. b5 VDSEL1 R/W 0 1: 2.85 V selected (Vdet0\_2) Additional function 1 0: 2.35 V selected (Vdet0 1) 1 1: 1.90 V selected (Vdet0\_0) b6 LVDAS 0: Voltage monitor 0 reset enabled after reset R/W Voltage detection 0 circuit start bit (3) 1: Voltage monitor 0 reset disabled after reset R/W b7 CSPROINI Count source protection mode 0: Count source protect mode enabled after reset after reset select bit 1: Count source protect mode disabled after reset

Notes:

1. The OFS register is allocated in the flash memory, not in the SFRs. Set appropriate values as ROM data by a program.

Do not write additions to the OFS register. If the block including the OFS register is erased, the OFS register is set to FFh.

Initial value of OFS register is FFh. The value of OFS register changes as programmed by user.

2. The same level of the voltage detection 0 level selected by bits VDSEL0 and VDESL1 is set in both functions of voltage monitor 0 reset and power-on reset.

3. To use power-on reset and voltage monitor 0 reset, set the LVDAS bit to 0 (voltage monitor 0 reset enabled after reset).

Figure 2.3.2 Option Function Select Register (OFS)



- 2.4 To change the supply voltage condition of the CPU clock frequency specification for all R8C/3MQ group devices.Minimum supply voltage when the CPU clock frequency f(BCLK) is less or equal to 8 MHz improves from 2.2 V to 2.15 V.
- 3 Usage note for the development tool for R5F213MCQNNP

C/C++ Compiler Package for M16C Series and R8C Family [M3T-NC30WA] and On-chip Debugging Emulators E8a, E1 and E20 do not have the choice for 112 Kbytes program ROM. The recommended changes while using these development tools are described below.

3.1 C/C++ Compiler Package for M16C Series and R8C Family [M3T-NC30WA]

In creating the new project, select "128K" for "ROM size" menu. In selecting "C source startup Application", select "None" for "Use OnChip Debugging Emulator" menu. Address assignment of the firmware or the debug monitor for the on-chip debugging emulator is controlled by the emulator setting.

| New Project-2/5-Setting th | e Contents of Files to be Generated 🛛 🔹 🔀                     |
|----------------------------|---------------------------------------------------------------|
| A Thu                      | What kind of initialization routine would you like to create? |
|                            | ROM size: 128K                                                |
|                            | Use Standard I/O Library (UART1)                              |
| 2                          | Generate main() Function                                      |
| and a series of the series | Use OnChip Debugging Emulator                                 |
|                            | Firmware Address: Size: 0x                                    |
|                            | WorkRAM Address: Size: 0x                                     |
|                            | < Back Next > Finish Cancel                                   |

Figure 3.1 Setting of new project creation wizard 2 of 5

#### 3.2 On-chip Debugging Emulator E8a

#### 3.2.1 Firmware location

In starting the E8a emulator connection, select the "Firmware Location" tab on the "Emulator Setting" dialogue and check "Enable advanced setting". Then you can select the firmware location. Select "User Flash Area" for firmware location. Specify the address among the range from 04000h to 1FFFFh and do not include the fixed interrupt vector area. For example set there as 1F800 – 1FFFF like figure 3.2.2. Do not select "Data Flash Area" for "Firmware Location" menu as the program code cannot be assigned on data flash.



#### Date: June 28, 2012

## RENESAS TECHNICAL UPDATE TN-R8C-A028A/E

|         |                                                                                                                                                                                                     | ion Baud Rate<br>vare Location |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| MCU Gro | up R8C/3MQ Group                                                                                                                                                                                    | •                              |
| Device  | R5F213MCQ                                                                                                                                                                                           | •                              |
| Mode    | <ul> <li>Erase Flash and Connect</li> <li>Keep Flash and Connect</li> <li>Program Flash</li> <li>Debugging of CPU rewrite mode</li> <li>Execute the user program after entitle debugger.</li> </ul> | nding                          |
| Powers  | upply                                                                                                                                                                                               |                                |
| Pov     | er Target from Emulator. (MAX 300mA)<br>C 3.3 V C 5.0 V                                                                                                                                             |                                |
|         | ОК                                                                                                                                                                                                  | Can                            |

Figure 3.2.1 First "Emulator setting" dialogue for E8a

| Please select firmware locatio | yn,              |        |
|--------------------------------|------------------|--------|
| 🔿 Data Flash Area              |                  |        |
| Select the data block          | Block A 👻        |        |
| User Flash Area                |                  |        |
| Specify the address            | 1F8 00-1FFFF     |        |
| (MIN: 040)                     | 00 - MAX: 23800) |        |
|                                |                  |        |
|                                |                  |        |
|                                | < Back Next >    | Cancel |

Figure 3.2.2 Second "Emulator setting" dialogue for E8a



#### 3.2.2 Download the user program

No warning message will be displayed on the development tool window if the user program size exceeds the 112 Kbytes memory location area, in downloading the program code from the development tool to the device. Check the "map" file for the allocation of program code before download.

- 3.3 On-chip Debugging Emulators E1 and E20
- 3.3.1 Debug monitor location

In starting the E1 or E20 emulator connection, select the "System" tab on the "Configuration Properties" dialogue and specify the debug monitor location. Select "User flash area" for "Debug monitor location" menu. Specify the address among the range from 04000h to 1F800h and do not include the fixed interrupt vector area. For example set there as 1F800 – 1FFFF like figure 3.3. Do not select "Data flash area" for "Debug monitor location" menu as the program code cannot be assigned on data flash.

| Configuration Properties                             | X    |
|------------------------------------------------------|------|
| System MCU   Internal flash memory overwrite         |      |
| Debug monitor location                               |      |
| C Data flash area                                    |      |
| User flash area                                      |      |
| Debug monitor start address (0x800 bytes used):      |      |
| (MIN: 4000 - MAX: 23800)                             |      |
| Debugging the program re-writing the internal flash. |      |
| OK Cancel                                            |      |
| 🔽 Do not show this dialog box a                      | gain |

Figure 3.3 Setting of "Configuration Properties" for E1 and E20

3.3.2 Download the user program

No warning message displayed on development tool window if the user program size exceeds the 112 Kbytes memory location area, in download the program code from the development tool to the device. check the "map" file for the allocation of program code before download.

4 Future plans

A revised User's Manual and Datasheet will be released soon as Rev. 2.00 incorporating the changes outlined in this document.

