# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: Oct.15.2008

# RENESAS TECHNICAL UPDATE

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category   | Application specific IC                |         | Document<br>No.         | TN-ASP-A023A/E                  | Rev. | 1.00 |
|-----------------------|----------------------------------------|---------|-------------------------|---------------------------------|------|------|
| Title                 | R8A66597 Notes on DEND_N signal output |         | Information<br>Category | Technical Notification          |      |      |
| Applicable<br>Product | USB ASSP R8A66597                      | Lot No. |                         | R8A66597 Datasheet (REJ03F0229) |      |      |
|                       |                                        |         | Reference<br>Document   |                                 |      |      |

#### 1. Phenomenon

When the DENDx\_N signal is set to disabled (DNEDE=0), DENDx\_N signal may be asserted.

## 2. Occurring Conditions

There are no effects on the system when the DENDx\_N pin is opened.

[1. Phenomena] described above occur when condition 1 is present at the same time as condition 2.

Condition 1: The DENDE bit of the DMAxCFG register is set to "0" (DENDx\_N signal disabled).

Condition 2: A read direction pipe is set to the CURPIPE bit of the DxFIFOSEL register.

#### 3. Countermeasure

(1) When the DENDx\_N pin is not used;

The DENDx\_N pin should be opened as described in the datasheet

(2) When the DENDx\_N pin is used;

The condition must be avoided that both the DENDx\_N and the pin of the LSI connected to DENDx\_N are output direction. Set the registers belong to the following sequence.

(a) When setting the DxFIFO to reading direction:

Set the DxFIFO direction to reading, after set the port direction of the connected LSI to input.

(b) When setting the DxFIFO to writing direction from the reading direction or to not used from the reading directio.

Set the DxFIFO direction, after set the port direction of the connected LSI to output or not used.

## 4. Permanent measures

This problem will be fixed by revision of the R8A66597 chip.

[Revision Schedule]: It will be released on the end of Oct, 2008.

| Type Name   | Revised warehouse type | Current warehouse type |
|-------------|------------------------|------------------------|
| R8A66597FP  | RF1S(Tray)             | RF0S(Tray)             |
| R8A66597DFP | RB1S(Tray)             | RB0S(Tray)             |
| R8A66597BG  | RF1S(Tray)             | RF0S(Tray)             |
| ROADDS/BG   | DF1S(Tape)             | DF0S(Tape)             |