# **RENESAS TECHNICAL UPDATE**

1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation

| Product<br>Category   | MPU & MCU                                                                   |         | Document<br>No.         | TN-RX*-A€Î €A/E <i>/</i> ‱∰Üev. 1.00                                 |  |
|-----------------------|-----------------------------------------------------------------------------|---------|-------------------------|----------------------------------------------------------------------|--|
| Title                 | Notes on Realtime Clock Initialization after<br>Power-on in the RX630 Group |         | Information<br>Category | Technical Notification                                               |  |
| Applicable<br>Product | RX630 Group                                                                 | Lot No. | Reference<br>Document   | RX630 Group User's Manual:<br>Hardware Rev.1.50<br>(R01UH0040EJ0150) |  |
|                       |                                                                             | All     |                         |                                                                      |  |

## 1. Notes

Due to the realtime clock (RTC) specifications, registers in the RTC module are not reset by MCU reset signals, including the RES# pin reset and watchdog timer reset. The register values are retained after a reset. Since register values in the RTC module are undefined after power-on, an appropriate initialization procedure is required.

Table 1.1 lists notes on initialization of the RTC described in the user's manual.



## Table 1.1Notes on RTC Initialization

| Item                 | Value after reset | Notes                                                                                                                                                                                               |  |
|----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| General              | _                 | <ul> <li>The peripheral module clock (PCLK) frequency must be equal<br/>to or higher than the count source frequency.</li> </ul>                                                                    |  |
|                      |                   | <ul> <li>Oscillation of the sub-clock is controlled with both bits<br/>SOSCCR.SOSTP and RCR3.RTCEN.</li> </ul>                                                                                      |  |
|                      |                   | <ul> <li>When using the sub-clock as the RTC count source, control the<br/>sub-clock with the RCR3.RTCEN bit.</li> </ul>                                                                            |  |
|                      |                   | • Before oscillating the sub-clock, make sure to also set bits b3 to b1 in the RCR3 register.                                                                                                       |  |
|                      |                   | <ul> <li>The sub-clock starts oscillating immediately after power-on.<br/>Even when stopping the oscillation, the sub-clock starts<br/>oscillating again after a reset.</li> </ul>                  |  |
|                      |                   | • When using the main clock as the RTC count source, the main clock oscillation frequency cannot be above 16.777216 MHz.                                                                            |  |
|                      |                   | <ul> <li>Oscillation of the main clock is controlled with both bits<br/>MOSCCR.MOSTP and MOFCR.MOFXIN.</li> </ul>                                                                                   |  |
| MOFCR.MOFXIN bit     | 0                 | <ul> <li>After modifying this bit, make sure that the value has been<br/>updated and then execute the next process.</li> </ul>                                                                      |  |
|                      |                   | <ul> <li>When setting this bit to 1, the main clock does not stop<br/>oscillating even in software standby mode.</li> </ul>                                                                         |  |
| RCR2.RESET bit       | 0                 | <ul> <li>Once 1 is written to this bit, make sure that this bit has been<br/>modified to 0 and then execute the next instruction.</li> </ul>                                                        |  |
|                      |                   | <ul> <li>When a count source is not supplied, an RTC software reset<br/>cannot be used.</li> </ul>                                                                                                  |  |
|                      |                   | <ul> <li>Depending on the product, this bit may or may not reset the<br/>RCR3 register.</li> </ul>                                                                                                  |  |
| RCR3.RTCEN bit       | Undefined         | <ul> <li>After modifying this bit, make sure that the value has been<br/>updated and then execute the next process.</li> </ul>                                                                      |  |
|                      |                   | <ul> <li>When the RCR4.RCKSEL bit is 1, oscillation of the sub-clock<br/>cannot be controlled with this bit.</li> </ul>                                                                             |  |
|                      |                   | <ul> <li>When setting this bit to 1, the sub-clock does not stop<br/>oscillating even in software standby mode.</li> </ul>                                                                          |  |
| Bits b3 to b1 in the | Undefined         | • During oscillation of the sub-clock, do not modify these bits.                                                                                                                                    |  |
| RCR3 register        |                   | <ul> <li>After modifying these bits, make sure that the value has been<br/>updated and then execute the next process.</li> </ul>                                                                    |  |
|                      |                   | • There are some products in which the RCR3 register is reset<br>with the RCR2.RESET bit. In such products, there is no<br>problem with making modification during oscillation of the<br>sub-clock. |  |
| RCR4.RCKSEL bit      | Undefined         | Set this bit only once after power-on.                                                                                                                                                              |  |



### 2. RTC Initialization Procedure

After power-on, perform the following procedure to initialize the RTC.



Figure 2.1 RTC Initialization Flowchart



#### A. When operating the RTC with the sub-clock

The following is the procedure to operate the RTC using the sub-clock as a count source.

(1) Oscillate the sub-clock

For the sub-clock settings, refer to A. "When using the sub-clock as a count source of the RTC" in Technical Update "Notes on Sub-clock Initialization in the RX630 Group, RX63N Group, and RX631 Group" (TN-RX\*-A052A/E). When using the sub-clock only as the RTC count source, it is also possible to use the procedure described in B. "When using the sub-clock only as an RTC count source".

(2) Configure the system clock

After a reset, the LOCO clock is selected as a system clock. Since the LOCO clock frequency is higher than the sub-clock frequency, the system clock does not need to be changed. If the system clock needs to be changed, configure the system clock while making sure that the PCLK frequency is not lower than sub-clock frequency.

(3) Stop and reset the RTC

Registers in the RTC are undefined after power-on. Before using the RTC, perform an RTC software reset to initialize these registers. When using the procedure of B. "When using the sub-clock only as an RTC count source" in step (1), set the SOSCCR.SOSTP bit to 0 before the RTC software reset.

#### (4) Initialize the RTC

Set each RTC-associated register and then set the time and alarm. For details, refer to the user's manual.

(5) Start the RTC Set the RTC to start.

Figure 2.2 shows a flowchart of the procedure described above.







#### B. When operating the RTC with the main clock

The following is the procedure to operate the RTC with the main clock as a count source.

(1) Oscillate the main clock

Refer to the user's manual to set the main clock oscillation, and then wait until oscillation stabilizes. The MOFCR.MOFXIN bit must be set to 1 (the main clock oscillator is forcedly oscillated) so as not to stop the main clock in software standby mode.

(2) Configure the system clock

After a reset, the LOCO clock is selected as a system clock. Since the LOCO clock frequency is lower than the main clock frequency, the system clock must be changed.

(3) Stop and reset the RTC

Registers in the RTC are undefined after power-on. Before using the RTC, perform an RTC software reset to initialize these registers.

(4) Initialize the RTC

Set each RTC-associated register and then set the time and alarm. For details, refer to the user's manual.

(5) Start the RTC Set the RTC to start.

Figure 2.3 shows a flowchart of the procedure described above.



#### C. When not using the RTC (when the sub-clock can be used as a count source)

The following is the procedure to stop the RTC using the sub-clock as a count source.

(1) Oscillate the sub-clock

Oscillate the sub-clock according to the procedure described in C. "When using the sub-clock only as a system clock" of Technical Update "Notes on Sub-clock Initialization in the RX630 Group, RX63N Group, and RX631 Group" (TN-RX\*-A052A/E).

(2) Configure the system clock

After a reset, the LOCO clock is selected as a system clock. Since the LOCO clock frequency is higher than the sub-clock frequency, the system clock does not need to be changed. If the system clock needs to be changed, configure the system clock while making sure that the PCLK frequency is not lower than the sub-clock frequency.

(3) Stop and reset the RTC

Registers in the RTC are undefined after power-on. Perform an RTC software reset to initialize these registers.

(4) Disable RTC interrupt requestsInitialize the RCR1 register as it was not initialized in step (3) above.

Figure 2.4 shows a flowchart of the procedure described above.



| <b>D.</b> When not<br>The following          | using the RTC (when the<br>is the procedure to stop the R <sup>-</sup>               | <b>main clock can be used as a</b><br>TC using the main clock as a cou | a count source)<br>nt source.          |
|----------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------|
| (1) Oscillate t                              | he main clock                                                                        |                                                                        |                                        |
| Refer to the                                 | user's manual to set the main                                                        | clock oscillation, and then wait u                                     | intil oscillation stabilizes.          |
| (2) Configure<br>After a rese<br>than the ma | the system clock<br>et, the LOCO clock is selected<br>in clock frequency, the system | as the system clock. Since the clock must be changed.                  | LOCO clock frequency is lower          |
| (3) Stop and<br>Registers in<br>registers.   | reset the RTC<br>n the RTC are undefined afte                                        | er power-on. Perform an RTC so                                         | oftware reset to initialize these      |
| (4) Disable R<br>Initialize the              | TC interrupt requests<br>RCR1 register as it was not ir                              | nitialized in step (3) above.                                          |                                        |
| Figure 2.5 sho                               | ows a flowchart of the procedu                                                       | re described above.                                                    |                                        |
|                                              | St                                                                                   | art                                                                    | MOSCCR. MOFCR.<br>MOSTP bit MOFXIN bit |
|                                              | Set the RCR4.RCKSEL bit to                                                           | 1 (the main clock is selected)                                         |                                        |
| (1)                                          | Oscillate the                                                                        | e main clock                                                           | ★                                      |
|                                              | Wait for main clock osc                                                              | l<br>illator stabilization wait time                                   |                                        |
| (2)                                          | Configure the                                                                        | system clock <sup>*1</sup>                                             |                                        |
| ſ                                            | Set the RCR2.START bit to 0 (co                                                      | unters and prescaler are stopped)                                      |                                        |
|                                              | Confirm that the R                                                                   | CR2.START bit is 0                                                     | 0                                      |
| (3)                                          | Set the RCR2.RES                                                                     | SET bit to 1 (reset)                                                   | 0                                      |
|                                              | Wait for the RCR2.RI                                                                 | ESET bit to become 0                                                   |                                        |
|                                              | Set the RCR1                                                                         | register to 00h                                                        |                                        |
| (4) { [                                      | Confirm that the R                                                                   | CR1 register is 00h                                                    |                                        |
|                                              | ( Ei                                                                                 | nd )                                                                   | ↓ ↓                                    |
| Note 1. Make                                 | e sure that the PCLK frequency is not                                                | lower than the main clock oscillation freq                             | uency.                                 |
| Figure 2.5 Init                              | ialization Flowchart When N                                                          | ot Using the RTC (When the Ma                                          | ain Clock Can Be Used)                 |
|                                              |                                                                                      |                                                                        |                                        |
|                                              |                                                                                      |                                                                        |                                        |
|                                              |                                                                                      |                                                                        |                                        |
|                                              |                                                                                      |                                                                        |                                        |
|                                              |                                                                                      |                                                                        |                                        |

RENESAS

