# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

# **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category   | MPU/MCU                                                          |          | Document<br>No.         | TN-SH7-A755A/E                                                      | Rev. | 1.00 |
|-----------------------|------------------------------------------------------------------|----------|-------------------------|---------------------------------------------------------------------|------|------|
| Title                 | Limitation of SH7780 PCIC Target Access and Manual<br>Correction |          | Information<br>Category | Technical Notification                                              |      |      |
| Applicable<br>Product | SH7780 Group                                                     | Lot No.  |                         | SH7780 Hardware Manual<br>Rev.1.00 Dec.13.2005<br>(REJ09B0158-0100) |      |      |
|                       |                                                                  | All lots | Reference<br>Document   |                                                                     |      |      |

There is a limitation about the SH7780 PCIC target access.

#### [Summary]

In a target write or target read transaction between the PCI local bus and the SH7780 local bus by using a memory write command or a memory read command from the PCI bus, the data may be transferred between the PCI local bus and the SH7780 local bus incorrectly. And the transaction might be terminated by the target abort termination.

It is not supported to transfer data between the PCI local bus and the SH7780 local bus with a target I/O access or a target configuration access. So this problem does not occur in a target I/O access or a target configuration access.

## [Condition]

When the following conditions, (1), (2) or (3), are satisfied, the PCIC can not transfer the data between the PCI local bus and the SH7780 local bus correctly.

- (1) When all the following conditions (1-a)-(1-c) are satisfied
  - (1-a) Target memory write access or target memory read access to SH7780 PCIC
  - (1-b) Using a single transaction on PCI bus
  - (1-c) Combination of C/BE# [3:0] signals at the data phase on the PCI bus (byte enable) are not

"LLLL/LLHH/HHLL/LHHH/HLHH/HHLH/HHHL (H: High level, L: Low level)"

## (2) When all the following conditions (2-a)-(2-c) are satisfied

- (2-a) Target memory write access to SH7780 PCIC
- (2-b) Using a burst transaction on PCI bus
- (2-c) When corresponding to one or more conditions among the following conditions ( i )-(iii)
  - ( i ) Start address is not 16 byte boundary
  - (ii ) End address is not 16 byte boundary
  - (iii) C/BE#[3:0] signals at the data phases on the PCI bus (byte enable) are not "LLLL" (H: High level, L: Low level)



(3) When all the following conditions (3-a)-(3-d) are satisfied

(3-a) Target memory read access to SH7780 PCIC

(3-b) Using a burst transaction on PCI bus

(3-c) Both PFE bit and PFCS bit in a PCI control register (PCICR) are set to 1.

(3-d) When corresponding to one or more conditions among the following conditions ( i )-(iii)

(i) Start address is not 16 byte boundary

(ii ) End address is not 16 byte boundary

(iii) C/BE# [3:0] signals at the data phase on the PCI bus (byte enable) are not "LLLL" (H: High level, L: Low level)

[Workaround]

Take one of following workarounds (1)-(4) to perform a data transfer between the PCI bus and the SH7780 local bus.

For a target read burst access, a following workaround (5) is also a workaround.

- Use the SH7780 DMAC for the transfer between the PCI bus and the SH7780 local bus (LBSC).
  When using SH7780 DMAC, this problem does not occur.
- (2) For a target access, use a single transaction, and the combination of C/BE#[3:0] at the data phase on the PCI bus must be equal to LLLL/LLHH/HHLL/LHHH/HLH/HHLH/HHHL. (H: High level, L: Low level)
- (3) For a target access, use a burst transaction, and start address and end address must be 16 byte boundary, and the combination of C/BE#[3:0] at the data phase on the PCI bus must be equal to LLLL. (All low level)
- (4) The target access between the PCI bus and the DDR-SDRAM space works correctly.

The target access between the PCI bus and the SuperHyway memory space works correctly. So transfer the data between the PCI bus and the SH7780 local space via DDR-SDRAM space or SuperHyway memory space.

(5) In a target read burst access, PFE bit or PFCS bit in a PCI control register (PCICR) is cleared to 0.

[Manual correction]

13.4.4 Target Access

(4) Access to this LSI Address Space

Memory Space: Refer to Section 13.4.4 (1), Accessing This LSI Address Space. Area 0 to area 2, area 4 to area 6, DDR-SDRAM space and SuperHyway memory space on this LSI address space can be accessed.

But it is possible that one of the following conditions (a), (b) and (c), are satisfied, when accessing area 0 to area 2 and area 4 to area 6.

- (a) For a target access, use a single transaction, and the combination of C/BE#[3:0] at the data phase on the PCI bus must be equal to LLLL/LLHH/HHLL/LHHH/HLH/HHLH/HHLL. (H: High level, L: Low level)
- (b) For a target access, use a burst transaction, and start address and end address must be 16 byte boundary, and the combination of C/BE#[3:0] at the data phase on the PCI bus must be equal to LLLL. (All low level)
- (c) For a target read burst access, PFE bit or PFCS bit in a PCI control register (PCICR) is cleared to 0.

- End of Text -

