# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                                              | Document<br>No.         | TN-RX*-A0225A/E        | Rev.                                                                                                                | 1.00 |       |
|-----------------------|--------------------------------------------------------------------------------------|-------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------|------|-------|
| Title                 | Errata to User's Manual: Hardware Regarding<br>I <sup>2</sup> C-bus Interface (RIIC) | Information<br>Category | Technical Notification |                                                                                                                     |      |       |
|                       |                                                                                      | Lot No.                 | RX62N Group, RX621 Gro |                                                                                                                     |      | ser's |
| Applicable<br>Product | RX62N Group, RX621 Group,<br>RX21A Group                                             | All                     | Reference<br>Document  | Manual: Hardware Rev.1.40<br>(R01UH0033EJ0140)<br>RX21A Group User's Manual: Hardware<br>Rev.1.10 (R01UH0251EJ0110) |      |       |

This document describes corrections to the "I<sup>2</sup>C Bus Interface (RIIC)" chapter in User's Manual: Hardware for the applicable products.

Page and section numbers are based on those of the manual for the RX62N Group, RX621 Group. Refer to the table on the last page for the corresponding page and section numbers in the other groups.

## • Page 1496 of 2026

The first paragraph of the description for the NACKE bit in section 31.2.6, I<sup>2</sup>C Bus Function Enable Register (ICFER) is corrected as follows.

## Before correction

This bit is used to specify whether to continue or discontinue the transfer operation when NACK is received from the slave device in transmit mode. Normally, set this bit to 1.

## After correction

This bit is used to specify whether to continue or discontinue the data transfer when NACK is received in transmit mode. Normally, set this bit to 1.

## • Page 1505 of 2026

The second paragraph of the description for the AL flag in section 31.2.10, I<sup>2</sup>C Bus Status Register 2 (ICSR2) is corrected as follows.

## Before correction

The RIIC can also set the flag to indicate the detection of loss of arbitration during NACK transmission in master mode or during data transmission in slave mode.

## After correction

The RIIC can also detect loss of arbitration during NACK transmission in receive mode or during data transmission in slave mode.

©2020. Renesas Electronics Corporation, All rights reserved.



## • Page 1507 of 2026

The note for the TDRE flag in section 31.2.10, I<sup>2</sup>C Bus Status Register 2 (ICSR2) is corrected as follows.

#### Before correction

Note: When the NACKF flag is set to 1 while the NACKE bit in ICFER is 1, the RIIC suspends data transmission/ reception. Here, if the TDRE flag is 0 (next transmit data has been written), data is transferred to the ICDRS register and the ICDRT register becomes empty at the rising edge of the ninth clock cycle, but the TDRE flag is not set to 1.

## After correction

Note: The NACKF flag becoming 1 while the ICFER.NACKE bit is 1 suspends data transmission and reception by the RIIC. Even if the next data for transmission has already been written to the ICDRT register (the TDRE flag is 0), the data in the ICDRT register is retained but not transferred to the ICDRS register. At this point, the TDRE flag does not become 1.

## • Page 1540 of 2026

The first paragraph of section 31.7.3, Device-ID Address Detection is corrected as follows.

## Before correction

The RIIC module has a facility for detecting device-ID addresses conformant with the I<sup>2</sup>C bus standard (Rev. 03). When the RIIC receives 1111 100b as the first byte after a start condition or restart condition was issued with the DIDE bit in ICSER set to 1, the RIIC recognizes the address as a device ID, sets the DID flag in ICSR1 to 1 on the rising edge of the eighth SCL clock cycle when the following R/W# bit is 0, and then compares the second and subsequent bytes with its own slave address. If the address matches the value in the slave address register, the RIIC sets the corresponding AASy flag (y = 0 to 2) in ICSR1 to 1.

## After correction

The RIIC module has a function to detect device-ID addresses complying with the I<sup>2</sup>C-bus specification. When the RIIC receives 1111 100b as the first seven bits of the first byte following a start condition or a restart condition while the ICSER.DIDE bit is set to 1, the RIIC recognizes the address as a device-ID address, sets the ICSR1.DID flag to 1 on the rising edge of the ninth SCL when the following R/W# bit is 0, and then compares the second and following bytes with its own slave address. If the received address matches the value in the slave address register, the RIIC sets the corresponding ICSR1.AASy flag (y = 0 to 2) to 1.



## • Page 1541 of 2026

Figure 31.28 in section 31.7.3, Device-ID Address Detection is corrected as follows.

#### Before correction



Figure 31.28 AASy/DID Flag Set/Clear Timing during Reception of Device-ID



## After correction





## • Page 1544 of 2026

The second paragraph in section 31.8.2, NACK Reception Transfer Suspension Function is corrected as follows.

#### Before correction

If the transfer operation is suspended by this function (NACKF flag = 1 in ICSR2), transmit operation and receive operation are discontinued. To restore transmit/receive operation, be sure to clear the NACKF flag to 0. In master transmit mode, clear the NACKF flag to 0, issue a restart or stop condition, and then issue a start condition again.

## After correction

If the data transmission is suspended (ICSR2.NACKF flag is 1) by this function, the following data transmission and data reception are not started. To resume data transfer, set the NACKF flag to 0. In master transmit mode, restart data transfer by setting the NACKF flag to 0 after generating a restart condition, or restart data transfer from a start condition after generating a stop condition then setting the NACKF flag to 0.

## • Page 1544 of 2026

Figure 31.31 in section 31.8.2, NACK Reception Transfer Suspension Function is corrected as follows.

## Before correction





After correction





## • Page 1555 of 2026

The third paragraph in section 31.11.2, Extra SCL Clock Cycle Output Function is modified as follows.

#### Before correction

When the CLO bit in ICCR1 is set to 1 in master mode, a single cycle of the SCL clock at the frequency corresponding to the transfer rate settings (settings of the CKS[2:0] bits in ICMR1, and of the ICBRH and ICBRL registers) is output as an extra clock cycle. After output of this single cycle of the SCL clock, the CLO bit is automatically cleared to 0. Therefore, further extra clock cycles can be output consecutively by the software program writing 1 to the CLO bit after having read CLO = 0.

## After correction

When the ICCR1.CLO bit is set to 1, an additional clock pulse at the frequency set by the ICMR1.CKS[2:0] bits and the ICBRH and ICBRL registers is output from the SCLn pin. After output of this clock pulse, the CLO bit automatically becomes 0. The SCLn pin is held low when the ICCR2.BBSY flag is 1 and held high when the BBSY flag is 0. Consecutive additional clock pulses can be output by writing 1 to the CLO bit after confirming the CLO bit to be 0.

## • Page 1555 of 2026

The second sentence in the fifth paragraph of section 31.11.2, Extra SCL Clock Cycle Output Function is deleted as follows.

#### Before correction

Use this facility with the MALE bit (master arbitration lost detection disabled) in ICFER cleared to 0. If the MALE bit is set to 1 (master arbitration lost detection enabled), arbitration is lost when the value of the SDAO bit in ICCR1 does not match the state of the SDAn line, so take care on this point.

## After correction

Use this function with the ICFER.MALE bit set to 0 (master arbitration-lost detection is disabled).



## • Page 1555 of 2026

Figure 31.40 in section 31.11.2, Extra SCL Clock Cycle Output Function is corrected as follows.

### Before correction



Figure 31.40 Extra SCL Clock Cycle Output Function (CLO Bit)

## After correction



Figure 31.40 Additional SCL Output Function (CLO Bit)



## • Page 1560 of 2026

Table 31.9 in section 31.14, Reset States is corrected as follows.

Before correction

## Table 31.9Reset Conditions

|                                  |                | Chip Reset | RIIC Reset<br>(ICE = 0, IICRST = 1) | Internal Reset<br>(ICE = 1, IICRST = 1) | Start Condition/<br>Restart Condition<br>Detection | Stop Condition<br>Detection |  |
|----------------------------------|----------------|------------|-------------------------------------|-----------------------------------------|----------------------------------------------------|-----------------------------|--|
| ICCR1                            | ICE,<br>IICRST | At a reset | Retained                            | Retained                                | Operation (retained)                               | Operation (retained)        |  |
|                                  | SCLO,<br>SDAO  |            | At a reset                          | At a reset                              |                                                    |                             |  |
|                                  | Others         |            |                                     | Retained                                |                                                    |                             |  |
| ICCR2                            | BBSY           | At a reset | At a reset                          | Operation                               | Operation                                          | Operation                   |  |
|                                  | ST             |            |                                     | At a reset                              | At a reset                                         | Operation (retained)        |  |
|                                  | Others         |            |                                     |                                         |                                                    | At a reset                  |  |
| ICMR1                            | BC[2:0]        | At a reset | At a reset                          | At a reset                              | At a reset                                         | Operation (retained)        |  |
|                                  | Others         |            |                                     | Retained                                | Operation (retained)                               |                             |  |
| ICMR2                            |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICMR3                            |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICFER                            |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICSER                            |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICIER                            |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICSR1                            |                | At a reset | At a reset                          | At a reset                              | Operation (retained)                               | At a reset                  |  |
| ICSR2                            | TDRE,<br>TEND  | At a reset | At a reset                          | At a reset                              | Operation (retained)                               | At a reset                  |  |
|                                  | START          |            |                                     |                                         | Operation                                          |                             |  |
|                                  | STOP           |            |                                     |                                         | Operation (retained)                               | Operation                   |  |
|                                  | Others         |            |                                     |                                         |                                                    | Operation (retained)        |  |
| SARL0 to SARL2<br>SARU0 to SARU2 |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICBRH, ICBRL                     |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICDRT                            |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICDRR                            |                | At a reset | At a reset                          | Retained                                | Operation (retained)                               | Operation (retained)        |  |
| ICDRS                            |                | At a reset | At a reset                          | At a reset                              | Operation (retained)                               | Operation (retained)        |  |
| Timeout detection function       |                | At a reset | At a reset                          | Operation                               | Operation                                          | Operation                   |  |
| Bus free time measurement        |                | At a reset | At a reset                          | Operation                               | Operation                                          | Operation                   |  |



## After correction

|                                             |                     | MCU Reset   | RIIC Reset<br>(ICE = 0, IICRST = 1) | Internal Reset<br>(ICE = 1, IICRST = 1) | Start Condition/<br>Restart Condition<br>Detection | Stop Condition<br>Detection |
|---------------------------------------------|---------------------|-------------|-------------------------------------|-----------------------------------------|----------------------------------------------------|-----------------------------|
| ICCR1                                       | SDAO, SCLO          | To be reset | To be reset                         | To be reset                             | Retained                                           | Retained                    |
|                                             | IICRST, ICE         |             | Retained                            | Retained                                |                                                    |                             |
|                                             | Others              |             | To be reset                         |                                         |                                                    |                             |
| ICCR2                                       | ST, <mark>RS</mark> | To be reset | To be reset                         | To be reset                             | To be reset                                        | Retained                    |
|                                             | SP                  |             |                                     |                                         |                                                    | To be reset                 |
|                                             | TRS                 |             |                                     |                                         | See note 1                                         |                             |
|                                             | MST                 |             |                                     |                                         | See note 1                                         |                             |
|                                             | BBSY                |             |                                     | Retained                                | Becomes 1                                          |                             |
| ICMR1                                       | BC[2:0]             | To be reset | To be reset                         | To be reset                             | To be reset                                        | Retained                    |
|                                             | Others              |             |                                     | Retained                                | Retained                                           |                             |
| ICMR2                                       | •                   | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICMR3                                       | ACKBT               | To be reset | To be reset                         | Retained                                | Retained                                           | To be reset                 |
|                                             | Others              |             |                                     |                                         |                                                    | Retained                    |
| ICFER                                       |                     | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICSER                                       |                     | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICIER                                       |                     | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICSR1                                       |                     | To be reset | To be reset                         | To be reset                             | Retained                                           | To be reset                 |
| ICSR2                                       | START               | To be reset | To be reset                         | To be reset                             | Becomes 1                                          | To be reset                 |
|                                             | STOP                |             |                                     |                                         | Retained                                           | Becomes 1                   |
|                                             | TEND                |             |                                     |                                         |                                                    | To be reset                 |
|                                             | TDRE                |             |                                     |                                         | See note 1                                         |                             |
|                                             | Others              |             |                                     |                                         | Retained                                           | Retained                    |
| SARL0, SARL1, SARL2,<br>SARU0, SARU1, SARU2 |                     | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICBRH, ICBRL                                |                     | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICDRT                                       |                     | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICDRR                                       |                     | To be reset | To be reset                         | Retained                                | Retained                                           | Retained                    |
| ICDRS                                       |                     | To be reset | To be reset                         | To be reset                             | Retained                                           | Retained                    |
| Timeout function                            |                     | To be reset | To be reset                         | To be reset                             | Operation                                          | Operation                   |
| Bus free time<br>measurement                |                     | To be reset | To be reset                         | Operation                               | Operation                                          | Operation                   |

## Table 31. Reset States of Registers and Functions When a Reset is Applied or a Condition is Detected

Note 1. This bit is not reset. This bit becomes 0 or 1 in accordance with the conditions.



## Page Number, Section/Figure/Table Number

| Item                             | Page Number, Section/Figure/Table Number |              |  |  |  |
|----------------------------------|------------------------------------------|--------------|--|--|--|
| ltem                             | RX62N Group, RX621 Group                 | RX21A Group  |  |  |  |
| Descriptions of the              | Page 1496                                | Page 926     |  |  |  |
| ICFER.NACKE bit                  | 31.2.6                                   | 31.2.6       |  |  |  |
| Descriptions of the ICSR2.AL     | Page 1505                                | Page 934     |  |  |  |
| flag                             | 31.2.10                                  | 31.2.10      |  |  |  |
| Note for the ICSP2 TDPE flog     | Page 1507                                | Page 937     |  |  |  |
| Note for the ICSR2.TDRE flag     | 31.2.10                                  | 31.2.10      |  |  |  |
| Description for the device-ID    | Page 1540                                | Page 969     |  |  |  |
| address detection                | 31.7.3                                   | 31.7.3       |  |  |  |
| Figure of the device-ID          | Page 1541                                | Page 970     |  |  |  |
| address detection                | Figure 31.28                             | Figure 31.28 |  |  |  |
| Descriptions for NACK            | Page 1544                                | Page 973     |  |  |  |
| reception transfer suspension    | 31.8.2                                   | 31.8.2       |  |  |  |
| Figure of NACK reception         | Page 1544                                | Page 973     |  |  |  |
| transfer suspension              | Figure 31.31                             | Figure 31.31 |  |  |  |
| The third paragraph of the       | Page 1555                                | Page 983     |  |  |  |
| extra SCL output function        | 31.11.2                                  | 31.11.2      |  |  |  |
| The fifth paragraph of the extra | Page 1555                                | Page 983     |  |  |  |
| SCL output function              | 31.11.2                                  | 31.11.2      |  |  |  |
| Figure of the extra SCL output   | Page 1555                                | Page 983     |  |  |  |
| function                         | Figure 31.40                             | Figure 31.40 |  |  |  |
| Table of the reset states        | Page 1560                                | Page 989     |  |  |  |
|                                  | Table 31.9                               | Table 31.8   |  |  |  |

