## **RENESAS TECHNICAL UPDATE**

## 1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation

| Product<br>Category   | MPU & MCU                                           |         | Document<br>No.         | TN-16C-A231A/E                                                           | Rev. | 1.00 |
|-----------------------|-----------------------------------------------------|---------|-------------------------|--------------------------------------------------------------------------|------|------|
| Title                 | Errata to R32C/157 Group User's Manual:<br>Hardware |         | Information<br>Category | Technical Notification                                                   |      |      |
| Applicable<br>Product | R32C/157 Group                                      | Lot No. | Reference<br>Document   | R32C/157 Group User's Manual:<br>Hardware Rev. 1.10<br>(REJ09B0507-0110) |      |      |

This document describes corrections to the R32C/157 Group User's Manual: Hardware, Rev. 1.10. The corrections are indicated in red in the list below.

- •Page 16 of 639, register symbol "R3R0" in line 3 of 2.1.1 is corrected as follows: "R3R1"
- •Page 101 of 639, description of the third paragraph of 6.2.1 is modified as follows:

"When the voltage rises to or above Vdet(R) again, the VMF bit becomes 1 (VCC  $\geq$  Vdet) and the LVDF bit becomes 1. At this point, an interrupt request is generated when the LVDIEN bit is 1."

•Page 104 of 639, Figure 7.1 is corrected as follows:



•Page 106 of 639, bit name "XCIN-XCOUT Drive Power Select Bit" in Figure 7.3 is modified as follows: "XCIN-XCOUT Drive Strength Select Bit"

RENESAS

- •Page 107 of 639, bit name "XIN-XOUT Drive Power Select Bit" in Figure 7.4 is modified as follows: "XIN-XOUT Drive Strength Select Bit"
- •Page 107 of 639, description of Note 2 in Figure 7.4 is modified as follows: "When the BCS bit in the CCR register is 0 (PLL clock selected as base clock source), the PLL frequency synthesizer does not stop oscillating even if the CM10 bit is set to 1."
- •Page 107 of 639, bit symbol "CM02" in Note 3 of Figure 7.5 is corrected as follows: "CM20"
- •Page 117 of 639, description of the last paragraph of 7.1.4 is modified as follows: "It starts running when setting any of the following bits to 1; the CM31 bit in the CM3 register or the PM22 bit in the PM2 register. It is not necessary to wait for stabilization because the on-chip oscillator instantly starts oscillating."
- •Page 118 of 639, description "(Refer to Figure 7.18 "State Transition (when the sub clock is used)")" is deleted from 7.2.
- Page 127 of 639, description of 7.7.2 is modified as follows:
   "The base clock stops in wait mode, so clocks generated by the base clock, the CPU clock and peripheral bus clock, stop running as well. Thus the CPU and watchdog timer, operated by these two clocks, also stop."
- •Page 136 of 639, "IOBC" is added to description in Function of the PRC1 bit in Figure 9.1 as follows: "Enable writing to registers PM0, PM2, INVC0, INVC1, and IOBC"
- •Page 136 of 639, description "Bits PRC0 and PRC1 do not automatically become 0. They should be set to 0 by a program." is deleted from Note 1 of Figure 9.1.
- •Page 140 of 639, description of Note 1 in Figure 10.1 is modified as follows: "The peripheral interrupts are generated by the corresponding peripherals in the MCU."
- •Page 141 of 639, the second paragraph of (5) in 10.2 is modified as follows:

"The stack pointer (SP) used for this interrupt differs depending on the software interrupt numbers. For software interrupt numbers 0 to 127, when an interrupt request is accepted, the U flag is saved and set to 0 to select the interrupt stack pointer (ISP) during the interrupt sequence. The saved data of the U flag is restored upon returning from the interrupt handler. For software interrupt numbers 128 to 255, the stack pointer does not change during the interrupt sequence."

•Page 143 of 639, description of 10.5 is corrected as follows:

"Each interrupt vector has a 4-byte memory space, in which the start address of the associated interrupt handler is stored. When an interrupt request is accepted, a jump to the address set in the interrupt vector takes place. Figure 10.2 shows an interrupt vector."

•Page 144 of 639, description in the Remarks for the BRK instruction in Table 10.1 is corrected as follows: "If address FFFFFE7h is FFh, a jump to the interrupt vector of software interrupt number 0 in the relocatable vector table takes place"

Page 151 of 639, description for the IR bit below Figure 10.4 is corrected as follows:
"The IR bit becomes 1 (interrupt requested) when an interrupt request is generated; this bit setting is retained until the interrupt request is accepted. When the request is accepted and a jump to the corresponding interrupt vector takes place, the IR bit becomes 0 (no interrupt requested).
The IR bit can be set to 0 by a program. This bit should not be set to 1."



•Page 155 of 639, description of Note 1 in Table 10.7 is corrected as follows: "These are the values when the interrupt vectors are aligned to the addresses in multiples of 4 in the internal ROM. However, the condition does not apply to the fast interrupt." •Page 157 of 639, description in lines 4 to 5 and 7 to 8 of 10.8 as follows: "For maskable interrupts (peripheral interrupts), the interrupt request level select bits (bits ILVL2 to ILVL0) select a request level. If two or more interrupt requests have the same request level, the interrupt with higher priority, predetermined by hardware, is accepted. The priorities of the reset and special interrupts, such as the watchdog timer interrupt, are determined by the hardware. Note that the reset has the highest priority. The following is the priority order determined by the hardware." •Page 164 of 639, register symbol "IIOiE" in line 16 of 10.13 is corrected as follows: "IIOiIE" Page 168 of 639, description in lines 4 to 6 of 11. Watchdog Timer is corrected as follows: "Select either an interrupt request or a reset with the CM06 bit in the CM0 register for when the watchdog timer underflows. Once the CM06 bit is set to 1 (reset), it cannot be changed to 0 (watchdog timer interrupt) by a program. It can be set to 0 only by a reset." •Page 168 of 639, register symbol "WKD" of 11. Watchdog Timer is corrected as follows: "WDK" •Page 173 of 639, expression "a value more than 00000001h" in the Specification of DMA transfer start-up in Table 12.1 is corrected as follows: "a value other than 00000000h" Page 181 of 639, description of the first paragraph in 12.1 is corrected as follows: "The transfer cycle is composed of bus cycles to read data from (source read) or to write data to (destination write) memory or an SFR." • Page 187 of 639, source address "FFFFFFh" in Note 1 of Table 13.1 is corrected as follows: "FFFFFFFh" •Pages 189 and 190 of 639, expression "DMA II transfer complete interrupt vector address" in lines 3 to 4 and the seventh bullet point of 13.1.2 and Figure 13.2 is corrected as follows: "jump address for the DMA II transfer complete interrupt handler" •Pages 189 and 192 of 639, expression "interrupt vector" in Figure 13.2 and 13.1.4 is corrected as follows: "interrupt vector space" •Page 190 of 639, expression "jump address" in the seventh bullet point of 13.1.2 is corrected as follows: "start address" Page 191 of 639, bit names of the OPER bit and bits CNT0 to CNT2 in Figure 13.3 are modified as follows: **OPER: "Calculation Result Transfer Select Bit"** CNT0 to CNT2: "Number of Transfers Setting Bit" •Page 201 of 639, description of the third bullet point of 15.1 is corrected as follows: "One-shot timer mode: The timer outputs pulses after a trigger input until the counter reaches 0000h" •Page 206 of 639, descriptions "b2 b3", "b4 b5", and "b6 b7" in Figure 15.9 are corrected as follows: "b3 b2", "b5 b4", and "b7 b6"

- •Page 212 of 639, bit symbols "TAiTGH and TAiTGL" in Note 5 of Figure 15.12 are corrected as follows: "TAjTGH and TAjTGL"
- •Page 213 of 639, pin name "INT2" in Figures 15.13 and 15.14 is corrected as follows: "INT2"
- •Page 217 of 639, bit symbol "TAiS" in Function of the MR2 bit in Figures 15.16 is corrected as follows: "TAiOS"
- •Page 227 of 639, bit symbol "TBjS" and register symbol "TBjMR" in Note 2 of Table15.8 are corrected as follows:

"TBiS" and "TBiMR"

•Page 232 of 639, description "TBjS bit in the TBjMR register" in the first bullet point of 15.3.3.2 is corrected as follows:

"TBjS bit in the TABSR or TBSR register"

- •Page 236 of 639, description of Note 1 in Figure 16.3 is modified as follows: "Set this register after setting the PRC1 bit in the PRCR register to 1 (write enabled). Also, rewrite this register while timers A1, A2, A4, and B2 are stopped."
- •Page 243 of 639, description "The sum of setting values for registers TAi and TAi1 should be identical to the setting value of the TB2 register in this mode." is deleted from lines 8 to 9 of 16.3.
- •Page 243 of 639, description in line 11 of 16.3 is corrected as follows: "Figure 16.11 shows registers TA1M, TA2M, TA4M, TA11M, TA21M, and TA41M in this function."
- •Page 249 of 639, register symbol "INV1" in Note 2 of Figure 16.18 is corrected as follows: "INVC1"

•Pages 257 and 258 of 639, descriptions for the CRD bit in Figures 17.5 and 17.6 are modified as follows:

| Bit Symbol | Bit Name                  | Function                                            |    |
|------------|---------------------------|-----------------------------------------------------|----|
| CRD        | ICTS Function Disable Bit | 0: CTS function enabled<br>1: CTS function disabled | RW |

•Page 259 of 639, description of function of the UiIRS bit in Figure 17.7 is modified as follows:

"0: Transmit buffer is empty (TI = 1)

1: Transmission is completed (TXEPT = 1)"

- •Page 259 of 639, bit name "Logical Inversion Select Bit" in Figure 17.7 is modified as follows: "Logic Inversion Select Bit"
- •Page 261 of 639, bit name "Clock Synchronous Bit" in Figure 17.11 is modified as follows: "Clock Synchronization Bit"
- •Page 262 of 639, expression "UiBRG count source" in the function of bits DL0 to DL2 in Figure 17.12 is corrected as follows:

"baud rate generator count source"

•Page 263 of 639, bit name of the RSTAREQ bit in Figure 17.13 is modified as follows: "Repeated START Condition Generate Bit"



- Page 269 of 639, description in the fourth dash of Figure 17.18 is corrected as follows:
   "The UiIRS bit in registers UiC1 and U34CON is 0 (an interrupt request is generated when the transmit buffer is empty)"
- •Pages 277 and 278 of 639, descriptions of function of the UiIRS bit in Figures 17.23 and 17.24 are corrected as follows:
  - 1: "(an interrupt request is generated when transmission is completed)"
  - 0: "(an interrupt request is generated when the transmit buffer is empty)"
- •Page 314 of 639, description of 18.1.5 is modified as follows:

"In repeat sweep mode 1, the analog voltage applied to eight selected pins including one to four prioritized pins is repeatedly converted into a digital code. Table 18.6 lists specifications of repeat sweep mode 1."

•Page 314 of 639, description in the specification of the function in Table 18.6 is modified as follows: "The analog voltage applied to eight selected pins including one to four prioritized pins is repeatedly converted into a digital code. The prioritized pins are selected by setting bits SCAN1 and SCAN0 in the AD0CON1 register and bits APS1 and APS0 in the AD0CON2 register"

•Page 326 of 639, Figure 20.1 is corrected as follows:



## Figure 20.1 CRC Calculator Block Diagram

•Page 348 of 639, description in the second bullet point of the reset conditions in Table 22.2 is modified as follows:

"An input of low signal into the external interrupt pin (INTO or INT1) as follows:"

•Page 348 of 639, description of the first bullet point of the selectable functions in Table 22.2 is corrected as follows:

"The base timer starts counting when the BTS or BTiS bit is set to 1. When the base timer reaches FFFFh, it starts decrementing. When the RST1 bit in the GiBCR1 register is 1 (the base timer is reset by matching with the GiPO0 register), the timer counter starts decrementing two counts after the base timer value matches the GiPO0 register setting. When the timer counter reaches 0000h, it starts incrementing again (refer to Figure 22.20)."



•Pages 359, 361, and 364 of 639, expression "Input to the IIOi\_j pin" in Figures 22.24 to 22.26 is corrected as follows:

"IIOi\_j pin"

- •Page 383 of 639, description "with bits CKS2 to CKS0" to the first paragraph of 23.1.1 is added as follows: "When the MSS bit in the SSiCRH register is 1 (master mode), select a transmit/receive clock from among seven internal clocks (f(BCLK) divided-by-4, -8, -16, -32, -64, -128, and -256) with bits CKS2 to CKS0."
- •Page 397 of 639, bit symbol "MSL" in line 14 of 23.1.7 is corrected as follows: "MLS"

•Page 445 of 639, descriptions for the RBOC bit in Figure 25.2 are modified as follows:

| Bit Symbol | Bit Name                                        | Function                                       |  |
|------------|-------------------------------------------------|------------------------------------------------|--|
| RBOC       | Forced Recovery From Bus off Bit <sup>(4)</sup> | 0: Nothing occurred                            |  |
|            |                                                 | 1: Forced recovery from bus-off <sup>(5)</sup> |  |

•Page 452 of 639, description in 25.1.4.1 is corrected as follows:

"When the EID bit is 0, the corresponding EID bit in a received message is not compared. When this bit is 1, the corresponding EID bit in a received message is compared."

•Page 452 of 639, description in 25.1.4.2 is corrected as follows:

"When the SID bit is 0, the corresponding SID bit in a received message is not compared. When this bit is 1, the corresponding SID bit in a received message is compared."

- •Page 462 of 639, expression "fCAN (CAN system clock)" in line 5 of 25.1.9.5 is corrected as follows: "the peripheral bus clock"
- •Page 465 of 639, expression "fCAN" in line 6 of 25.1.10.3 is corrected as follows: "the peripheral bus clock"
- •Page 471 of 639, description of function of b7 in Figure 25.17 is corrected as follows: b7: "No register bit; the read value is 0"
- •Page 475 of 639, description of function of b6-b5 in Figure 25.19 is corrected as follows: b6-b5: "No register bits; the read value is 0"

•Page 483 of 639, description in 25.1.20.8 is corrected as follows (refer to TN-16C-A229A/E):

"The BLIF bit becomes 1 if 32 consecutive dominant bits are detected on the CAN bus while the CAN module is in CAN operation mode.

After the BLIF bit becomes 1, bus lock can be detected again after either of the following conditions is satisfied:

•After this bit is set to 0 from 1, recessive bits are detected (bus lock is resolved).

•After this bit is set to 0 from 1, the CAN module enters CAN reset mode and then enters CAN operation mode again (internal reset)."





•Page 494 of 639, Table 25.9 is corrected as follows (refer to TN-16C-A229A/E):

| Table 25.5 | Operation in CAN Reset mode and CAN hait mode |                                           |                                  |  |  |
|------------|-----------------------------------------------|-------------------------------------------|----------------------------------|--|--|
| Mode       | Receiver                                      | Transmitter                               | Bus-off                          |  |  |
| CAN reset  | CAN module enters CAN reset                   | CAN module enters CAN reset               | CAN module enters CAN reset      |  |  |
| mode       | mode without waiting for the end              | mode after waiting for the end of         | mode without waiting for the end |  |  |
|            | of message reception                          | message transmission <sup>(1, 4)</sup>    | of bus-off recovery              |  |  |
| CAN halt   | CAN module enters CAN halt                    | CAN module enters CAN halt                | - When the BOM bit is 00b        |  |  |
| mode       | mode after waiting for the end of             |                                           | A halt request from a program    |  |  |
|            | message reception (2, 3)                      | message transmission <sup>(1, 2, 4)</sup> | will be acknowledged only        |  |  |
|            |                                               | -                                         | after bus-off recovery           |  |  |
|            |                                               |                                           | - When the BOM bit is 01b        |  |  |
|            |                                               |                                           | CAN module automatically         |  |  |
|            |                                               |                                           | enters CAN halt mode without     |  |  |
|            |                                               |                                           | waiting for the end of bus-off   |  |  |
|            |                                               |                                           | recovery (regardless of a halt   |  |  |
|            |                                               |                                           | request from a program)          |  |  |
|            |                                               |                                           | - When the BOM bit is 10b        |  |  |
|            |                                               |                                           | CAN module automatically         |  |  |
|            |                                               |                                           | enters CAN halt mode after       |  |  |
|            |                                               |                                           | waiting for the end of bus-off   |  |  |
|            |                                               |                                           | recovery (regardless of a halt   |  |  |
|            |                                               |                                           | request from a program)          |  |  |
|            |                                               |                                           | - When the BOM bit is 11b        |  |  |
|            |                                               |                                           | CAN module enters CAN halt       |  |  |
|            |                                               |                                           | mode (without waiting for the    |  |  |
|            |                                               |                                           | end of bus-off recovery) if a    |  |  |
|            |                                               |                                           | halt is requested by a program   |  |  |
|            |                                               |                                           | during bus-off                   |  |  |

 Table 25.9
 Operation in CAN Reset Mode and CAN Halt Mode

BOM bit: Bit in the CiCTLR register (i = 0 to 2)

- Notes:
  - 1. If several messages are requested to be transmitted, mode transition occurs after the completion of the first message transmission. When CAN reset mode is being requested during suspend transmission, mode transition occurs when the bus is idle, the next transmission ends, or the CAN module becomes a receiver.
  - 2. If the CAN bus is locked in dominant state, the program can detect this state by monitoring the BLIF bit in the CiEIFR register. The CAN module does not enter CAN Halt mode while the CAN bus is locked in dominant state. Enter CAN reset mode instead.
  - 3. If a CAN bus error occurs during reception after CAN halt mode is requested, the CAN module enters CAN halt mode. However, the CAN module does not enter CAN Halt mode when the CAN bus is locked in dominant state.
  - 4. If a CAN bus error or arbitration lost occurs during transmission after CAN reset mode or CAN halt mode is requested, the CAN module enters the requested operating mode. However, the CAN module does not enter CAN Halt mode when the CAN bus is locked in dominant state.

•Page 510 of 639, description in the last paragraph of 26. I/O Pins is corrected as follows:

"The input-only port P8\_5 shares a pin with NMI and has neither function select register nor the corresponding direction bit. Port P14\_1 also functions as an input-only port. The function select register and bit 1 in the PD14 register are reserved. Port P9 is protected from unexpected write accesses by the PRC2 bit in the PRCR register. Ports P3, P7, and P8 are protected from unexpected write accesses by the PRC30 bit in the PRCR3 register (refer to 9. "Protection")."



<sup>•</sup>Page 516 of 639, "PD3\_i register" in line 4 of the paragraph below Figure 26.6 is corrected as follows: "PD3\_i bit"

- •Page 556 of 639, Note 2 of Table 27.12 is corrected as follows: "The program is performed in 64-bit (4-word) units. A sequence of commands consists of commands from the second to fifth. The upper 29 bits of the address WA should be fixed and the lower 3 bits of respective commands from the second to fifth should be set to 000b, 010b, 100b, and 110b for the addresses 0h, 2h, 4h, and 6h, or 8h, Ah, Ch, and Eh." • Page 570 of 639, description in the first bullet point of 27.6.8 is corrected as follows: "The minimum values of program/erase cycles specified in the electrical characteristics are the maximum values that can guarantee the initial performance of the flash memory. The program/erase operation may still be performed even if the number of program/erase cycles exceeds the guaranteed values." •Pages 587 and 588 of 639, "Programming and erasure endurance" in Table 29.8 and "Programming and erasure endurance of flash memory" in Table 29.9 are changed as follows: "Program/erase cycles" •Pages 587 and 588 of 639, unit "times" in Tables 29.8 and 29.9 is corrected as follows: "Cycles" •Pages 594 and 605 of 639, expression "Driver power" in Tables 29.18 and 29.38 is modified as follows: "Drive strength" •Page 625 of 639, expression "TBjS bit in the TBjMR register" in 30.6.3.2 is changed as follows: "TBjS bit in the TABSR or TBSR register" • Page 627 of 639, expression "restart condition" in 30.8.3 is changed as follows: "repeated START condition"
- •Page 633 of 639, description in the first bullet point of 30.11.8 is corrected as follows: "The minimum values of program/erase cycles specified in the electrical characteristics are the maximum values that can guarantee the initial performance of the flash memory. The program/erase operation may still be performed even if the number of program/erase cycles exceeds the guaranteed values."

