# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                                              | Document<br>No.                   | TN-RX*-A165A/E         | Rev.                                                                                         | 1.00 |  |
|-----------------------|--------------------------------------------------------------------------------------|-----------------------------------|------------------------|----------------------------------------------------------------------------------------------|------|--|
| Title                 | Disclosure of the Specifications Regarding<br>Converter of the RX65N and RX651 Group | Information<br>Category           | Technical Notification |                                                                                              |      |  |
|                       |                                                                                      | Lot No.                           |                        | nce<br>ent RX65N Group, RX651 Group<br>User's Manual: Hardware Rev.1.00<br>(R01UH0590EJ0100) |      |  |
| Applicable<br>Product | RX65N Group, RX651 Group                                                             | All Mass-<br>produced<br>Products | Reference<br>Document  |                                                                                              |      |  |

This document discloses the following function of the D/A Converter for the RX65N and RX651 Group and describes discrepancies in the descriptions of the user's manual, which are resulted from this disclosure.

# 1. Function

The function of the output buffer amplifier for the D/A Converter is disclosed. The buffer amplifier is enabled or disabled by the setting of the register.

# 2. Changes in the contents of the User's Manual: Hardware

The descriptions in the user's manual are changed as follows according to the disclosure of the function mentioned above.

# • Page 67 of 2468

The third bullet in the description of the 12-bit D/A converter (R12DA) in Table 1.1 Outline of Specifications (7/8) is changed as follows:

## Before correction

• Output voltage: 0 V to AVCC1

# After correction

- Output voltage: 0.2 V to AVCC1 0.2 V (buffered output), 0 V to AVCC1 (unbuffered output)
- Buffered output or unbuffered output can be selected.



## • Page 2281 of 2468

The item "Output buffer amplifier control function" is added to Table 51.1 as follows:

#### After correction

| Table 51.1 Specifications of 12-Bit D/A Converter          |                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Item                                                       | Specifications                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Resolution                                                 | 12 bits                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Output channels                                            | Two channels                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Measure against mutual interference between analog modules | Measure against interference between D/A and A/D conversion<br>D/A converted data update timing is controlled by the 12-bit A/D converter synchronous D/<br>conversion enable input signal from the 12-bit A/D converter (unit 1).<br>Therefore, the degradation of A/D conversion accuracy due to interference is reduced by<br>controlling the timing in which the 12-bit D/A converter inrush current occurs, with the enal<br>signal. |  |  |  |  |  |  |
| Low power consumption function                             | Module stop state can be set.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Event link function (input)                                | DA0 conversion can be started when an event signal is input.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Output buffer amplifier control function                   | Buffered output (gain = 1) or unbuffered output can be selected.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |

## • Page 2281 of 2468

Output buffers and registers DAAMPCR and DAASWCR are added to Figure 51.1 as follows:

## After correction





## • Page 2284 of 2468

Table 51.4 is added to the descriptions of the DAOEm bit as follows:

#### After correction

| D   | ACR   | DAAMPCR     | DAASWCR | D/A Conversion         | Amplifier Operation of | Analog Output of  |
|-----|-------|-------------|---------|------------------------|------------------------|-------------------|
| DAE | DAOEm | DAAMPm DAAS |         | Operation of Channel m | Channel m              | Channel m         |
| 0 0 |       | 0           | 0       | Disabled               | Disabled               | Hi-Z              |
|     |       |             | 1       | Disabled               | Disabled               | Hi-Z              |
|     |       | 1           | 0       | Disabled               | Disabled               | Hi-Z              |
|     |       |             | 1       | Disabled               | Disabled               | Hi-Z              |
|     | 1     | 0           | 0       | Enabled                | Disabled               | Unbuffered output |
|     |       |             | 1       | Enabled                | Disabled               | Hi-Z              |
|     |       | 1           | 0       | Enabled                | Enabled                | Buffered output   |
|     |       |             | 1       | Enabled                | Enabled                | Hi-Z              |
| 1 0 |       | 0           | 0       | Enabled                | Disabled               | Unbuffered output |
|     |       |             | 1       | Enabled                | Disabled               | Hi-Z              |
|     |       | 1           | 0       | Enabled                | Enabled                | Buffered output   |
|     |       |             | 1       | Enabled                | Enabled                | Hi-Z              |
|     | 1     | 0           | 0       | Enabled                | Disabled               | Unbuffered output |
|     |       |             | 1       | Enabled                | Disabled               | Hi-Z              |
|     |       | 1           | 0       | Enabled                | Enabled                | Buffered output   |
|     |       |             | 1       | Enabled                | Enabled                | Hi-Z              |

## • Page 2286 of 2468

Registers DAAMPCR and DAASWCR are added between registers DAADSCR and DAADUSR as follows:

## After correction

# 51.2.5 D/A Output Amplifier Control Register (DAAMPCR)

Address(es): DA.DAAMPCR 0008 8048h



| Bit      | Symbol | Bit Name            | Description                                                                                                                     | R/W |
|----------|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|
| b5 to b0 | _      | Reserved            | These bits are read as 0. The write value should be 0.                                                                          | R/W |
| b6       | DAAMP0 | Ampilfier Control 0 | <ul><li>0: Output buffer amplifier of channel 0 is not used.</li><li>1: Output buffer amplifier of channel 0 is used.</li></ul> | R/W |
| b7       | DAAMP1 | Ampilfier Control 1 | 0: Output buffer amplifier of channel 1 is not used.<br>1: Output buffer amplifier of channel 1 is used.                        | R/W |

The DAAMPCR register selects D/A converter output with or without using the output buffer amplifier.

## DAAMP0 Bit (Amplifier Control 0)



When the DAAMP0 bit is 0, the conversion result for the D/A converter channel 0 is output without using the output buffer amplifier. When the DAAMP0 bit is 1, the conversion result for the D/A converter channel 0 is output via the output buffer amplifier.

When both the DAE and DAOE0 bits are 0, the output buffer amplifier is disabled regardless of the setting of the DAAMP0 bit. See Table 51.4 for details.

## **DAAMP1 Bit (Amplifier Control 1)**

When the DAAMP1 bit is 0, the conversion result for the D/A converter channel 1 is output without using the output buffer amplifier. When the DAAMP1 bit is 1, the conversion result for the D/A converter channel 1 is output via the output buffer amplifier.

When both the DAE and DAOE1 bits are 0, the output buffer amplifier is disabled regardless of the setting of the DAAMP1 bit. See Table 51.4 for details.

## 51.2.6 D/A Output Amplifier Stabilization Wait Control Register (DAASWCR)

Address(es): DA.DAASWCR 0008 805Ch

Va

|                  | b7         | b6         | b5 | b4 | b3 | b2 | b1 | b0 |  |
|------------------|------------|------------|----|----|----|----|----|----|--|
|                  | DAAS<br>W1 | DAAS<br>W0 | _  |    | _  | _  | I  | I  |  |
| lue after reset: | 0          | 0          | 0  | 0  | 0  | 0  | 0  | 0  |  |

| Bit      | Symbol | Bit Name                                            | Description                                                                                                                                                                                                           | R/W |
|----------|--------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b5 to b0 | _      | Reserved                                            | These bits are read as 0. The write value should be 0.                                                                                                                                                                | R/W |
| b6       | DAASW0 | Channel 0 Output Amplifier<br>Stabilization Waiting | <ul><li>0: A wait for stabilization of the channel 0 output buffer amplifier is released (output is enabled).</li><li>1: Wait for the channel 0 output buffer amplifier to become stable (the pin is Hi-Z).</li></ul> | R/W |
| b7       | DAASW1 | Channel 1 Output Amplifier<br>Stabilization Waiting | <ul><li>0: A wait for stabilization of the channel 1 output buffer amplifier is released (output is enabled).</li><li>1: Wait for the channel 1 output buffer amplifier to become stable (the pin is Hi-Z).</li></ul> | R/W |

The DAASWCR register is used to control the output buffer amplifier of the D/A converter during the initial setting when the output buffer amplifier is used.

## DAASW0 Bit (Channel 0 Output Amplifier Stabilization Waiting)

When setting the DAASW0 bit to 1, the output buffer amplifier of D/A converter channel 0 enters into the stabilization waiting state and the DA0 pin becomes high impedance. When setting the DAASW0 bit to 0, the conversion result of the D/A converter channel 0 is output from the DA0 pin via the output buffer amplifier. Set the DAASW0 bit to 1 when the DACR.DAE and DACR.DAOE0 bits are 0. After setting the DACR.DAE or DACR.DAOE0 bit to 1, wait for the required stabilization time and set the DAASW0 bit to 0. Refer to section 51.6.5,

Initial Setting Procedure when the Output Buffer Amplifier is Used for details.



## DAASW1 Bit (Channel 1 Output Amplifier Stabilization Waiting)

When setting the DAASW1 bit to 1, the output buffer amplifier of D/A converter channel 1 enters into the stabilization waiting state and the DA1 pin becomes high impedance. When setting the DAASW1 bit to 0, the conversion result of the D/A converter channel 1 is output from the DA1 pin via the output buffer amplifier. Set the DAASW1 bit to 1 when the DACR.DAE and DACR.DAOE1 bits are 0. After setting the DACR.DAE or

DACR.DAOE1 bit to 1, wait for the required stabilization time and set the DAASW1 bit to 0. Refer to section 51.6.5, Initial Setting Procedure when the Output Buffer Amplifier is Used for details.

## • Page 2290 of 2468

The following note is added to section 51.5 Usage Notes on Event Link Operation:

#### After correction

(1) When the event link function is used, do not use the output buffer amplifier.

## • Page 2291 of 2468

The procedure of the initial settings is added to section 51.6 Usage Notes as follows:

#### After correction

## 51.6.5 Initial Setting Procedure when the Output Buffer Amplifier is Used

When using the output buffer amplifier, enable the amplifier output in the following procedure. An example for channel 0 is described below.

#### (1) Confirm that the DACR.DAE and DACR.DAOE0 bits are 0.

- (2) Write 0000h to the DADR0 register.
- (3) Set the DAASWCR.DAASW0 bit to 1.
- (4) Set the DAAMPCR.DAAMP0 bit to 1.
- (5) Set the DACR.DAE or DACR.DAOE0 bit to 1. The output buffer amplifier starts the operation.
- (6) Wait for at least 3  $\mu$ s and then set the DAASWCR.DAASW0 bit to 0.
- (7) Write a value to be converted in the DADR0 register.

While the output buffer amplifier is operating, setting the DACR.DAE and DACR.DAOE0 bits to 0 disables the output buffer amplifier. Repeat the procedure from (1) to (7) to use the output buffer amplifier again.



## RENESAS TECHNICAL UPDATE TN-RX\*-A165A/E



Figure 51.4 Initial Setting Procedure of the Output Buffer Amplifier

## • Page 2445 of 2468

The characteristics for the buffered output is added to Table 57.46 D/A Conversion Characteristics as follows:

#### After correction

#### Table 57.46 D/A Conversion Characteristics

|                   | Symbol                          | Min. | Тур. | Max. | Unit        | Test Conditions |                                          |
|-------------------|---------------------------------|------|------|------|-------------|-----------------|------------------------------------------|
| Resolution        |                                 | _    | 12   | 12   | 12          | Bit             |                                          |
| Unbuffered output | Absolute accuracy               | -    | —    | —    | ±6.0        | LSB             | 2-MΩ resistive load<br>10-bit conversion |
|                   | Differential nonlinearity error | DNL  | _    | ±1.0 | ±2.0        | LSB             | $2-M\Omega$ resistive load               |
|                   | Output resistance               | Ro   | _    | 8.6  | —           | kΩ              |                                          |
|                   | Settling time                   | ts   | —    | —    | 3           | μs              | 20-pF capacitive<br>load                 |
| Buffered output   | Load Resistance                 | RL   | 5    | _    | —           | kΩ              |                                          |
|                   | Load Capacitance                | CL   | _    | _    | 50          | pF              |                                          |
|                   | Output voltage                  | Vo   | 0.2  | _    | AVCC1 - 0.2 | V               |                                          |
|                   | Differential nonlinearity error | DNL  |      | ±1.0 | ±2.0        | LSB             |                                          |
|                   | Integral nonlinearity error     | INL  | _    | ±2.0 | ±4.0        | LSB             |                                          |
|                   | Settling time                   | ts   | _    | _    | 4           | μs              |                                          |



# 3. Applicable products

The function is supported in all of the mass-produced products. A mass-produced product is identified by "**A**" in the fourth character from the left of the lot number.





Note 1. The above figure is an example of mark specification. A part of the Part Number of real product is printed.

End of document

