## Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a> April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>) Send any inquiries to http://www.renesas.com/inquiry. date: 2003/04/08 ## RENESAS TECHNICAL UPDATE | Classification of Production | MPU | | | No | TN-SH7-477A/E | Rev | 1 | | |------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------|------------------------------------------------|---------------|-----|--------------------------|--| | THEME | Correctional specs and additional specs concerning SH7760 electric characteristic tSTD Classification of Information | | 1. S<br>Q. S<br>3. L<br>4. C<br>5. C | | | | | | | PRODUCT<br>NAME | SH7760 | Lot No. | Reference<br>Documents | SH7760 Hardware Manual<br>ADE-602-291 Rev. 1.0 | | | Effective Date Eternity | | This is to notify you of the correction and the addition of the pin drive timing at following table 33.6 control signal timing and figure 33.16 standby mode for output delay time (tSTD) of electric characteristic STATUS pins of SH7760. ## (1)The contents before manual correction Table 33.6 Control Signal Timing | Bus tri-state delay time to standby mode | t <sub>BOFF2</sub> | - | 2 | t <sub>cyc</sub> | 33.16 | |------------------------------------------|--------------------|---------|----|------------------|-------| | Bus buffer on time | t <sub>BON1</sub> | - | 12 | ns | 33.15 | | Bus buffer on time from standby | t <sub>BON2</sub> | 7 5 7 5 | 2 | t <sub>cyc</sub> | 33.16 | | STATUS 0/1 delay time | t <sub>stD1</sub> | | 6 | ns | 33.16 | | STATUS 0/1 delay time to standby | t <sub>stoe</sub> | | 2 | t <sub>cyc</sub> | 33.16 | Figure 33.16 Pin Drive Timing for Standby Mode ## (2) The contents after manual correction Table 33.6 Control Signal Timing | Bus tri-state delay time to standby mode | t <sub>BOFF2</sub> | - | 2 | t <sub>cyc</sub> | 33.16(2) | |------------------------------------------|--------------------|-------|----|------------------|-------------| | Bus buffer on time | t <sub>BON1</sub> | 1 - | 12 | ns | 33.15 | | Bus buffer on time from standby | t <sub>BON2</sub> | | 2 | t <sub>cyc</sub> | 33.16(2) | | STATUS 0/1 delay time | t <sub>stoi</sub> | - | 6 | ns | 33.16(1) | | | t <sub>stoe</sub> | - | 2 | t <sub>cyc</sub> | 33.16(1)(2) | | | t <sub>stos</sub> | (7-2) | 2 | t <sub>cyc</sub> | 33.16(2) | Figure 33.16(1) Pin Drive Timing for Reset or Sleep Mode Figure 33.16(2) Pin Drive Timing for Software Standby Mode