# **RENESAS TECHNICAL UPDATE**

# 1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation

| Product<br>Category   | MPU & MCU                                                               |         | Document<br>No.         | TN-RX*-A066A/E         | Rev. | 1.00 |
|-----------------------|-------------------------------------------------------------------------|---------|-------------------------|------------------------|------|------|
| Title                 | Errata to RX62T and RX62G Groups User's<br>Manuals Regarding CAN Module |         | Information<br>Category | Technical Notification |      |      |
|                       |                                                                         | Lot No. |                         |                        |      |      |
| Applicable<br>Product | RX62T Group<br>RX62G Group                                              | All     | Reference<br>Document   |                        |      |      |

This document describes corrections to the chapter "CAN module" in the User's Manuals: Hardware of the above groups.

The corrections are indicated in red in the list below.

Page and section numbers are based on the RX62T Group. Refer to the table on the last page for the corresponding pages and chapters in the RX62G group.

•Page 1075 of 1446

The description of BLIF Flag in 25.2.19 is corrected as follows:

# Before correction

The BLIF bit is set to 1 if 32 consecutive dominant bits are detected on the CAN bus while the CAN module is in CAN operation mode.

After the BLIF bit is set to 1, 32 consecutive dominant bits are detected again under either of the following conditions:

- After this bit is set to 0 from 1, recessive bits are detected
- After this bit is set to 0 from 1, the CAN module enters CAN reset mode or CAN halt mode and then enters CAN operation mode again.

# Corrections

The BLIF flag becomes 1 if 32 consecutive dominant bits are detected on the CAN bus while the CAN module is in CAN operation mode.

After the BLIF flag becomes 1, bus lock can be detected again after either of the following conditions is satisfied:

- After this flag is set to 0 from 1, recessive bits are detected (bus lock is resolved).
- After this flag is set to 0 from 1, the CAN module enters CAN reset mode and then enters CAN operation mode again (internal reset).

# •Page 1081 of 1446

Figure 25.9 is corrected as follows:

## Before correction



# Figure 25.9 Transition between CAN Operating Modes

## **Corrections**



# •Page 1083 of 1446

Table 25.9 is corrected as follows:

## Before correction

## Table 25.9 Operation in CAN Reset Mode and CAN Halt Mode

| Mode                                                     | Receiver                                                                                              | Transmitter                                                                                               | Bus-off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAN reset mode<br>forcible transition)<br>CANM[1:0] = 11 | CAN module enters CAN reset<br>mode without waiting for the end<br>of message reception.              | CAN module enters CAN reset<br>mode without waiting for the end<br>of message transmission.               | CAN module enters CAN reset mode<br>without waiting for the end of bus-off<br>recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CAN reset mode<br>CANM[1:0] = 01                         | CAN module enters CAN reset<br>mode without waiting for the end<br>of message reception.              | CAN module enters CAN reset<br>mode after waiting for the end of<br>message transmission. <sup>*1*4</sup> | CAN module enters CAN reset mode<br>without waiting for the end of bus-off<br>recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CAN halt mode                                            | CAN module enters CAN halt<br>mode after waiting for the end of<br>message reception. <sup>*2*3</sup> | CAN module enters CAN halt<br>mode after waiting for the end of<br>message transmission. <sup>*1*4</sup>  | [When the CTLR.BOM[1:0] bits are 00]<br>A halt request from a program will be<br>accepted only after bus-off recovery.<br>[When the CTLR.BOM[1:0] bits are 01]<br>CAN module automatically enters CAN<br>halt mode without waiting for the end of<br>bus-off recovery (regardless of a halt<br>request from a program).<br>[When the CTLR.BOM[1:0] bits are 10]<br>CAN module automatically enters CAN<br>halt mode after waiting for the end of bus<br>off recovery (regardless of a halt request<br>from a program).<br>[When the CTLR.BOM[1:0] bits are 11]<br>CAN module enters CAN halt request<br>from a program).<br>[When the CTLR.BOM[1:0] bits are 11]<br>CAN module enters CAN halt mode<br>(without waiting for the end of bus-off<br>recovery) if a halt is requested by a<br>program during bus-off. |

Note 1. If several messages are requested to be transmitted, mode transition occurs after the completion of the first transmission. In a case that the CAN reset mode is being requested during suspend transmission, mode transition occurs when the bus is idle, the next transmission ends, or the CAN module becomes a receiver.

Note 2. If the CAN bus is locked at the dominant level, the program can detect this state by monitoring the BLIF flag in EIFR.

Note 3. If a CAN bus error occurs during reception after CAN halt mode is requested, the CAN module transits to CAN halt mode immediately.

Note 4. If a CAN bus error or arbitration lost occurs during transmission after CAN reset mode or CAN halt mode is requested, the CAN module transits to the requested CAN mode immediately.



## **Corrections**

# Table 25.9 Operation in CAN Reset Mode and CAN Halt Mode

| Mode                                                       | Receiver                                                                                               | Transmitter                                                                                                | Bus-off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAN reset mode<br>(forcible transition)<br>CANM[1:0] = 11b | CAN module enters CAN reset<br>mode without waiting for the end of<br>message reception.               | CAN module enters CAN reset<br>mode without waiting for the end of<br>message transmission.                | CAN module enters CAN reset<br>mode without waiting for the end of<br>bus-off recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CAN reset mode<br>CANM[1:0] = 01b                          | CAN module enters CAN reset<br>mode without waiting for the end of<br>message reception.               | CAN module enters CAN reset<br>mode after waiting for the end of<br>message transmission. <sup>*1,*4</sup> | CAN module enters CAN reset<br>mode without waiting for the end of<br>bus-off recovery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CAN halt mode                                              | CAN module enters CAN halt mode<br>after waiting for the end of message<br>reception. <sup>*2,*3</sup> | CAN module enters CAN halt mode<br>after waiting for the end of message<br>transmission.*1,*2,*4           | [When the BOM[1:0] bits are 00b]<br>A halt request from a program will be<br>accepted only after bus-off recovery<br>[When the BOM[1:0] bits are 01b]<br>CAN module automatically enters<br>CAN halt mode without waiting for<br>the end of bus-off recovery<br>(regardless of a halt request from a<br>program).<br>[When the BOM[1:0] bits are 10b]<br>CAN module automatically enters<br>CAN halt mode after waiting for the<br>end of bus-off recovery (regardless<br>of a halt request from a program).<br>[When the BOM[1:0] bits are 11b]<br>CAN module enters CAN halt mode<br>(without waiting for the end of bus-<br>off recovery) if a halt is requested by<br>a program during bus-off. |

#### CANM[1:0], BOM[1:0]: Bits in CTLR

Note 1. If several messages are requested to be transmitted, mode transition occurs after the completion of the first message transmission. In a case that the CAN reset mode is being requested during suspend transmission, mode transition occurs when the bus is idle, the next transmission ends, or the CAN module becomes a receiver.

Note 2. If the CAN bus is locked in dominant state, the program can detect this state by monitoring the EIFR.BLIF flag. The CAN module does not enter CAN halt mode while the CAN bus is locked in dominant state. Enter CAN reset mode instead.

Note 3. If a CAN bus error occurs during reception after CAN halt mode is requested, the CAN module enters CAN halt mode immediately. However, the CAN module does not enter CAN Halt mode when the CAN bus is locked in dominant state.

Note 4. If a CAN bus error or arbitration-lost occurs during transmission after CAN reset mode or CAN halt mode is requested, the CAN module enters the requested operating mode immediately. However, the CAN module does not enter CAN Halt mode when the CAN bus is locked in dominant state.



# <Reference Documents>

| Applicable Product | Manual and Document Number                                           | Page Number, Figure/Title Number |                          |                         |  |
|--------------------|----------------------------------------------------------------------|----------------------------------|--------------------------|-------------------------|--|
|                    |                                                                      | BLIF Bit                         | Figure X.34              | Table X.9               |  |
| RX62T Group        | RX62T Group User's Manual:<br>Hardware Rev.1.30<br>(R01UH0034EJ0130) | U U                              | Page 1081<br>Figure 25.9 | Page 1083<br>Table 25.9 |  |
| RX62G Group,       | RX62G Group User's Manual:<br>Hardware Rev.1.00<br>(R01UH0321EJ0100) | U U                              | Page 1036<br>Figure 25.9 | Page 1038<br>Table 25.9 |  |

