

## **AS14U Release Note for Revision E**

## **Contents**

| 1 Purpo    | ose of Document                                               | 2   |
|------------|---------------------------------------------------------------|-----|
| 2 Indica   | ation of the <i>End_Bit</i> Transmission Error                | . 2 |
| 2.1. F     | Problem Description                                           | 2   |
|            | Design Corrections in the UART                                |     |
|            | er Pause Detection in Slave Mode                              |     |
|            | Problem Description                                           |     |
| 3.2. E     | Design Correction                                             | 4   |
| 4 Relat    | ted Documents                                                 | 5   |
|            | ment Revision History                                         |     |
|            |                                                               |     |
|            |                                                               |     |
|            |                                                               |     |
| List of    | Figures                                                       |     |
| Figure 2.1 | Comparison of Valid MAN-Code Signal to Faulty MAN-Code Signal | 2   |
|            | Test for ASI4U Revision C Error in Master Pause Detection     |     |



#### 1 **Purpose of Document**

This document summarizes the changes between the previous ASI4U silicon revision C and the current silicon revision E. These include requested UART design changes. The purpose of the redesign was to correct reported timing errors by the UART in the following modes: Master, Monitor, and Repeater. A problem with slave communication in special network constellations was also fixed.

#### 2 Indication of the End Bit Transmission Error

#### 2.1. **Problem Description**

If the ASI4U revision C operates in Master Mode, Monitor Mode or Repeater Mode, the error signaling for an End\_Bit\_Error does not work correctly. In some special cases, the generated MAN-Code of a signal with an End Bit Error looks similar to the MAN-Code of a signal without any errors as demonstrated in Figure 2.1.

This malfunction of the ASI4U revision C results in an MAN-coded output signal that does not allow distinction between correct AS-I pulse sequences and pulse sequences that are shortened (missing one negative and one positive pulse). It occurs only under the following conditions:

- The parity of the signal is even.
- The last bit of the corrupt telegram is equal to binary 1.
- The Stop\_Bit and the Parity\_Bit or the Start\_Bit and the Control\_Bit are missing.
- If the Start\_Bit and the Control\_Bit are missing, the first pulse must have a negative polarity.



Figure 2.1 Comparison of Valid MAN-Code Signal to Faulty MAN-Code Signal



### 2.2. Design Corrections in the UART

The following changes in the UART block were implemented in ASI4U silicon revision E:

- 1. The last pulse of the MAN-coded LED1 output signal is now always kept in ACTIVE state for 9µs if an ASI telegram with an *Endbit\_error* is received.
  - The polarity of the ACTIVE State depends on the signal setting at the DI ports in Master Mode, Monitor Mode, and Repeater Mode. If DI2 and DI3 are driven by equal input signals, the MAN output signal at LED1 is configured ACTIVE LOW. If DI2 and DI3 are driven by unequal input signals, LED1 becomes inverted and is configured ACTIVE HIGH.
  - Since a 9µs-wide MAN pulse is an out-of-specification event for the AS-I MAN signal, it will allow the connected microcontroller to recognize the error in the AS-I pulse signal on the AS-I line.
- 2. The internal computation of *No\_info\_error*, *Timing\_error* and *Length\_error* was reviewed and corrected to comply with the *AS-I Complete Specification V3.0*. The mapping of the *Length\_error* signal was changed from DO0 to DO1 to comply with the *ASI4U Data Sheet*. The DO error signals are now always cleared at the beginning of new ASI and IRD telegrams in Monitor Mode.



### 3 Master Pause Detection in Slave Mode

### 3.1. Problem Description

If the previous ASI4U revision C is operated in Slave Mode, the UART Master Pause detection does not always function correctly when the UART must listen to slave responses from a different slave. Depending on the actual AS-I line pulse timing, a slave response from a different slave is sometimes not recognized correctly, which results in a UART communication error. This prevents the Slave from understanding the next Master telegram correctly. If the Master telegram addresses the Slave itself, the error leads to a missing slave response and the Slave replies on a second repetition of the Master Call to its own address in asynchronous mode.

This behavior was mostly observed in mixed networks that used modules with the ASI4U, SAP5, and SAP4.1.

Figure 3.1 shows a telegram test case to reproduce the error. The AS-I signals shown in Figure 3.1 were generated by a signal generator that allowed sweeping the Master Pause and Slave Pause duration over the allowed specification limit. The first Master Call contains a different slave address than the tested slave. The second and third master calls address the tested slave. The tested slave replied with the erroneous behavior for certain Master pause and Slave pause scenarios only. The majority of the test cases were passed without error.



Figure 3.1 Test for ASI4U Revision C Error in Master Pause Detection

#### 3.2. Design Correction

A new principle of AS-i telegram pause detection was implemented in ASI4U silicon revision E that is more precise and able to cover all valid timing scenarios for Master and Slave pauses. The new principle is now independent of the internal timing constraints of the UART state machine.



## 4 Related Documents

| Document                            |  |  |
|-------------------------------------|--|--|
| ASI4U/ASI4U-E/ASI4U-F Feature Sheet |  |  |
| ASI4U/ASI4U-E/ASI4U-F Data Sheet    |  |  |
| ASI4U/ASI4U-E Errata Sheet          |  |  |

Visit the ASI4U product page <u>www.IDT.com/ASI4U</u> or contact your nearest sales office for the latest version of these documents.

# 5 Document Revision History

| Revision | Date             | Description                                                                            |
|----------|------------------|----------------------------------------------------------------------------------------|
| 1.10     | October 20, 2011 | Previous release.                                                                      |
| 1.11     | January 30, 2015 | Update for template. Minor edits for clarity. Addition of "Related Documents" section. |
|          | April 13, 2016   | Changed to IDT branding.                                                               |

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.