# **inter<sub>sil</sub>**"

## HS-4423EH

**Total Dose Testing** 

# Introduction

This document reports the results of low and high dose rate total dose testing of the <u>HS-4423EH</u> inverting power MOSFET driver. The tests were conducted to provide an assessment of the total dose hardness of the part. Parts were irradiated under bias and with all pins grounded at low dose rate and under bias at high dose rate. The samples were also taken out to an overtest and subsequent anneal sequence as described in MIL-STD-883 Test Method 1019. Anneals were performed under bias at an ambient temperature of +100 °C for 168 hours. These tests were run as part of production acceptance testing of the part.

The HS-4423 and HS-4424 are available in several variants differing in inverting/noninverting operation, low voltage lockout specification and total ionizing dose acceptance testing. We have summarized the variants in <u>Table 1</u>. The "RH" and "EH" devices are of the same design and silicon.

| PART NUMBER<br>(Note 4)         | FUNCTION     | LVLO (V)<br>( <u>Note 1</u> ) | ACCEPTANCE<br>TESTING  |
|---------------------------------|--------------|-------------------------------|------------------------|
| HS-4423RH<br>( <u>Note 2</u> )  | Inverting    | 10                            | High dose rate only    |
| HS-4423BRH<br>( <u>Note 2</u> ) | Inverting    | 7.5                           | High dose rate only    |
| HS-4424RH<br>( <u>Note 2</u> )  | Noninverting | 10                            | High dose rate only    |
| HS-4424BRH<br>( <u>Note 2</u> ) | Noninverting | 7.5                           | High dose rate only    |
| HS-4423EH<br>( <u>Note 3</u> )  | Inverting    | 10                            | Low and high dose rate |
| HS-4423BEH<br>( <u>Note 3</u> ) | Inverting    | 7.5                           | Low and high dose rate |
| HS-4424EH<br>( <u>Note 3</u> )  | Noninverting | 10                            | Low and high dose rate |
| HS-4424BEH<br>( <u>Note 3</u> ) | Noninverting | 7.5                           | Low and high dose rate |

#### TABLE 1. HS-442x VARIANTS

NOTES:

- 1. 'LVLO' indicates the low voltage lockout parameter.
- 2. 'RH' parts are acceptance tested on a wafer-by-wafer basis through biased high dose rate irradiation to the SMD high dose rate level of 300rad(Si).
- 3. 'EH' parts are acceptance tested on a wafer-by-wafer basis through biased and grounded low dose rate irradiation to the SMD low dose rate level of 50krad(Si) and through biased high dose rate irradiation to the SMD high dose rate level of 300rad(Si).
- 4. The high dose rate is 50-300rad(Si)/s and the low dose rate is  $0.01 \mbox{rad}(Si)/s.$

The HS-4423EH and HS-4423BEH differ only in the LVLO level, and the present HS-4423EH data applies directly to the HS-4423BEH variant. TR012 Rev 0.00 February 25, 2016

## **Reference Documentation**

- MIL-STD-883 test method 1019
- <u>HS-4423</u> datasheet
- <u>HS-4424</u> datasheet
- Standard Microcircuit Drawing (SMD) <u>5962-99511</u>

# **Part Description**

The radiation hardened HS-4423RH, HS-4423EH, HS-4423BRH and HS-4423BEH are inverting, dual, monolithic high-speed MOSFET drivers designed to convert TTL level signals into high current outputs at voltages up to 18V. The inputs of these devices are TTL compatible and can be directly driven by the Intersil HS-1825ARH PWM controller or by Intersil ACS/ACTS and HCS/HCTS type logic devices. The fast rise times and high current outputs allow effective control of high gate capacitance power MOSFETs in high frequency applications.

The high current outputs minimize power losses in MOSFETs by rapidly charging and discharging the gate capacitance. The output stage incorporates a low voltage lockout circuit that puts the outputs into a three-state mode when the supply voltage drops below 10V for the HS-4423RH, HS-4423EH and 7.5V for the HS-4423BRH, HS-4423BEH.

Constructed using the Intersil dielectrically isolated Radiation Hardened Silicon Gate (RSG) BiCMOS process, these devices are immune to single event latch-up and provide highly reliable performance in harsh radiation environments. Specifications for QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). Detailed electrical specifications for these devices are contained in SMD 5962-99511.

The HS-4423EH and HS-4423BEH are available in a 16 Ld hermetic ceramic flatpack and in die form. The part offers guaranteed performance over the full -55 °C to +125 °C military temperature range.

#### **Key Pre- and Post-Radiation Specifications**

- Peak output current..... 2A minimum
- Rise and fall times (CL= 4300pF) .....75ns maximum
- Low voltage lockout (HS-4423) ..... 10V maximum
- Low voltage lockout (HS-4423B) .....7.5V maximum



## **Test Description**

### **Irradiation Facilities**

High dose rate testing was performed at approximately 55rad(Si)/s using a Gammacell 220  $^{60}Co$  irradiator located in the Palm Bay, Florida Intersil facility. Low dose rate testing was performed at 0.01rad(Si)/s using the Intersil Palm Bay N40 panoramic  $^{60}Co$  irradiator. The post-high dose rate anneal operation was performed in a small temperature chamber.

## **Test Fixturing**

Figure 1 shows the configuration used for biased irradiation. The grounded irradiations were performed in the same fixture type with all pins hardwired to ground.





## **Characterization Equipment and Procedures**

All electrical testing was performed outside the irradiator using production Automated Test Equipment (ATE) with datalogging at each downpoint. Downpoint electrical testing was performed at room temperature. Three control units were used to insure repeatability.

## **Experimental Matrix**

The experimental matrix consisted of 12 samples irradiated at low dose rate under bias, 12 samples irradiated at low dose rate with all pins grounded and 55 samples irradiated at high dose rate under bias. These tests were run as part of production acceptance testing of the part. The samples of the HS-4423EH were drawn from production lot DAXD6RHS1 and were packaged in a hermetic 16-pin solder-sealed ceramic flatpack package. Samples were processed through the standard burnin cycle before irradiation, as required by MIL-STD-883, and were screened to the ATE limits at room temperature prior to the test.

#### **Downpoints**

Downpoints for the low dose rate tests were zero, 10, 30, 50 and 100krad(Si). Downpoints for the high dose rate tests were 0 and 300krad(Si). The low dose rate irradiations were followed by a 168 hour anneal under bias at +100 °C.

## Results

## **Attributes Data**

Table 2 shows the attributes data for the test.

TABLE 2. HS-4423EH TOTAL DOSE TEST ATTRIBUTES DATA

| DOSE RATE<br>(rad(Si)/s) | BIAS     | SAMPLE<br>SIZE | DOWNPOINT   | BIN 1 | REJECTS |  |  |
|--------------------------|----------|----------------|-------------|-------|---------|--|--|
| 0.01                     | Figure 1 | 12             | 0           | 12    | 0       |  |  |
|                          |          |                | 10krad(Si)  | 12    | 0       |  |  |
|                          |          |                | 30krad(Si)  | 12    | 0       |  |  |
|                          |          |                | 50krad(Si)  | 12    | 0       |  |  |
|                          |          |                | 100krad(Si) | 0     | 12      |  |  |
|                          |          |                | Anneal      | 12    | 0       |  |  |
| 0.01                     | Grounded | 12             | 0           | 12    | 0       |  |  |
|                          |          |                | 10krad(Si)  | 12    | 0       |  |  |
|                          |          |                | 30krad(Si)  | 12    | 0       |  |  |
|                          |          |                | 50krad(Si)  | 12    | 0       |  |  |
|                          |          |                | 100krad(Si) | 0     | 12      |  |  |
|                          |          |                | Anneal      | 12    | 0       |  |  |
| 55                       | Figure 1 | 84             | 0           | 84    | 0       |  |  |
|                          |          |                | 300krad(Si) | 84    | 0       |  |  |

NOTES:

- 5. 'Bin 1' indicates a device that passes all pre-irradiation specification limits.
- 6. The 168-hour anneal was performed at +100 °C using the bias configuration shown in Figure 1

#### Variables Data

The plots in Figures 2 through <u>12</u> show data at all downpoints including the post-low dose rate anneal data. The plots show the response to total dose irradiation at low dose rate for the biased and unbiased cases and at high dose rate for the biased case. In addition the plots show the response of the low dose rate samples to a post-irradiation anneal at +100°C for 168 hours. <u>"Discussion and Conclusion" on page 9</u> will provide individual discussion of the curves.

The low dose rate data showed no failures through 50krad(Si). At the 100krad(Si) level all 12 of the biased and grounded samples failed. These were parametric failures and were for the A channel

input LOW current exceeding the  $\pm 4\mu$ A limits. No further data is available as the ATE testing stopped on first fail. The failed devices were retained in the test and were subjected to the postirradiation anneal along with the passing parts; interestingly, all samples again met the  $\pm 4\mu$ A specification limits after anneal.

The high dose rate samples showed no failures after 300krad(Si); no anneal was performed.

No differences in total dose response were noted between biased and grounded irradiation for any parameters. Additionally, no channel-to-channel differences were noted, either in the pre-irradiation data or in the total dose response of the parts.



FIGURE 2. HS-4423EH HIGH and LOW standby supply current as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is 4mA maximum.



FIGURE 3. HS-4423EH LOW input current as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limits are -4μA to 4μA. The Channel B data for the samples that failed at 100krad(Si) is removed from the population due to the 'stop on first fail' performed by the ATE, see previous discussion.



FIGURE 4. HS-4423EH HIGH input current as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limits are -4μA to 4μA.



FIGURE 5. HS-4423EH output HIGH voltage, referenced to V<sub>DD</sub>, as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is -750mV minimum.



FIGURE 6. HS-4423EH output HIGH voltage, referenced to ground, as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is 11.25V minimum.



FIGURE 7. HS-4423EH output LOW voltage, referenced to V<sub>DD</sub>, as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is -11.2V maximum.



FIGURE 8. HS-4423EH output LOW voltage, referenced to ground, as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is 800mV maximum.



FIGURE 9. HS-4423EH LOW-to-HIGH propagation delay as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is 350ns maximum.



FIGURE 10. HS-4423EH HIGH-to-LOW propagation delay as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is 350ns maximum.



FIGURE 11. HS-4423EH rise time as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is 95ns maximum.



FIGURE 12. HS-4423EH fall time as a function of total dose irradiation at low dose rate for the biased (per Figure 1) and unbiased (all pins grounded) cases and at high dose rate for the biased (Figure 1) case. The dose rate was 0.01rad(Si)/s for low dose rate irradiation and 55rad(Si)/s for high dose rate irradiation. Low dose rate irradiations were followed by a high temperature biased anneal. The sample size for the two low dose rate cells was 12 and the sample size for the high dose rate cell was 84. The post-irradiation specification limit is 95ns maximum.

# **Discussion and Conclusion**

This document reports results of low and high dose rate testing of the HS-4423EH inverting power MOSFET driver. Parts were tested at low dose rate under biased and unbiased conditions at 0.01rad(Si)/s and at high dose rate under biased conditions at 55rad(Si)/s. The low dose rate test was run to 100krad(Si) and the high dose rate was run to 300krad(Si), with the low dose rate samples subjected to a high temperature anneal under bias at +100 °C for 168 hours after irradiation. We encountered several failures, which are as follows:

At the 100krad(Si) level all 12 of the biased and grounded samples failed. These were marginal parametric failures and were for the A channel input LOW current exceeding the  $\pm 4\mu$ A limits. No further data is available (unfortunately including the input LOW current for the B channel input, which would be of interest) as the ATE testing stopped on first fail. As these were marginal failures the failed devices were retained in the test and were subjected to the post-irradiation anneal along with the passing parts; interestingly all samples easily met the  $\pm 4\mu$ A specification limits after anneal. The 100krad(Si) total dose level represents an overtest of 100% of the SMD rating of 50krad(Si) as opposed to the 50% overtest required by MIL-STD-883 Test Method 1019, and another test would be required to determine the anneal response after the SMD level.

The high dose rate samples showed no failures after 300krad(Si); no anneal was performed on these samples.

Figure 2 on page 3 shows the HIGH and LOW standby power supply current, which is the sum of both channels as both channels share common supply pins. Both parameters showed excellent stability and the post low dose rate anneal showed little effect.

Figure 3 on page 4 shows the LOW input current for each channel. Referring to previous comments we encountered a number of parametric failures after 100krad(Si) at low dose rate, with the samples recovering after anneal. The 300krad(Si) high dose rate test produced no failures.

Figure 4 on page 4 shows the HIGH input current for each channel. The parameter showed excellent stability and no anneal response.

<u>Figure 5 on page 5</u> shows the output HIGH voltage referred to  $V_{DD}$  for each channel. The parameter showed excellent stability and no anneal response.

<u>Figure 6 on page 5</u> shows the output HIGH voltage referred to ground for each channel. The parameter showed excellent stability and no anneal response.

<u>Figure 7 on page 6</u> shows the output LOW voltage referred to  $V_{DD}$  for each channel. The parameter showed excellent stability and no anneal response.

Figure 8 on page 6 shows the output LOW voltage referred to ground for each channel. The parameter showed excellent stability and no anneal response.

<u>Figures 9</u> and <u>10</u> on <u>page 7</u> show the LOW-to-HIGH and the HIGHto-LOW propagation delay, respectively, for each channel. The parameters showed excellent stability and no anneal response.

Figures 11 and 12 on page 8 show the output rise and fall time for each channel. These parameters showed excellent stability and no anneal response.

Given the parametric rejects encountered after 100krad(Si) of low dose rate irradiation, both biased and grounded, the part must be considered dose rate sensitive. The part is acceptance tested on a wafer-by-wafer basis to 300krad(Si) at a high dose rate (50 - 300rad(Si)/s) and to 50krad(Si) at a low dose rate (0.01rad(Si)/s), insuring hardness to the specified level for both dose rates. No significant differences in the low dose rate total dose response were noted between biased and grounded irradiation for any parameter.

# **Appendices**

| FIGURE    | PARAMETER                                         | LIMIT,<br>LOW | LIMIT,<br>HIGH | UNITS | NOTES         |
|-----------|---------------------------------------------------|---------------|----------------|-------|---------------|
| 2         | Standby power supply current, HIGH and LOW        | -             | 4              | mA    | Both channels |
| <u>3</u>  | LOW input current                                 | -4            | 4              | μA    | Each channel  |
| <u>4</u>  | HIGH input current                                | -4            | 4              | μA    | Each channel  |
| <u>5</u>  | Output HIGH voltage referenced to V <sub>DD</sub> | -750          | -              | mV    | Each channel  |
| <u>6</u>  | Output HIGH voltage referenced to ground          | 11.25         | -              | v     | Each channel  |
| <u>7</u>  | Output LOW voltage referenced to V <sub>DD</sub>  | -             | -11.2          | v     | Each channel  |
| <u>8</u>  | Output LOW voltage referenced to ground           | -             | 800            | mV    | Each channel  |
| <u>9</u>  | LOW-to-HIGH propagation delay                     | -             | 350            | ns    | Each channel  |
| <u>10</u> | HIGH-to-LOW propagation delay                     | -             | 350            | ns    | Each channel  |
| 11        | Output rise time                                  | -             | 95             | ns    | Each channel  |
| <u>12</u> | Output fall time                                  | -             | 95             | ns    | Each channel  |

#### TABLE 3. REPORTED PARAMETERS AND THEIR POST-IRRADIATION LIMITS

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard" Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics oroducts outside of such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Plea e contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Miliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tei: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germar Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amco Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tei: +822-558-3737, Fax: +822-558-5338