### Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics atta abooks, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU ROHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH-4A, SH4AL-DSP E200F Emulator

Additional Document for User's Manual Supplementary Information on Using the SH7343

Renesas Microcomputer Development Environment System SuperH<sup>TM</sup> Family / SH7343 Series E200F for SH7343 R0E873430EMU00E

Renesas Electronics

www.renesas.com

Rev.1.00 2005.12

#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.

## Contents

| Sect | tion 1 | Connecting the Emulator with the User System                               | 1  |
|------|--------|----------------------------------------------------------------------------|----|
| 1.1  | Comp   | onents of the Emulator                                                     | 1  |
| 1.2  | Conne  | ecting the Emulator with the User System                                   | 3  |
| 1.3  | Instal | ling the H-UDI Port Connector on the User System                           | 4  |
| 1.4  | Pin A  | ssignments of the H-UDI Port Connector                                     | 4  |
| 1.5  | Recor  | nmended Circuit between the H-UDI Port Connector and the MPU               | 6  |
|      | 1.5.1  | Recommended Circuit (36-Pin Type)                                          | 6  |
| Sect | tion 2 | Software Specifications when Using the SH7343                              | 9  |
| 2.1  | Differ | rences between the SH7343 and the Emulator                                 | 9  |
| 2.2  | Speci  | fic Functions for the Emulator when Using the SH7343                       | 14 |
|      | 2.2.1  | Notes on Using the Trace Functions                                         | 14 |
|      | 2.2.2  | Notes on Using the JTAG (H-UDI) Clock (TCK) and AUD Clock (AUDCK)          | 16 |
|      | 2.2.3  | Notes on Setting the [Breakpoint] Dialog Box                               | 16 |
|      | 2.2.4  | Notes on Setting the [Event Condition] Dialog Box and                      |    |
|      |        | the BREAKCONDITION_SET Command                                             | 17 |
|      | 2.2.5  | Note on Setting the UBC_MODE Command                                       |    |
|      | 2.2.6  | Note on Setting the PPC_MODE Command                                       | 18 |
| Sect | tion 3 | I/O Analyzer Function                                                      | 19 |
| 3.1  | Overv  | view of the MFI Trace Functions                                            | 20 |
| 3.2  | Using  | the MFI Trace Functions                                                    | 22 |
| 3.3  | Conne  | ecting the Emulator with the User System                                   | 27 |
| 3.4  | Instal | ling the MFI Trace Connector                                               | 27 |
|      | 3.4.1  | MFI Trace Connector Installed on the User System                           | 27 |
|      | 3.4.2  | Pin Assignments of the MFI Trace Connector                                 | 27 |
|      | 3.4.3  | Layout of the MFI Trace Connector                                          | 30 |
|      | 3.4.4  | Recommended Circuit between the MFI Trace Connector and the MPU            | 32 |
| 3.5  | Restri | ctions on the MFI Trace and MFI Extended Monitor for I/O Analyzer Function | 34 |
| Sect | tion 4 | Preparing to Connect the Trace Unit                                        | 35 |
| 4.1  |        | ecting the E200F Trace Unit with the User System                           |    |
| 4.2  |        | ling the Trace Unit Connector                                              |    |
|      | 4.2.1  | Trace Unit Connector Installed on the User System                          | 35 |
|      | 4.2.2  | Pin Assignments of the User System Connector                               | 36 |
|      | 4.2.3  |                                                                            |    |

## RENESAS

| 4.2.4 | Restrictions on Component Installation         |  |
|-------|------------------------------------------------|--|
| 4.2.5 | Pin Assignments of the Trace Unit Connector    |  |
| 4.2.6 | Layout of the Trace Unit Connector             |  |
| 4.2.7 | Restrictions on Using the Trace Unit           |  |
| 4.2.8 | Description of Emulation Memory Control Signal |  |
|       |                                                |  |

# Section 1 Connecting the Emulator with the User System

## **1.1** Components of the Emulator

The E200F emulator supports the SH7343. Table 1.1 lists the components of the emulator.

| Table 1.1 | Components | of | the | Emulator |
|-----------|------------|----|-----|----------|
|-----------|------------|----|-----|----------|

| Classi-<br>fication | Component                                         | Appearance | Quan-<br>tity | Remarks                                                                                                         |
|---------------------|---------------------------------------------------|------------|---------------|-----------------------------------------------------------------------------------------------------------------|
| Hard-<br>ware       | Emulator main unit                                |            | 1             | R0E0200F0EMU00:<br>Depth: 185.0 mm, Width: 130.0 mm,<br>Height: 45.0 mm, Mass: 321.0 g                          |
|                     | AC adapter<br>(serial numbers: 0081 or<br>before) |            | 1             | Input: 100 to 240 V<br>Output: 12 V 4.0 A<br>Depth: 120.0 mm, Width: 72.0 mm,<br>Height: 27.0 mm, Mass: 400.0 g |
|                     | AC adapter<br>(serial numbers: 0082 or<br>after)  |            | 1             | Input: 100 to 240 V<br>Output: 12 V 3.0 A<br>Depth: 99.0 mm, Width: 62.0 mm,<br>Height: 26.0 mm, Mass: 270.0 g  |
|                     | AC cable                                          | 9          | 1             | Length: 200 mm                                                                                                  |
|                     | USB cable                                         |            | 1             | Length: 1500 mm, Mass: 50.6 g                                                                                   |

RENESAS

| Classi-<br>fication     | Component                                             | Appearance | Quan-<br>tity | Remarks                                                                                   |
|-------------------------|-------------------------------------------------------|------------|---------------|-------------------------------------------------------------------------------------------|
| Hard-<br>ware<br>(cont) | External probe<br>(serial numbers: 0081 or<br>before) |            | 1             | Length: 500 mm,<br>Pins 1 to 4: probe input pins,<br>T: trigger output pin,<br>G: GND pin |
|                         | External probe<br>(serial numbers: 0082 or<br>after)  | Q          | 1             | Length: 500 mm,<br>Pins 1 to 4: probe input pins,<br>T: trigger output pin,<br>G: GND pin |
| Soft-<br>ware           | E200F emulator setup program,                         |            | 1<br>)        | R0E0200F0EMU00S,                                                                          |
|                         | SH-4A, SH4AL-DSP                                      |            |               | R0E0200F0EMU00J,                                                                          |
|                         | E200F Emulator User's<br>Manual,                      |            |               | R0E0200F0EMU00E,                                                                          |
|                         | Supplementary                                         |            |               | R0E873430EMU00J,                                                                          |
|                         | Information on Using the SH7343*                      |            |               | R0E873430EMU00E                                                                           |
| Note:                   |                                                       |            |               | (provided on a CD-R)                                                                      |

#### Table 1.1 Components of the Emulator (cont)

Note: Additional document for the MPUs supported by the emulator is included. Check the target MPU and refer to its additional document.

## **1.2** Connecting the Emulator with the User System

To connect the E200F emulator (hereinafter referred to as the emulator), the H-UDI port connector must be installed on the user system to connect the user system interface cable. When designing the user system, refer to the recommended circuit between the H-UDI port connector and the MPU.

It is impossible to connect the emulator to the 14-pin type connector that is recommended for the E10A-USB emulator. The 36-pin type connector is the same as that of the E10A-USB emulator. When designing the user system, read the E200F emulator user's manual and hardware manual for the related device.

The H-UDI port connector has the 36-pin and 14-pin types as described below. Use them according to the purpose of the usage.

1. 36-pin type (with AUD function)

The AUD trace function is supported. A large amount of trace information can be acquired in realtime. The window trace function is also supported for acquiring memory access in the specified range (memory access address or memory access data) by tracing.

 14-pin type (without AUD function) The AUD trace function cannot be used because only the H-UDI function is supported. This connector type is not available for the E200F emulator; the E10A-USB emulator is available.



## 1.3 Installing the H-UDI Port Connector on the User System

Table 1.2 shows the recommended H-UDI port connectors for the emulator.

 Table 1.2
 Recommended H-UDI Port Connectors

| Connector        | Type Number                 | Manufacturer              | Specifications |
|------------------|-----------------------------|---------------------------|----------------|
| 36-pin connector | DX10M-36S                   | Hirose Electric Co., Ltd. | Screw type     |
|                  | DX10M-36SE,<br>DX10G1M-36SE |                           | Lock-pin type  |

Note: When designing the 36-pin connector layout on the user board, do not place any other signals under the H-UDI connector to reduce cross-talk noises, etc.

## 1.4 Pin Assignments of the H-UDI Port Connector

Figure 1.1 shows the pin assignments of the 36-pin H-UDI port connector.

Note: Note that the pin number assignments of the H-UDI port connector shown on the following page differs from those of the connector manufacturer.

| Pin<br>No. | Signal     | Input/<br>Output <sup>*1</sup> | SH7343<br>Pin No. | Note | Pin<br>No. | Signal                                        | Input/<br>Output <sup>*1</sup> | SH7343<br>Pin No.  | Note             |
|------------|------------|--------------------------------|-------------------|------|------------|-----------------------------------------------|--------------------------------|--------------------|------------------|
| 1          | AUDCK      | Output                         | Y13               |      | 19         | TMS                                           | Input                          | W15                |                  |
| 2          | GND        |                                |                   |      | 20         | GND                                           |                                |                    |                  |
| 3          | AUDATA0    | Output                         | AA14              |      | 21         | /TRST *2                                      | Input                          | W14                |                  |
| 4          | GND        |                                |                   |      | 22         | (GND) <sup>*4</sup>                           |                                |                    |                  |
| 5          | AUDATA1    | Output                         | V14               |      | 23         | TDI                                           | Input                          | V15                |                  |
| 6          | GND        | —                              |                   |      | 24         | GND                                           |                                |                    |                  |
| 7          | AUDATA2    | Output                         | AB14              |      | 25         | TDO                                           | Output                         | Y14                |                  |
| 8          | GND        |                                |                   |      | 26         | GND                                           | —                              |                    |                  |
| 9          | AUDATA3    | Output                         | W13               |      | 27         | /ASEBRK / *2<br>BRKACK                        | Input/<br>output               | AA13               |                  |
| 10         | GND        |                                |                   |      | 28         | GND                                           |                                |                    |                  |
| 11         | /AUDSYNC*2 | Output                         | V13               |      | 29         | UVCC                                          | Output                         | V16                |                  |
| 12         | GND        |                                |                   |      | 30         | GND                                           |                                |                    |                  |
| 13         | N.C.       |                                |                   |      | 31         | /RESETP <sup>*2</sup><br>/RESETA<br>/RESETMFI | Output<br>Output<br>Output     | V16<br>AB17<br>E11 | User reset<br>*5 |
| 14         | GND        |                                |                   |      | 32         | GND                                           | —                              |                    |                  |
| 15         | N.C.       | —                              |                   |      | 33         | GND *3                                        | Output                         |                    |                  |
| 16         | GND        | —                              |                   |      | 34         | GND                                           |                                |                    |                  |
| 17         | ТСК        | Input                          | AB15              |      | 35         | N.C.                                          |                                |                    |                  |
| 18         | GND        |                                |                   |      | 36         | GND                                           |                                |                    |                  |

Notes: 1. Input to or output from the user system.

- 2. The symbol (/) means that the signal is active-low.
- 3. The emulator monitors the GND signal of the user system and detects whether or not the user system is connected.
- 4. When the user system interface cable is connected to this pin and the MPMD pin is set to 0, do not connect to GND but to the MPMD pin directly.
- 5. Connect /RESETP, /RESETA, and /RESETMFI to the user system if required, as shown in figure 1.2.



Figure 1.1 Pin Assignments of the H-UDI Port Connector (36 Pins)

# 1.5 Recommended Circuit between the H-UDI Port Connector and the MPU

#### **1.5.1** Recommended Circuit (36-Pin Type)

Figure 1.2 shows a recommended circuit for connection between the H-UDI and AUD port connectors (36 pins) and the MPU when the emulator is in use.

Notes: 1. Do not connect anything to the N.C. pins of the H-UDI port connector.

2. The MPMD pin must be 0 when the emulator is connected and 1 when the emulator is not connected, respectively.

(1) When the emulator is used: MPMD = 0

(2) When the emulator is not used: MPMD = 1

Figure 1.2 shows an examples of circuits that allow the MPMD pin to be GND (0) whenever the emulator is connected by using the user system interface cable.

- 3. When a network resistance is used for pull-up, it may be affected by a noise. Separate TCK from other resistances.
- 4. The /TRST pin must be at the low level for a certain period when the power is supplied whether the H-UDI is used or not. Reduce the power supplied to the /TRST pin by pulling the pin down by a resistance of 1 kilo-ohm and setting PUL10 = 0 in the PULCR register after a reset.
- 5. The pattern between the H-UDI port connector and the MPU must be as short as possible. Do not connect the signal lines to other components on the board.
- 6. Since the H-UDI and the AUD of the MPU operate with the VccQ, supply only the VccQ to the UVCC pin.
- 7. The resistance values shown in figure 1.2 are reference.
- 8. For the pin processing in cases where the emulator is not used, refer to the hardware manual of the related MPU.
- 9. For the AUDCK pin, guard the pattern between the H-UDI port connector and the MPU at GND level.



Figure 1.2 Recommended Circuit for Connection between the H-UDI Port Connector and MPU when the Emulator is in Use (36-Pin Type)

- Notes: 1. Do not use /RESETP in the emulator after the user system has been activated. When reset signals are used for debugging, use /RESETA or /RESETMFI.
  - 2. Fix /RESETA and /RESETMFI as high levels when they are not used.
  - 3. When VccQ\_MFI is used at 1.8 V, the level-shift circuit in figure 1.2 is required to adjust the signal levels.



## RENESAS

## Section 2 Software Specifications when Using the SH7343

### 2.1 Differences between the SH7343 and the Emulator

1. When the emulator system is initiated, it initializes the general registers and part of the control registers as shown in table 2.1. The initial values of the actual SH7343 registers are undefined. When the emulator is initiated from the workspace, a value to be entered is saved in a session.

| Register           | Emulator at Link Up |
|--------------------|---------------------|
| R0 to R14          | H'0000000           |
| R15 (SP)           | H'A0000000          |
| R0_BANK to R7_BANK | H'0000000           |
| PC                 | H'A0000000          |
| SR                 | H'700000F0          |
| GBR                | H'0000000           |
| VBR                | H'0000000           |
| MACH               | H'0000000           |
| MACL               | H'0000000           |
| PR                 | H'0000000           |
| SPC                | H'0000000           |
| SSR                | H'00000F0           |
| RS                 | H'0000000           |
| RE                 | H'0000000           |
| MOD                | H'0000000           |
| A0G, A1G           | H'0000000           |
| A0, A1             | H'0000000           |
| X0, X1             | H'0000000           |
| Y0, Y1             | H'0000000           |
| M0, M1             | H'0000000           |
| DSR                | H'0000000           |

| Table 2.1 | <b>Register Init</b> | ial Values at | Emulator | Link Up |
|-----------|----------------------|---------------|----------|---------|
|-----------|----------------------|---------------|----------|---------|

2. The emulator uses the H-UDI; do not access the H-UDI.

3. Low-Power States (Sleep, Software Standby, Module Standby, U Standby, and R Standby) For low-power consumption, the SH7343 has sleep, software standby, module standby, U standby, and R standby states.

The sleep, software standby, and module standby states are switched using the SLEEP instruction. When the emulator is used, the sleep state can be cleared with either the normal clearing function or with the [STOP] button, and a break will occur.

Note: The memory must not be accessed or modified in sleep state.

4. Reset Signals

The SH7343 reset signals are only valid during emulation started with clicking the GO or STEP-type button. If these signals are enabled on the user system in command input wait state, they are not sent to the SH7343.

- Note: Do not break the user program when the /RESETA or /RESETMFI signal is being low and the wait control signal is being active. A TIMEOUT error will occur. If the wait control signal becomes active during break, a TIMEOUT error will occur at memory access.
- 5. Direct Memory Access Controller (DMAC)

The DMAC operates even when the emulator is used. When a data transfer request is generated, the DMAC executes DMA transfer.

6. Memory Access during User Program Execution

When a memory is accessed from the memory window, etc. during user program execution, the user program is resumed after it has stopped in the emulator to access the memory. Therefore, realtime emulation cannot be performed.

The stopping time of the user program is as follows:

Environment:

Host computer: 800 MHz (Pentium<sup>®</sup> III) JTAG clock: 30 MHz (TCK clock)

When a one-byte memory is read from the command-line window, the stopping time will be about 45 ms.

7. Memory Access during User Program Break

The emulator can download the program for the flash memory area (for details, refer to section 6.22, Download Function to the Flash Memory Area, in the SH-4A, SH4AL-DSP E200F Emulator User's Manual). Other memory write operations are enabled for the RAM area. Therefore, an operation such as memory write or BREAKPOINT should be set only for the RAM area.

8. Cache Operation during User Program Break

When cache is enabled, the emulator accesses the memory by the following methods:

- At memory write: Writes through the cache, then issues a single write to outside. The LRU is not updated.
- At memory read: Reads memory from the cache. The LRU is not updated.

Therefore, when memory read or write is performed during user program break, the cache state does not change.

- At breakpoint set: Disables the instruction cache.
- 9. Port G

The AUD pin is multiplexed as shown in table 2.2.

#### Table 2.2 Multiplexed Functions

| Port | Function 1                | Function 2     |
|------|---------------------------|----------------|
| G    | PTG4 input/output (port)* | /AUDSYNC (AUD) |
| G    | PTG3 input/output (port)* | AUDATA3 (AUD)  |
| G    | PTG2 input/output (port)* | AUDATA2 (AUD)  |
| G    | PTG1 input/output (port)* | AUDATA1 (AUD)  |
| G    | PTG0 input/output (port)* | AUDATA0 (AUD)  |

Note: Function 1 can be used when the AUD pins of the device are not connected to the emulator. When the AUD trace function is enabled, the emulator changes settings so that function 2 is forcibly used.

#### 10. UBC

When [User] is specified in the [UBC mode] list box in the [Configuration] dialog box, the UBC can be used in the user program.

Do not use the UBC in the user program as it is used by the emulator when [EML] is specified in the [UBC mode] list box in the [Configuration] dialog box.

#### 11. MFI

When the MFI boot mode is used, be sure to activate the emulator by setting the MFIINT signal as a trigger for the MFI transfer from the base-band side.

In the active-through mode, the emulator does not operate during break.



#### 12. Memory Access during Break

In the enabled MMU, when a memory is accessed and a TLB error occurs during break, it can be selected whether the TLB exception is controlled or the program jumps to the user exception handler in [TLB Mode] in the [Configuration] dialog box. When [TLB miss exception is enable] is selected, a "Communication Timeout error" will occur if the TLB exception handler does not operate correctly. When [TLB miss exception is disable] is selected, the program does not jump to the TLB exception handler even if a TLB exception occurs. Therefore, if the TLB exception handler does not operate correctly, a "Communication Timeout error" will not occur but the memory contents may not be correctly displayed.

13. Loading Sessions

Information in [JTAG clock] of the [Configuration] dialog box cannot be recovered by loading sessions. Thus the TCK value will be 1.25 MHz.

- 14. [IO] window
  - Display and modification

Do not change values of the User Break Controller because it is used by the emulator. For each RWDT register, there are two registers to be separately used for write and read operations.

| Register Name | Usage | Register                     |  |
|---------------|-------|------------------------------|--|
| RWTCSR(W)     | Write | RWDT control/status register |  |
| RWTCNT(W)     | Write | RWDT counter                 |  |
| RWTCSR(R)     | Read  | RWDT control/status register |  |
| RWTCNT(R)     | Read  | RWDT counter                 |  |

#### Table 2.3 RWDT Register

The RWDT operates only when the user program is executed. Do not change the value of the frequency change register in the [IO] window or [Memory] window.

The internal I/O registers can be accessed from the [IO] window. However, note the following when accessing the SDMR register of the bus-state controller. Before accessing the SDMR register, specify addresses to be accessed in the I/O-register definition file (SH7343.IO) and then activate the High-performance Embedded Workshop. After the I/O-register definition file is created, the MPU's specifications may be changed. If each I/O register in the I/O-register definition file differs from addresses described in the hardware manual, change the I/O-register definition file can be customized depending on its format. Note that, however, the E200F emulator does not support the bit-field function.



• Verify

In the [IO] window, the verify function of the input value is disabled.

15. Illegal Instructions

If illegal instructions are executed by STEP-type commands, the emulator cannot go to the next program counter.

16. [Reset CPU] and [Reset Go] in the [Debug] Menu

When a reset is issued from [Reset CPU] or [Reset Go] in the [Debug] menu, the clock pulse generator or system controller is not initialized.



## 2.2 Specific Functions for the Emulator when Using the SH7343

In the SH7343, a reset must be input when the emulator is activated.

#### 2.2.1 Notes on Using the Trace Functions

The emulator supports the trace functions listed in table 2.4.

#### Table 2.4 Trace Functions

| Function                  | Internal Trace             | AUD Trace | Memory Output<br>Trace |
|---------------------------|----------------------------|-----------|------------------------|
| Branch trace              | Supported (eight branches) | Supported | Supported              |
| Range memory access trace | Supported (eight events)   | Supported | Supported              |
| Software trace            | Supported (eight events)   | Supported | Supported              |

**Internal Trace Function:** This function is activated by selecting the [Internal trace] radio button in the [Trace type] group box of the [Trace mode] page. Set the trace condition to be used.

- Notes: 1. If an interrupt is generated at the program execution start or end, including a step operation, the emulator address may be acquired. In such a case, the following message will be displayed. Ignore this address because it is not a user program address. \*\*\* EML \*\*\*
  - 2. If a completion-type exception occurs during exception branch acquisition, the next address to the address in which an exception occurs is acquired.
  - 3. Trace information cannot be acquired for the following branch instructions:
    - The BF and BT instructions whose displacement value is 0
    - Branch to H'A0000000 by reset

**AUD Trace Function:** This function is operational when the AUD pin of the device is connected to the emulator. It is activated by selecting the [AUD trace] radio button in the [Trace type] group box of the [Trace mode] page.

- Notes: 1. When the trace display is performed during user program execution, the mnemonics, operands, or source is not displayed.
  - 2. The AUD branch trace function outputs the differences between newly output branch source addresses and previously output branch source addresses. The window trace function outputs the differences between newly output addresses and previously output addresses. If the previously output address is the same as the upper 16 bits, the lower



16 bits are output. If it matches the upper 24 bits, the lower 8 bits are output. If it matches the upper 28 bits, the lower 4 bits are output.

The emulator regenerates the 32-bit address from these differences and displays it in the [Trace] window. If the emulator cannot display the 32-bit address, it displays the difference from the previously displayed 32-bit address.

- 3. If the 32-bit address cannot be displayed, the source line is not displayed.
- 4. In the emulator, when multiple loops are performed to reduce the number of AUD trace displays, only the IP counts up.
- 5. In the emulator, the maximum number of trace displays is 524288 lines. However, the maximum number of trace displays differs according to the AUD trace information to be output. Therefore, the above pointers cannot be always acquired.
- 6. The AUD trace acquisition is not available when [User] is selected in the [UBC mode] list box of the [Configuration] dialog box. In this case, close the [Trace] window.
- 7. Do not use the AUD full-trace mode for the VIO function.
- 8. If a completion-type exception occurs during exception branch acquisition, the next address to the address in which an exception occurs is acquired.

**Memory Output Trace Functions:** This function is activated by selecting the [Use Memory trace] radio button in the [Trace type] group box of the [Trace mode] page.

In this function, write the trace data in the specified user memory range.

Specify the start address to output a trace for the [Start] edit box in the [User memory area] group box, and the end address for the [End Address] edit box.

- Notes: 1. The memory range for which trace is output is the address on the system bus and not supported for the MMU or cache.
  - 2. In the memory range for output, do not specify the ranges that the user program has been downloaded or the user program accesses.
  - 3. The range for trace output must be 1 MB or less.

#### 2.2.2 Notes on Using the JTAG (H-UDI) Clock (TCK) and AUD Clock (AUDCK)

- 1. Set the JTAG clock (TCK) frequency to lower than the frequency of the SH7343 peripheral module clock (CKP).
- 2. Set the AUD clock (AUDCK) frequency to 108 MHz or lower. If the frequency is higher than 108 MHz, the emulator will not operate normally.
- 3. The set value of the JTAG clock (TCK) is initialized by executing [Reset CPU] or [Reset Go].

#### 2.2.3 Notes on Setting the [Breakpoint] Dialog Box

- 1. When an odd address is set, the next lowest even address is used.
- 2. A BREAKPOINT is accomplished by replacing instructions of the specified address. Accordingly, it can be set only to the internal RAM area. However, a BREAKPOINT cannot be set to the following addresses:
  - ROM areas in CS0 to CS6
  - Areas other than CS0 to CS6
  - Areas other than the internal RAM
  - A slot instruction of a delayed branch instruction
  - An area that can be only read by MMU
- 3. During step operation, BREAKPOINTs are disabled.
- 4. When execution resumes from the address where a BREAKPOINT is specified, single-step operation is performed at the address and execution is continued from the next PC value. Therefore, realtime operation cannot be performed.
- 5. When a BREAKPOINT is set to the slot instruction of a delayed branch instruction, the PC value becomes an illegal value. Accordingly, do not set a BREAKPOINT to the slot instruction of a delayed branch instruction.
- 6. Note on DSP repeat loop:

A BREAKPOINT is equal to a branch instruction. In some DSP repeat loops, branch instructions cannot be set. For these cases, do not set BREAKPOINTs. Refer to the hardware manual for details.

7. When the [Normal] option is selected in the [Memory area] group box in the [General] page of the [Configuration] dialog box, a BREAKPOINT is set to a physical address or a virtual address according to the SH7343 MMU status during command input when the VPMAP\_SET command setting is disabled. The ASID value of the SH7343 PTEH register during command input is used. When VPMAP\_SET command setting is enabled, a BREAKPOINT is set to a physical address into which address translation is made according to the VP\_MAP table. However, for addresses out of the range of the VP\_MAP table, the address to which a BREAKPOINT is set depends on the SH7343 MMU status during command input. Even

when the VP\_MAP table is modified after BREAKPOINT setting, the address translated when the BREAKPOINT is set valid.

- 8. When the [Physical] option is selected in the [Memory area] group box in the [General] page of the [Configuration] dialog box, a BREAKPOINT is set to a physical address. A BREAKPOINT is set after disabling the SH7343 MMU upon program execution. After setting, the MMU is returned to the original state. When a break occurs at the corresponding virtual address, the cause of termination displayed in the status bar and the [Output] window is ILLEGAL INSTRUCTION, not BREAKPOINT.
- 9. When the [Virtual] option is selected in the [Memory area] group box in the [General] page of the [Configuration] dialog box, a BREAKPOINT is set to a virtual address. A BREAKPOINT is set after enabling the SH7343 MMU upon program execution. After setting, the MMU is returned to the original state. When an ASID value is specified, the BREAKPOINT is set to the virtual address corresponding to the ASID value. The emulator sets the BREAKPOINT after rewriting the ASID value to the specified value, and returns the ASID value to its original value after setting. When no ASID value is specified, the BREAKPOINT is set to a virtual address corresponding to the ASID value at command input.
- 10. An address (physical address) to which a BREAKPOINT is set is determined when the BREAKPOINT is set. Accordingly, even if the VP\_MAP table is modified after BREAKPOINT setting, the BREAKPOINT address remains unchanged. When a BREAKPOINT is satisfied with the modified address in the VP\_MAP table, the cause of termination displayed in the status bar and the [Output] window is ILLEGAL INSTRUCTION, not BREAKPOINT.
- 11. If an address of a BREAKPOINT cannot be correctly set in the ROM or flash memory area, a mark will be displayed in the [BP] area of the address on the [Source] or [Disassembly] window by refreshing the [Memory] window, etc. after Go execution. However, no break will occur at this address. When the program halts with the event condition, the mark disappears.

#### 2.2.4 Notes on Setting the [Event Condition] Dialog Box and the BREAKCONDITION\_ SET Command

- 1. When [Go to cursor], [Step In], [Step Over], or [Step Out] is selected, the settings of Event Condition 3 are disabled.
- 2. When an Event Condition is satisfied, emulation may stop after two or more instructions have been executed.
- 3. If a PC break address condition is set to the slot instruction after a delayed branch instruction, user program execution cannot be terminated before the slot instruction execution; execution stops before the branch destination instruction.



#### 2.2.5 Note on Setting the UBC\_MODE Command

In the [Configuration] dialog box, if [User] is set while the [UBC mode] list box has been set, Ch10 (IA\_OA\_R) and Ch11 (OA\_OA\_CT\_R) of Event Condition cannot be used.

#### 2.2.6 Note on Setting the PPC\_MODE Command

In the [Configuration] dialog box, if [User] is set while the [PPC mode] list box has been set, Ch1 and Ch2 of the performance analysis function and options 1 and 2 of the profile function cannot be used.

# Section 3 I/O Analyzer Function

The emulator supports the function that is used to trace or analyze the state of the specific I/O. For SH7343, the emulation function specific to Multi Function Interface (MFI) is supported.

## 3.1 Overview of the MFI Trace Functions

(1) Displaying the states of pins and settings of MFI

The latest state is always displayed during a break or running. The following pins and states are displayed.

| No. | Pin and State                     | Display Contents                                                                                                                           |
|-----|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | MFI Mode                          | Displays mode that the MPU has been started up.                                                                                            |
|     |                                   | General: Normal boot mode.                                                                                                                 |
|     |                                   | During MFI boot: Downloading to MFRAM is not completed.                                                                                    |
|     |                                   | Branch to MFRAM: Preparation of boot from MFRAM is<br>completed.                                                                           |
|     |                                   | Extend through: Extended through mode and normal boot mode.                                                                                |
| 2   | MFI Bit Mode                      | Displays the current MFI bus width.                                                                                                        |
| 3   | MFI MFRAM Endian                  | Displays the endian when accessing the MFRAM from the on-<br>chip CPU.                                                                     |
| 4   | MFI Bus Order                     | Displays the byte order in MFIDATA31 to MFIDATA0 data; the byte order corresponds to the MFIADR1 and MFIADR0 bits.                         |
| 5   | MFI INTERRUPT                     | Displays that an interrupt by the MFIINT pin has occurred.                                                                                 |
| 6   | MFI Register (MFIGSR)             | Displays the value of the MFIGSR register that has been read from or written to via MFI.                                                   |
| 7   | MFI Register Access<br>(MFIxxxx)  | Displays whether or not the MFIxxxx register has been accessed via MFI.                                                                    |
|     |                                   | The following register names are displayed:<br>MFIDEVCR, MFISM4, MFIBCR, MFIDATA, MFIADR, MFIEICR,<br>MFIIICR, MFIMCR, MFISCR, and MFIGSR  |
| 8   | Signal xxxxxxx (MFI<br>Connector) | Displays the state of the xxxxxx pin that is connected to the MFI connector.                                                               |
|     |                                   | The following pin names are displayed:<br>STATUS0, PDSTATUS, and RESETP                                                                    |
| 9   | Signal xxxxxxx                    | Displays the state of the xxxxxx pin for MFI that is connected to the MFI connector.                                                       |
|     |                                   | The following pin names are displayed:<br>THEXT, MFIMD, MFIE//WR, MFIRW//RD, /THCS, /MFICS,<br>/MFIINT, THMDCH, THA3, MFIRS/THA2, and THA1 |

#### (2) Tracing the data transfer via MFI

The following pins and states are acquired by a trace.

| No. | Header of the [Trace]<br>No. Pin and State Window |                                                 | Description                                                                       |
|-----|---------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|
| 1   | Transfer data                                     | Data                                            | Displays the value of transfer data.                                              |
| 2   | Read or write                                     | R/W                                             | Displays the type of read of write.                                               |
| 3   | Access                                            | Instruction                                     | Displays the access type.                                                         |
|     |                                                   |                                                 | Index register access:<br>Access to the MFIIDX register.                          |
|     |                                                   |                                                 | MFI register access:<br>Access to the internal register of MFI.                   |
|     |                                                   |                                                 | Through register access:<br>Access to the through register.                       |
|     |                                                   |                                                 | SH bus register access:<br>Access to the MPU directly connected to<br>the SH bus. |
| 4   | Pin states                                        | MFICS-THCS-THA3-<br>THA2-THA1-THMDCH-<br>MFIINT | Displays the states of MFICS, THCS,<br>THA3, THA2, THA1, THMDCH, and<br>MFIINT.   |
| 5   | Time stamp                                        | Timestamp                                       | Displays the time stamp.                                                          |
|     |                                                   | Timestamp-Difference                            | Displays the difference between the previous trace data.                          |

#### Table 3.2 Contents Traced via MFI

Note: If [NOP] or [Invalid access] is displayed on the [Instruction] column, connection failure may occur.

## **3.2** Using the MFI Trace Functions

(1) Using the function to display the states of pins and settings of MFI

The states are displayed in the [Extended Monitor] window that is opened by selecting [Extended Monitor] from [CPU] of the [View] menu.

| Item                            | Value          |
|---------------------------------|----------------|
| MFI Mode                        | Extend Through |
| MFI Bit Mode                    | 16 Bit Mode    |
| MFI MFIRAM Endian               | Big            |
| MFI Bus Order                   | MSB Fast       |
| MFI Interrupt                   | No             |
| MFI Register (MFIGSR)           | 0x00           |
| MFI Register Access (MFIDEVCR)  | No             |
| MFI Register Access (MFISW4)    | No             |
| MFI Register Access (MFIBCR)    | No             |
| MFI Register Access (MFIDATA)   | No             |
| MFI Register Access (MFIADR)    | No             |
| MFI Register Access (MFIEICR)   | No             |
| MFI Register Access (MFIICR)    | No             |
| MFI Regster Access (MFIMCR)     | No             |
| MFI Register Access (MFISCR)    | No             |
| MFI Register Access (MFIGSR)    | No             |
| Signal STATUSO (MFI Connector)  | Low            |
| Signal PDSTATUS (MFI Connector) | Low            |
| Signal RESETP (MFI Connector)   | High           |
| Signal THEXT                    | High           |
| Signal MFIMD                    | Low            |
| Signal MFIE, /WR                | High           |
| Signal MFIRW, /RD               | High           |
| Signal /THCS                    | High           |
| Signal /MFICS                   | High           |
| Signal /MFIINT                  | High           |
| Signal THMSK                    | High           |
| Signal THMDCH                   | Low            |
| Signal THA3                     | High           |
| Signal MFIRS, THA2              | High           |
| Signal THAL                     | High           |

#### Figure 3.1 [Extended Monitor] Window

When [Properties...] is selected from the popup menu that is opened by right-clicking on the [Extended Monitor] window, the [Extended Monitor Configuration] dialog box is displayed. In this dialog box, items to be displayed can be selected.

(2) Using the function to trace the data transfer via MFI

The [Trace Window Type] dialog box is displayed by selecting [Trace] from [Code] of the [View] menu. Select [BUS/MFI Trace] to open the [BUS/MFI Trace] window.

| PTR     | IP        | R/W   | Data | Instruction           | MFICS-THCS | Timestamp                      | Timestamp-D. |
|---------|-----------|-------|------|-----------------------|------------|--------------------------------|--------------|
| -000079 | -D'000079 | WRITE | 0006 | Index register access | 0101011    | 0000h000min000s606ms091us960ns | 0000h000min0 |
| -000078 | -D'000078 | WRITE | 0040 | MFI register access   | 0100011    | 0000h000min000s606ms092us660ns | 0000h000min0 |
| -000077 | -D'000077 | WRITE | 0006 | Index register access | 0101011    | 0000h000min000s606ms096us080ns | 0000h000min0 |
| -000076 | -D'000076 | READ  | 0060 | MFI register access   | 0100011    | 0000h000min000s606ms096us880ns | 0000h000min0 |
| -000075 | -D'000075 | WRITE | 0006 | Index register access | 0101011    | 0000h000min000s606ms101us200ns | 0000h000min0 |
| -000074 | -D'000074 | READ  | 0060 | MFI register access   | 0100011    | 0000h000min000s606ms102us000ns | 0000h000min0 |
| -000073 | -D'000073 | WRITE | 0016 | Index register access | 0101011    | 0000h000min000s606ms106us560ns | 0000h000min0 |
| -000072 | -D'000072 | WRITE | 0000 | MFI register access   | 0100011    | 0000h000min000s606ms107us260ns | 0000h000min0 |
| -000071 | -D'000071 | WRITE | 0016 | Index register access | 0101011    | 0000h000min000s606ms111us340ns | 0000h000min0 |
| -000070 | -D'000070 | READ  | 0000 | MFI register access   | 0100011    | 0000h000min000s606ms112us140ns | 0000h000min0 |
| -000069 | -D'000069 | WRITE | 0018 | Index register access | 0101011    | 0000h000min000s606ms116us560ns | 0000h000min0 |
| -000068 | -D'000068 | WRITE | 0009 | MFI register access   | 0100011    | 0000h000min000s606ms117us440ns | 0000h000min0 |
| -000067 | -D'000067 | WRITE | 001A | Index register access | 0101011    | 0000h000min000s606ms136us780ns | 0000h000min0 |
| <       |           |       |      |                       |            |                                | >            |

Figure 3.2 [BUS/MFI Trace] Window

The MFI trace cannot be used with the bus trace. It is required that [MFI trace] has been selected in the [BUS/MFI acquisition] dialog box.

The following describes how to change and check the trace settings.

Select [Set] from the popup menu that is displayed by right-clicking the [Trace] window. The [BUS/MFI acquisition] dialog box is displayed.



| BUS trace     BUS trace     BUS buffer over flow     Trace gontinue     Trace gont     Trace gont     CS2 SDRAM trace     CS2 SDRAM trace     Time stamp clock     20ns                                                                                                            | ┌─ Trace type        |           |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|--|
| Image: Continue       Image: Trace stop       Image: Bustimeter         BUS trace mode       Image: CS2 SDRAM trace         Image: Enable free trace       Image: CS2 SDRAM trace         Image: CS2 SDRAM trace       Time stamp clock         Image: Time stamp clock       20ns |                      | MFI trace |  |
| Enable free trace CS2 SDRAM trace     CS2 SDRAM trace     Time stamp clock 20ns                                                                                                                                                                                                    |                      |           |  |
| MFI buffer over flow                                                                                                                                                                                                                                                               | Enable free tra      | ace       |  |
| • Trace continue C Trace stop                                                                                                                                                                                                                                                      | MFI buffer over flow |           |  |
|                                                                                                                                                                                                                                                                                    | Trace display range  |           |  |
|                                                                                                                                                                                                                                                                                    |                      | '255      |  |

Figure 3.3 [BUS/MFI acquisition] Dialog Box

(a) To view the MFI setting information when the MFI or MPU is booted:

Accessing via MFI will have been completed when the emulator has been activated. The emulator polls the MFIINT pin that shows the completion of reset within the MPU, and acquires the MFI access by a trace without any conditions when the state of the MFIINT pin becomes high.

After the emulator is activated, select [MFI trace] on the [BUS/MFI acquisition] dialog box and display the [BUS/MFI Trace] window. It is possible to select [Halt] from the popup menu of the [BUS/MFI Trace] window. When [Halt] is selected, the acquired trace information is displayed on the [BUS/MFI Trace] window.

(b) To view the MFI access during a break:

Select [MFI trace] on the [BUS/MFI acquisition] dialog box and display the [BUS/MFI Trace] window. It is possible to select [Halt] or [Restart] from the popup menu of the [BUS/MFI Trace] window. When [Halt] is available, trace information has been acquired. When [Halt] is selected here, the acquired trace information is displayed.

When [Restart] is available, trace acquisition has not been started. When [Restart] is selected here, acquiring the trace information is started.

(c) To view the MFI access during execution of the user program:

The start of execution of the user program and acquisition of the trace information does not occur at the same time. To start acquiring the trace information, select [Restart].

It is possible to select [Halt] from the popup menu of the [BUS/MFI Trace] window. When [Halt] is selected, the acquired trace information is displayed and [Restart] becomes available.

When [Restart] is selected, acquiring the trace information is started at that time.

(d) Filter or find function for the data acquired by a trace:

When [Filter] or [Find] is selected from the popup menu of the [BUS/MFI Trace] window, the dialog box for that purpose is displayed. The data displayed on the [BUS/MFI Trace] window can be filtered or found with a data value.

(e) To specify the data to be acquired by a trace:

It is possible to set acquiring the required MFI trace data on the [Other event] sheet of the [Event] window.

• MFI Ch1 and Ch2

The MFI trace can be started or halted by using the condition that has been set for these channels.

It is also possible that only the condition is acquired by a trace or output as a trigger when the condition is satisfied.

Figure 3.4 shows the dialog box to set the condition.

| Action Condition              |                            |         |                        |   |
|-------------------------------|----------------------------|---------|------------------------|---|
| MFICS/THCS a                  | ccess<br>C <u>M</u> FICS a | ccess ( | ) <u>T</u> HCS access  | S |
| Data<br>✓ Don't care<br>Value | H'0000                     |         |                        |   |
| Access directio               | n<br>te <u>R</u> ead       | C       | ` <u>₩</u> rite        |   |
|                               | t Care 💌<br>t Care 💌       |         | on't Care<br>on't Care | • |

Figure 3.4 [MFI Ch1] Dialog Box

Conditions can be set on the [Condition] sheet. The operation when the condition is satisfied can be set on the [Action] sheet.

## 3.3 Connecting the Emulator with the User System

To use the MFI trace function, the emulator must be connected to the user system with the MFI trace cable. Install the MFI trace connector on the user system to connect the MFI trace cable, referring to section 3.4, Installing the MFI Trace Connector, in this manual. When designing the user system, read the E200F emulator user's manual and hardware manual for the related MPU.

## 3.4 Installing the MFI Trace Connector

#### 3.4.1 MFI Trace Connector Installed on the User System

Table 3.3 shows the recommended MFI trace connector.

#### Table 3.3 Recommended Connector

| Type Number      | Manufacturer | Specification                     |  |  |
|------------------|--------------|-----------------------------------|--|--|
| QSH-030-01-L-D-A | Samtec, Inc. | QSH series, 0.5-mm pitch, 60 pins |  |  |

- Notes: 1. To connect the connector on the MFI trace cable, do not place any components within 6 mm of the MFI trace connector.
  - 2. When the optional external bus trace unit is used, there are restrictions on the position to install the MFI trace connector. For details, refer to section 3.4.3, Layout of the MFI Trace Connector.

#### 3.4.2 Pin Assignments of the MFI Trace Connector

Table 3.4 and figure 3.5 show the pin assignments of the MFI trace connector.

| Pin<br>No. | Signal             | Input/<br>Output <sup>*1</sup> | SH7343<br>Pin No. | Note | Pin<br>No. | Signal                                  | Input/<br>Output <sup>-1</sup> | SH7343<br>Pin No. | Note       |
|------------|--------------------|--------------------------------|-------------------|------|------------|-----------------------------------------|--------------------------------|-------------------|------------|
| 1          | GND                | -                              |                   |      | 28         | THA3                                    | Output                         | F12               |            |
| 2          | GND                | -                              |                   |      | 29         | THMDCH                                  | Output                         | F10               |            |
| 3          | N.C. <sup>*7</sup> | -                              |                   |      | 30         | 1 (pulled-up by<br>Vcc_MFI)             | Output                         | E11               |            |
| 4          | GND                | -                              |                   |      | 31         | /MFIINT <sup>*2</sup>                   | Output                         | D9                |            |
| 5          | GND                | -                              |                   |      | 32         | /MFICS <sup>*2</sup>                    | Output                         | C9                |            |
| 6          | MFID0              | Output                         | D5                |      | 33         | /THCS <sup><sup>+</sup>2</sup>          | Output                         | E12               |            |
| 7          | MFID1              | Output                         | B4                |      | 34         | GND                                     | -                              |                   |            |
| 8          | MFID2              | Output                         | C5                |      | 35         | GND                                     | -                              |                   |            |
| 9          | MFID3              | Output                         | B5                |      | 36         | MFIRW/RD                                | Output                         | D8                |            |
| 10         | MFID4              | Output                         | C6                |      | 37         | MFIE/WR                                 | Output                         | B8                |            |
| 11         | MFID5              | Output                         | E6                |      | 38         | MFIMD                                   | Output                         | F9                |            |
| 12         | MFID6              | Output                         | D6                |      | 39         | THEXT                                   | Output                         | F14               |            |
| 13         | MFID7              | Output                         | F8                |      | 40         | /RESETA,<br>/RESETMFI <sup>°2, °3</sup> | Output                         | V16               | User reset |
| 14         | GND                | -                              |                   |      | 41         | STATUS0 <sup>™</sup>                    | Output                         | W16               |            |
| 15         | GND                | -                              |                   |      | 42         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 16         | MFID8              | Output                         | E7                |      | 43         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 17         | MFID9              | Output                         | B6                |      | 44         | GND                                     | -                              |                   |            |
| 18         | MFID10             | Output                         | D7                |      | 45         | GND                                     | -                              |                   |            |
| 19         | MFID11             | Output                         | C7                |      | 46         | MFIDREQ0                                | Output                         | E4                |            |
| 20         | MFID12             | Output                         | E8                |      | 47         | MFIDREQ1                                | Output                         | D3                |            |
| 21         | MFID13             | Output                         | B7                |      | 48         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 22         | MFID14             | Output                         | E10               |      | 49         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 23         | MFID15             | Output                         | C8                |      | 50         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 24         | GND                | -                              |                   |      | 51         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 25         | GND                | -                              |                   |      | 52         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 26         | THA1               | Output                         | F13               |      | 53         | N.C. <sup>*7</sup>                      | -                              |                   |            |
| 27         | MFIRS<br>(THA2)    | Output                         | E9                |      | 54         | GND                                     | -                              |                   |            |

## Table 3.4 Pin Assignments of the MFI Trace Connector

## RENESAS

| Pin<br>No. | Signal | Input/<br>Output <sup>*1</sup> | SH7343<br>Pin No. | Note                 | Pin<br>No. | Signal                | Input/<br>Output <sup>*1</sup> | SH7343<br>Pin No. | Note                      |
|------------|--------|--------------------------------|-------------------|----------------------|------------|-----------------------|--------------------------------|-------------------|---------------------------|
| 55         | GND    | -                              |                   |                      | 58         | GND                   | -                              |                   |                           |
| 56         | GND⁵   | Output                         |                   | Connection detection | 59         | VCC_MFI <sup>™</sup>  | Output                         | A3, A5            | MFI VCC voltage detection |
| 57         | GND    | -                              |                   |                      | 60         | VCC_MFI <sup>*6</sup> | Output                         | A3, A5            | MFI VCC voltage detection |

#### Table 3.4 Pin Assignments of the MFI Trace Connector (cont)

Notes: 1. Input to or output from the user system.

- 2. The slash (/) means that the signal is active-low.
- 3. Connect the /RESETA or /RESETMFI pin if required, as shown in figure 1.2.
- 4. Connect the signal to the STATUS0 pin of SH7343.
- 5. The emulator monitors the GND signal of the user system and detects whether or not the user system is connected.
- 6. Connect the signal to the Vcc\_MFI pin of SH7343.
- 7. Do not connect anything to the N.C. pins.



Figure 3.5 Pin Assignments of the MFI Trace Connector

### 3.4.3 Layout of the MFI Trace Connector

When designing the user system, there are restrictions on the position to install the MFI trace connector. Figures 3.6 and 3.7 show the position to install the MFI trace connector and the restriction on using the optional trace unit, respectively.



Figure 3.6 Position to Install the MFI Trace Connector (when the Trace Unit Not Used)



Figure 3.7 Position to Install the MFI Trace Connector (when the Trace Unit Used)

#### 3.4.4 Recommended Circuit between the MFI Trace Connector and the MPU

Figure 3.8 shows a recommended circuit for connection between the MFI trace connector and the MPU when the emulator is in use.

Notes: 1. Do not connect anything to the N.C. pins of the MFI trace connector.

- 2. The pattern between the MFI trace connector and the MPU must be as short as possible. Do not connect the signal lines to other components on the board.
- 3. Since the MFI operates with the Vcc\_MFI voltage, supply only Vcc\_MFI to the Vcc\_MFI pin.
- 4. For the pin processing in cases where the emulator is not used, refer to the hardware manual of the related MPU.



Figure 3.8 Recommended Circuit for Connection between the MFI Trace Connector and MPU

# 3.5 Restrictions on the MFI Trace and MFI Extended Monitor for I/O Analyzer Function

- (1) When the emulator is booted with the 68 interface of the extended-through mode, the extended monitor will show a message [Standard through mode in MFI boot].
- (2) For MFI trace, [DMA\_MFRAM access] is only displayed at accessing MFRAM after bits LOCKW, DWTW, and WT in MFISCRR and MFISCRW have been set via the MFI bus. If these bits are set in the SH-Mobile user program, [MFI Register access] will be displayed after MFRAM is accessed.
- (3) When MFIDREQ is transferred to MFIRAM, it may not be reflected on the extended monitor. It is because the assert timing of MFIDREQ is short and MFIDREQ is not sampled at the updated timing for the extended monitor.



# Section 4 Preparing to Connect the Trace Unit

### 4.1 Connecting the E200F Trace Unit with the User System

To use the external bus trace function in the emulator, the emulator and the user system must be connected via the external bus trace unit (R0E0200F0ETU00). Install the trace unit connector on the user system for connection of the trace unit, referring to section 4.2, Installing the Trace Unit Connector, in this manual. When designing the user system, read the SH-4A, SH4AL-DSP E200F Emulator User's Manual and hardware manual for the related MPU.

### 4.2 Installing the Trace Unit Connector

#### 4.2.1 Trace Unit Connector Installed on the User System

Table 4.1 shows the recommended trace unit connector.

#### Table 4.1 Recommended Connector

| Type Number      | Manufacturer | Specification                      |
|------------------|--------------|------------------------------------|
| QTH-090-04-L-D-A | Samtec, Inc. | QTH series, 0.5-mm pitch, 180 pins |

- Notes: 1. To connect the connector on the trace unit, do not place any components within 6 mm of the trace unit connector.
  - 2. When the optional MFI trace connector is used, there are restrictions on the position to install the trace unit connector. For details, refer to section 3.4.3, Layout of the MFI Trace Connector.



Figure 4.1 Pin Assignments of the User System Connector





Figure 4.2 Recommended Foot Pattern (on which the Connector is Installed)



Figure 4.3 Restrictions on Component Installation

### 4.2.5 Pin Assignments of the Trace Unit Connector

Table 4.2 shows the pin assignments of the trace unit connector.



| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name | Meaning of Signal | Note                                     |
|------------|---------------|-----------------------|-----------------------|-------------------|------------------------------------------|
| 1          | I             | UA-P0                 | CS5A/A0               | Port/address bus  | Connect the address signal of the MPU.   |
| 2          | I             | UA-P1                 | A1                    | Address bus       | Fix A0 to low level when A0 is not used. |
| 3          | I             | UA-P2                 | A2                    | Address bus       | Fix A0 to low level when A0 is not used. |
| 4          | I             | UA-P3                 | A3                    | Address bus       | Fix A0 to low level when A0 is not used. |
| 5          | I             | UA-P4                 | A4                    | Address bus       | Fix A0 to low level when A0 is not used. |
| 6          | I             | UA-P5                 | A5/DV_D0              | Address bus       | Fix A0 to low level when A0 is not used. |
| 7          | I             | UA-P6                 | A6/DV_D1              | Address bus       | Fix A0 to low level when A0 is not used. |
| 8          | I             | UA-P7                 | A7/DV_D2              | Address bus       | Fix A0 to low level when A0 is not used. |
| 9          |               | GND                   | GND                   |                   |                                          |
| 10         |               | GND                   | GND                   |                   |                                          |
| 11         | I             | UA-P8                 | A8/DV_D3              | Address bus       | Fix A0 to low level when A0 is not used. |
| 12         | I             | UA-P9                 | A9/DV_D4              | Address bus       | Fix A0 to low level when A0 is not used. |
| 13         | I             | UA-P10                | A10/DV_D5             | Address bus       | Fix A0 to low level when A0 is not used. |
| 14         | I             | UA-P11                | A11/DV_D6             | Address bus       | Fix A0 to low level when A0 is not used. |
| 15         | I             | UA-P12                | A12/DV_D7             | Address bus       | Fix A0 to low level when A0 is not used. |
| 16         | I             | UA-P13                | A13/DV_D8             | Address bus       | Fix A0 to low level when A0 is not used. |
| 17         | I             | UA-P14                | A14/DV_D9             | Address bus       | Fix A0 to low level when A0 is not used. |
| 18         | I             | UA-P15                | A15/DV_D10            | Address bus       | Fix A0 to low level when A0 is not used. |



| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name | Meaning of<br>Signal | Note                                     |
|------------|---------------|-----------------------|-----------------------|----------------------|------------------------------------------|
| 19         |               | GND                   | GND                   |                      |                                          |
| 20         |               | GND                   | GND                   |                      |                                          |
| 21         | I             | UA-P16                | A16/DV_D11            | Address bus          | Fix A0 to low level when A0 is not used. |
| 22         | I             | UA-P17                | A17/DV_D12            | Address bus          | Fix A0 to low level when A0 is not used. |
| 23         | I             | UA-P18                | A18/DV_D13            | Address bus          | Fix A0 to low level when A0 is not used. |
| 24         | I             | UA-P19                | A19/DV_D14            | Address bus          | Fix A0 to low level when A0 is not used. |
| 25         | I             | UA-P20                | A20/DV_D15            | Address bus          | Fix A0 to low level when A0 is not used. |
| 26         | I             | UA-P21                | A21/DV_CLK            | Address bus          | Fix A0 to low level when A0 is not used. |
| 27         | I             | UA-P22                | PTE4/A22/<br>DV_VSYNC | Address bus          | Fix A0 to low level when A0 is not used. |
| 28         | I             | UA-P23                | PTE5/A23/<br>DV_HSYNC | Address bus          | Fix A0 to low level when A0 is not used. |
| 29         |               | GND                   | GND                   |                      |                                          |
| 30         |               | GND                   | GND                   |                      |                                          |
| 31         | I             | UA-P24                | PTE6/A24/<br>DVCLKI   | Address bus          | Fix A0 to low level when A0 is not used. |
| 32         | I             | UA-P25                | PTE7/A25/<br>FCDE     | Address bus          | Fix A0 to low level when A0 is not used. |
| 33         | I             | UA-P26                | N.C. <sup>*1</sup>    |                      |                                          |
| 34         | I             | UA-P27                | N.C.⁺¹                |                      |                                          |
| 35         | I             | UA-P28                | N.C. <sup>⁺1</sup>    |                      |                                          |
| 36         | I             | UA-P29                | N.C. <sup>⁺1</sup>    |                      |                                          |
| 37         | I             | UA-P30                | N.C. <sup>*1</sup>    |                      |                                          |
| 38         | I             | UA-P31                | N.C. <sup>*1</sup>    |                      |                                          |
| 39         |               | GND                   | GND                   |                      |                                          |
| 40         |               | GND                   | GND                   |                      |                                          |



| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name | Meaning of Signal | Note                                |
|------------|---------------|-----------------------|-----------------------|-------------------|-------------------------------------|
| 41         | IO            | UD-P0                 | D0                    | Data bus          | Connect the data signal of the MPU. |
| 42         | IO            | UD-P1                 | D1                    | Data bus          | Connect the data signal of the MPU. |
| 43         | IO            | UD-P2                 | D2                    | Data bus          | Connect the data signal of the MPU. |
| 44         | IO            | UD-P3                 | D3                    | Data bus          | Connect the data signal of the MPU. |
| 45         | IO            | UD-P4                 | D4                    | Data bus          | Connect the data signal of the MPU. |
| 46         | IO            | UD-P5                 | D5                    | Data bus          | Connect the data signal of the MPU. |
| 47         | IO            | UD-P6                 | D6                    | Data bus          | Connect the data signal of the MPU. |
| 48         | IO            | UD-P7                 | D7                    | Data bus          | Connect the data signal of the MPU. |
| 49         |               | GND                   | GND                   |                   |                                     |
| 50         |               | GND                   | GND                   |                   |                                     |
| 51         | IO            | UD-P8                 | D8                    | Data bus          | Connect the data signal of the MPU. |
| 52         | IO            | UD-P9                 | D9                    | Data bus          | Connect the data signal of the MPU. |
| 53         | IO            | UD-P10                | D10                   | Data bus          | Connect the data signal of the MPU. |
| 54         | IO            | UD-P11                | D11                   | Data bus          | Connect the data signal of the MPU. |
| 55         | IO            | UD-P12                | D12                   | Data bus          | Connect the data signal of the MPU. |
| 56         | IO            | UD-P13                | D13                   | Data bus          | Connect the data signal of the MPU. |
| 57         | IO            | UD-P14                | D14                   | Data bus          | Connect the data signal of the MPU. |
| 58         | IO            | UD-P15                | D15                   | Data bus          | Connect the data signal of the MPU. |

#### Pin I/O Connector SH7343 Meaning of Signal No. (CONT) Pin Name Signal Name Note 59 GND GND 60 GND GND N.C.\*1 61 10 **UD-P16** N.C. N.C.\*1 N.C. 62 10 **UD-P17** N.C.\*1 63 10 **UD-P18** N.C. 64 10 **UD-P19** N.C.\*1 N.C. 65 10 **UD-P20** N.C.\*1 N.C. 10 N.C.\*1 N.C. 66 UD-P21 N.C.\*1 10 UD-P22 N.C. 67 10 UD-P23 N.C.\*1 N.C. 68 69 GND GND 70 GND GND 71 10 UD-P24 N.C.\*1 N.C. 72 10 UD-P25 N.C.\*1 N.C. 73 10 UD-P26 N.C.\*1 N.C. 74 10 UD-P27 N.C.\*1 N.C. N.C.\*1 75 10 UD-P28 N.C. N.C.\*1 76 10 **UD-P29** N.C. N.C.\*1 77 10 **UD-P30** N.C. N.C.\*1 10 UD-P31 N.C. 78 GND 79 GND 80 GND GND 10 **UD-P32** N.C.\*1 N.C. 81 IO N.C.\*1 N.C. 82 UD-P33 N.C.\*1 83 10 UD-P34 N.C. 84 10 **UD-P35** N.C.\*1 N.C. 85 10 **UD-P36** N.C.\*1 N.C. 86 10 **UD-P37** N.C.\*1 N.C. 87 10 **UD-P38** N.C.\*1 N.C. N.C.\*1 N.C. 88 10 **UD-P39**

 Table 4.2 Pin Assignments of the Trace Unit Connector (cont)

RENESAS

| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name | Meaning of Signal<br>Note |  |
|------------|---------------|-----------------------|-----------------------|---------------------------|--|
| 89         |               | GND                   | GND                   |                           |  |
| 90         |               | GND                   | GND                   |                           |  |
| 91         | IO            | UD-P40                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 92         | IO            | UD-P41                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 93         | IO            | UD-P42                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 94         | IO            | UD-P43                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 95         | IO            | UD-P44                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 96         | IO            | UD-P45                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 97         | IO            | UD-P46                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 98         | IO            | UD-P47                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 99         |               | GND                   | GND                   |                           |  |
| 100        |               | GND                   | GND                   |                           |  |
| 101        | IO            | UD-P48                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 102        | IO            | UD-P49                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 103        | IO            | UD-P50                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 104        | IO            | UD-P51                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 105        | IO            | UD-P52                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 106        | IO            | UD-P53                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 107        | IO            | UD-P54                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 108        | IO            | UD-P55                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 109        |               | GND                   | GND                   |                           |  |
| 110        |               | GND                   | GND                   |                           |  |
| 111        | IO            | UD-P56                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 112        | IO            | UD-P57                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 113        | IO            | UD-P58                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 114        | IO            | UD-P59                | N.C. <sup>*1</sup>    | N.C.                      |  |
| 115        | IO            | UD-P60                | N.C. <sup>*1</sup>    | N.C.                      |  |

 Table 4.2 Pin Assignments of the Trace Unit Connector (cont)

# RENESAS

| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343 Signal<br>Name | Meaning of Signal                   | Note                                  |
|------------|---------------|-----------------------|-----------------------|-------------------------------------|---------------------------------------|
| 116        | 10            | UD-P61                | N.C. <sup>*1</sup>    | N.C.                                |                                       |
| 117        | IO            | UD-P62                | N.C. <sup>*1</sup>    | N.C.                                |                                       |
| 118        | IO            | UD-P63                | GND                   |                                     |                                       |
| 119        |               | GND                   | GND                   |                                     |                                       |
| 120        |               | GND                   | GND                   |                                     |                                       |
| 121        | I             | UCONT-P0              | WE0                   | Lower byte write signal (D7-D0)     | Connect the WE0 signal of the MPU.    |
| 122        | I             | UCONT-P1              | WE1                   | Upper byte write<br>signal (D15-D8) | Connect the WE1 signal of the MPU.    |
| 123        | I             | UCONT-P2              | N.C.*1                | N.C.                                |                                       |
| 124        | I             | UCONT-P3              | N.C. <sup>*1</sup>    | N.C.                                |                                       |
| 125        | I             | UCONT-P4              | N.C. <sup>*1</sup>    | N.C.                                |                                       |
| 126        | I             | UCONT-P5              | N.C. <sup>*1</sup>    | N.C.                                |                                       |
| 127        | I             | UCONT-P6              | N.C. <sup>⁺1</sup>    | N.C.                                |                                       |
| 128        | I             | UCONT-P7              | N.C. <sup>*1</sup>    | N.C.                                |                                       |
| 129        | I             | UCONT-P8              | N.C. <sup>*1</sup>    | N.C.                                |                                       |
| 130        | I             | UCONT-P9              | N.C. <sup>⁺1</sup>    | N.C.                                |                                       |
| 131        | I             | UCONT-<br>P10         | RDWR                  | Read/write signal                   | Connect the RDWR signal of the MPU.   |
| 132        | I             | UCONT-<br>P11         | RD                    | Read signal                         | Connect the RD signal of the MPU.     |
| 133        | I             | UCONT-<br>P12         | RESETP                | Power-on reset                      | Connect the RESETP signal of the MPU. |

 Table 4.2 Pin Assignments of the Trace Unit Connector (cont)

| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name           | Meaning of<br>Signal                                                             | Note                                                                                 |
|------------|---------------|-----------------------|---------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 134        | I             | UCONT-<br>P13         | N.C. <sup>*1</sup>              | N.C.                                                                             |                                                                                      |
| 135        | I             | UCONT-<br>P14         | N.C. <sup>*1</sup>              | N.C.                                                                             |                                                                                      |
| 136        | I             | UCONT-<br>P15         | N.C. <sup>*1</sup>              | N.C.                                                                             |                                                                                      |
| 137        | I             | UCONT-<br>P16         | PTR2/WAIT/<br>LCDLCLK           | Port/external LCD<br>clock source input/<br>external wait input                  | Connect the wait signal of the MPU. When WAIT is not used, this is N.C.              |
| 138        | I             | UCONT-<br>P17         | PTJ7/<br>STATUS0                | Port/status output                                                               | Connect the STATUS0 signal of the MPU.                                               |
| 139        | I             | UCONT-<br>P18         | PTJ6/<br>STATUS2                | Port/status output                                                               | Connect the STATUS2 signal of the MPU.                                               |
| 140        | I             | UCONT-<br>P19         | PTJ5/<br>PDSTATUS               | Port/status output                                                               | Connect the PDSTATUS signal of the MPU.                                              |
| 141        | I             | UCONT-<br>P20         | NMI                             | NMI                                                                              | Connect the NMI signal of the MPU.                                                   |
| 142        | I             | UCONT-<br>P21         | PTJ0/IRQ0/<br>THPRTA0           | Port/<br>interrupt request                                                       | Connect the interrupt request<br>signal. When interrupt is not used,<br>this is N.C. |
| 143        | I             | UCONT-<br>P22         | PTJ1/IRQ1/<br>THPRTA1           | Port/<br>interrupt request                                                       | Connect the interrupt request<br>signal. When interrupt is not used,<br>this is N.C. |
| 144        | I             | UCONT-<br>P23         | PTD4/IRQ2/<br>SDHID2            | Port/SIO master<br>clock/interrupt<br>request                                    | Connect the interrupt request signal. When interrupt is not used, this is N.C.       |
| 145        | I             | UCONT-<br>P24         | PTQ0/<br>SIOFOMCK/<br>IRQ3/SIMD | Port/SIOF master<br>clock/SIU port B<br>master clock input/<br>interrupt request | Connect the interrupt request signal. When interrupt is not used, this is N.C.       |
| 146        | I             | UCONT-<br>P25         | PTE0/IRQ4/<br>THPRTA7           | Port/<br>interrupt request                                                       | Connect the interrupt request signal. When interrupt is not used, this is N.C.       |
| 147        | I             | UCONT-<br>P26         | PTE1/IRQ5/<br>THPRTA6           | Port/<br>interrupt request                                                       | Connect the interrupt request signal. When interrupt is not used, this is N.C.       |



| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name | Meaning of Signal          | Note                                                                           |
|------------|---------------|-----------------------|-----------------------|----------------------------|--------------------------------------------------------------------------------|
| 148        | I             | UCONT-<br>P27         | PTZ1/KEYIN0/<br>IRQ6  | Port/<br>interrupt request | Connect the interrupt request signal. When interrupt is not used, this is N.C. |
| 149        | I             | UCONT-<br>P28         | PTZ5/KEYIN4/<br>IRQ7  | Port/<br>interrupt request | Connect the interrupt request signal. When interrupt is not used, this is N.C. |
| 150        | I             | UCONT-<br>P29         | N.C. <sup>*1</sup>    |                            |                                                                                |
| 151        | I             | UCONT-<br>P30         | N.C. <sup>*1</sup>    |                            |                                                                                |
| 152        | I             | UCONT-<br>P31         | N.C. <sup>*1</sup>    |                            |                                                                                |
| 153        | I             | GND                   | GND                   |                            |                                                                                |
| 154        | I             | GND                   | GND                   |                            |                                                                                |
| 155        | I             | MPUCLK                | СКО                   | CKO clock                  | Be sure to connect the CKO clock of the MPU.                                   |
| 156        | I             | GND                   | GND                   |                            |                                                                                |
| 157        | I             | GND                   | GND                   |                            |                                                                                |
| 158        | I             | DDRCLK                | N.C. <sup>*1</sup>    |                            |                                                                                |
| 159        | I             | GND                   | GND                   |                            |                                                                                |
| 160        | I             | DDRCLK-N              | N.C. <sup>⁺¹</sup>    |                            |                                                                                |
| 161        | I             | GND                   | GND                   |                            |                                                                                |
| 162        | I             | GND                   | GND                   |                            |                                                                                |
| 163        | I             | CS0IN-N               | CS0                   | Chip select 0              | Connect CS (chip select). Fix the unused CS pin to high level.                 |
| 164        | I             | CS1IN-N               | CS2                   | Chip select 2              | Connect CS (chip select). Fix the unused CS pin to high level.                 |
| 165        | I             | CS2IN-N               | N.C. <sup>*1</sup>    |                            |                                                                                |
| -          |               |                       |                       |                            |                                                                                |



| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name                                           | Meaning of Signal                               | Note                                                                                         |
|------------|---------------|-----------------------|-----------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------|
| 166        | I             | CS3IN-N               | CS4                                                             | Chip select 4                                   | Connect CS (chip select). Fix the unused CS pin to high level.                               |
| 167        | I             | CS4IN-N               | CS5A/A0                                                         | Address bus/<br>chip select 5A                  | Connect CS (chip select). Fix the unused CS pin to high level.                               |
| 168        | I             | CS5IN-N               | CS5B                                                            | SRAM clock<br>enabled/<br>chip select 5B        | Connect CS (chip select). Fix the unused CS pin to high level.                               |
| 169        | I             | CS6IN-N               | CS6A                                                            | Chip select 6A                                  | Connect CS (chip select). Fix the unused CS pin to high level.                               |
| 170        | I             | CS7IN-N               | PTR3/CS6B/<br>LCDCS2                                            | Port/LCD select/<br>chip select 6B              | Connect CS (chip select). Fix the unused CS pin to high level.                               |
| 171        | I             | CS8IN-N               | -                                                               |                                                 |                                                                                              |
| 172        | I             | CS9IN-N               | -                                                               |                                                 |                                                                                              |
| 173        | 0             | EM0OUT-N              | EM0OUT-N                                                        | Emulation-memory select output                  | Connect this signal instead of CS of the MPU when an emulation memory is used. <sup>22</sup> |
| 174        | 0             | EM1OUT-N              | N.C. <sup>*1</sup>                                              |                                                 |                                                                                              |
| 175        | 0             | EM2OUT-N              | N.C. <sup>*1</sup>                                              |                                                 |                                                                                              |
| 176        | 0             | EMEN-P                | N.C. <sup>*1</sup>                                              |                                                 |                                                                                              |
| 177        | I             | UVCC1                 | VCC_SL (power<br>supply for SRAM<br>interface: 1.8<br>V/2.85 V) | Power supply for<br>SRAM I/O (1.8 V/<br>2.85 V) |                                                                                              |
| 178        | I             | UVCC2                 | VCC_Q3 (power<br>supply for<br>SDRAM<br>interface: 1.8 V)       | Power supply for<br>SDRAM I/O (1.8 V)           |                                                                                              |
| 179        | I             | UVCC3                 | Power supply for<br>user system:<br>2.85 V                      | Power supply 2.85<br>V                          |                                                                                              |



| Pin<br>No. | I/O<br>(CONT) | Connector<br>Pin Name | SH7343<br>Signal Name        | Meaning of Signal | Note                          |
|------------|---------------|-----------------------|------------------------------|-------------------|-------------------------------|
| 180        | I             | UCNN-N                | Connect to user<br>connector | GND               | Fix this signal to low level. |

 Table 4.2 Pin Assignments of the Trace Unit Connector (cont)

Notes: 1. Do not connect anything to this pin.

2. Refer to section 4.2.8, Description of Emulation Memory Control Signal.

### 4.2.6 Layout of the Trace Unit Connector

When designing the user system, there are restrictions on the position to install the trace unit connector. Figure 4.4 shows the external dimensions of the trace unit.

The size of the printed-circuit board of the E200F trace unit is 90 mm  $\times$  125 mm. The size of components around the user system connector must not exceed the limit on component installation (the height must be 10 mm or less).



Figure 4.4 External Dimensions of the Trace Unit (on which the Connector is Installed)

# RENESAS

- Notes: 1. The external bus trace interface connector installed on the user system must be as close to the MPU as possible.
  - Wiring pattern of clock lines (CKO) The followings are notes on wiring of clock lines for the E200F trace interface signals. Take them into consideration when designing the user system to embed suitable clock lines.
    - (a) Clock lines must be as short as possible.
    - (b) Clock lines must be surrounded by the GND pattern for protection so that the signals will be of low-impedance.
    - (c) Other layers next to the layer with clock line wiring should have solid patterns of GND/VCC so that the signals will be of low-impedance.
    - (d) To prevent affect by the crosstalk noise, other signal patterns must not be embedded along with the clock lines.

#### 4.2.7 Restrictions on Using the Trace Unit

- (1) This trace unit supports the external bus memory interfaces of SH7343; SRAM interface and byte-selection SRAM interface (except for SRAM page mode). For burst ROM and SDRAM interfaces, bus trace acquisition and bus event detection are not supported.
- (2) When the sequential trace stop condition or delay-count trace stop condition is specified, trace acquisition will stop after several cycles have been passed from the stop condition match cycle.
- (3) During break mode, a timestamp value of the external bus trace information that has been acquired by a trace is not counted up.
- (4) When an emulation memory is used, it is not possible to access the memory on the user system which is in the same area as an area where the emulation memory has been set.
- (5) When an emulation memory is accessed, at least six wait cycles are required. Set the number of wait cycles by using bits WR3 to WR0 in the CS0 area wait control register (CS0WCR).
- (6) The emulator occupies the CS0 area where the emulation memory has been set. Accordingly, it is not possible to access the memory in the user system side of that area.
- (7) This trace unit is available for the external 8- or 16-bit data bus width. When the data bus width is 8 bits, unused data bus pins D15 to D8 of the trace unit connector must be fixed to high or low level. In addition, when area 0 is used with the emulation memory, the bus width of the emulation memory needs to be set. For details, refer to section 5.1.8, Changing the Memory Map Setting, in the SH-4A, SH4AL-DSP E200F Emulator User's Manual.



### 4.2.8 Description of Emulation Memory Control Signal

When the CS signal of the MPU is connected directly to the memory or used to generate the CS signal of the memory, connect the EM0OUT-N signal (pin 173) of the external bus connector instead of the CS signal of the MPU.

Even if the emulator is not used, prepare the jumper pins as shown in figure 4.5 so that connection of the CS signal can be easily changed.



Figure 4.5 EM0OUT-N Signal (Pin 173)

# SH-4A, SH4AL-DSP E200F Emulator Additional Document for User's Manual Supplementary Information on Using the SH7343

| Publication Date: | Rev.1.00, December 12, 2005         |
|-------------------|-------------------------------------|
| Published by:     | Sales Strategic Planning Div.       |
|                   | Renesas Technology Corp.            |
| Edited by:        | Customer Support Department         |
|                   | Global Strategic Communication Div. |
|                   | Renesas Solutions Corp.             |

© 2005. Renesas Technology Corp., All rights reserved. Printed in Japan.

Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

#### **Renesas Technology Europe Limited**

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 205, AZIA Center, No.133 Yincheng Rd (n), Pudong District, Shanghai 200120, China Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65- 6213-0200, Fax: <65- 6278-8001

Renesas Technology Korea Co., Ltd. Kukije Center Bidg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

#### Renesas Technology Malaysia Sdn. Bhd

Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

SH-4A, SH4AL-DSP E200F Emulator Additional Document for User's Manual Supplementary Information on Using the SH7343



Renesas Electronics Corporation 1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan

REJ10J1173-0100