# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



**Preliminary User's Manual** 

# $\mu$ PD789871 Subseries

# **8-Bit Single-Chip Microcontrollers**

μ**PD789870** μ**PD789871** μ**PD78F9872** 

Document No. U14938EJ1V0UM00 (1st edition) Date Published January 2001 N CP(K)

© NEC Corporation 2001 Printed in Japan [MEMO]

#### **①** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

#### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### **②** HANDLING OF UNUSED INPUT PINS FOR CMOS

#### Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

### **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

#### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

**EEPROM** is a trademark of NEC Corporation.

Windows and Windows NT are either registered trademarks or trademarks of Microsoft Corporation in the United States and/or other countries.

PC/AT is a trademark of International Business Machines Corporation.

HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company.

SPARCstation is a trademark of SPARC International, Inc.

Solaris and SunOS are trademarks of Sun-Microsystems, Inc.

OSF/Motif is a trademark of Open Software Foundation, Inc.

NEWS and NEWS-OS are trademarks of Sony Corporation.

TRON is an abbreviation of The Realtime Operating System Nucleus.

ITRON is an abbreviation of Industrial TRON.

The export of these products from Japan is regulated by the Japanese government. The export of some or all of these products may be prohibited without governmental license. To export or re-export some or all of these products from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative.

Licence not needed: µPD78F9872

The customer must judge the need for license:  $\mu$ PD789870, 789871

- The information contained in this document is being issued in advance of the production cycle for the device. The parameters for the device may change before final production or NEC Corporation, at its own discretion, may withdraw the device prior to its production.
- Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
   "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a
   customer designated "quality assurance program" for a specific application. The recommended applications of
   a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device

before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- Device availability
- Ordering information
- Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

Fax: 02-66 75 42 99

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

**NEC Electronics Inc. (U.S.) NEC Electronics (Germany) GmbH** Santa Clara, California **Benelux Office** Tel: 408-588-6000 Eindhoven. The Netherlands 800-366-9782 Tel: 040-2445845 Fax: 040-2444580 Fax: 408-588-6130 800-729-9288 **NEC Electronics (France) S.A. NEC Electronics (Germany) GmbH** Velizy-Villacoublay, France Duesseldorf. Germany Tel: 01-30-67 58 00 Tel: 0211-65 03 02 Fax: 01-30-67 58 99 Fax: 0211-65 03 490 **NEC Electronics (France) S.A.** NEC Electronics (UK) Ltd. Madrid Office Milton Keynes, UK Madrid, Spain Tel: 01908-691-133 Tel: 91-504-2787 Fax: 01908-670-290 Fax: 91-504-2860 NEC Electronics Italiana s.r.l. **NEC Electronics (Germany) GmbH** Milano, Italy Scandinavia Office Tel: 02-66 75 41 Taeby, Sweden

Tel: 08-63 80 820

Fax: 08-63 80 388

NEC Electronics Hong Kong Ltd. Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044

NEC Electronics Hong Kong Ltd. Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411

NEC Electronics Singapore Pte. Ltd. United Square, Singapore Tel: 65-253-8311 Fax: 65-250-3583

NEC Electronics Taiwan Ltd. Taipei, Taiwan Tel: 02-2719-2377 Fax: 02-2719-5951

**NEC do Brasil S.A.** Electron Devices Division Guarulhos-SP Brasil

Tel: 55-11-6462-6810 Fax: 55-11-6462-6829

J00.7

### INTRODUCTION

| Target Readers          | This manual is intended for users who wish to understand the functions of the $\mu$ PD789871 Subseries and to design and develop application systems and programs using these microcontrollers. |                                                                                                                                                          |                                                                                        |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|
| Purpose                 | This manual is intended for users to understand the functions described in the organization below.                                                                                              |                                                                                                                                                          |                                                                                        |  |
| Organization            | The $\mu$ PD789871 Subseries User's Manual is divided into two parts: this manual and instructions (common to the 78K/0S Series).                                                               |                                                                                                                                                          |                                                                                        |  |
|                         | μPD789871<br>Subseries<br>User's Manual (This ma                                                                                                                                                | anual)                                                                                                                                                   | 78K/0S Series<br>User's Manual<br>Instructions                                         |  |
|                         | <ul> <li>Pin functions</li> <li>Internal block functions</li> <li>Interrupt</li> <li>Other internal periphera</li> </ul>                                                                        |                                                                                                                                                          | <ul><li>CPU function</li><li>Instruction set</li><li>Instruction description</li></ul> |  |
| How to Read This Manual | It is assumed that the readers of this manual have general knowledge in the fields of electrical engineering, logic circuits, and microcontrollers.                                             |                                                                                                                                                          |                                                                                        |  |
|                         | <ul> <li>□ To understand the overall functions in general</li> <li>→ Read this manual in the order of the CONTENTS.</li> <li>□ How to interpret register formats</li> </ul>                     |                                                                                                                                                          |                                                                                        |  |
|                         | → The name of a bit whose number is encircled is reserved for the assembler and<br>is defined for the C compiler by the header file sfrbit.h.                                                   |                                                                                                                                                          |                                                                                        |  |
|                         | $\Box$ To learn the detailed functions of a register whose register name is known $\rightarrow$ Refer to <b>APPENDIX C REGISTER INDEX</b> .                                                     |                                                                                                                                                          |                                                                                        |  |
|                         |                                                                                                                                                                                                 | $\Box$ To learn the details of the instruction functions of the 78K/0S Series $\rightarrow$ Refer to 78K/0S Series User's Manual Instructions (U11047E). |                                                                                        |  |
| Conventions             | Data significance:<br>Active low representation:<br>Note:<br>Caution:<br>Remark:<br>Numerical representation:                                                                                   | xxx (overscor<br>Footnote for in<br>Information re<br>Supplementar                                                                                       | × or ××××B                                                                             |  |
| Related Documents       | The related documents indi<br>However, preliminary vers                                                                                                                                         |                                                                                                                                                          | blication may include preliminary versions.<br>arked as such.                          |  |

#### **Documents Related to Devices**

| Document Name                                            | Document No. |
|----------------------------------------------------------|--------------|
|                                                          | English      |
| µPD789870, 789871 Preliminary Product Information        | U14916E      |
| μPD78F9872 Preliminary Product Information               | U14880E      |
| µPD789871 Subseries User's Manual                        | This manual  |
| 78K/0S Series User's Manual Instruction                  | U11047E      |
| 78K/0, 78K/0S Series Application Note Flash Memory Write | U14458E      |

#### Documents Related to Development Tools (User's Manuals)

| Document Name                                        |                                                       | Document No.   |
|------------------------------------------------------|-------------------------------------------------------|----------------|
|                                                      |                                                       |                |
| RA78K0S Assembler Package                            | Operation                                             | U11622E        |
|                                                      | Assembly Language                                     | U11599E        |
|                                                      | Structured Assembly Language                          | U11623E        |
| CC78K0S C Compiler                                   | Operation                                             | U11816E        |
|                                                      | Language                                              | U11817E        |
| SM78K0S System Simulator Windows <sup>TM</sup> Based | Reference                                             | U11489E        |
| SM78K Series System Simulator                        | External components user open interface specification | U10092E        |
| ID78K0S-NS Integrated Debugger<br>Windows Based      | Reference                                             | U12901E        |
| IE-78K0S-NS In-Circuit Emulator                      |                                                       | U13549E        |
| IE-789872-NS-EM1 Emulation Board                     |                                                       | To be prepared |

Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document for designing.

# Document Related to Embedded Software (User's Manual)

| Document Name            |        | Document No. |
|--------------------------|--------|--------------|
|                          |        | English      |
| 78K/0S Series OS MX78K0S | Basics | U12938E      |

#### **Other Documents**

| Document Name                                                                      | Document No. |
|------------------------------------------------------------------------------------|--------------|
|                                                                                    | English      |
| SEMICONDUCTOR SELECTION GUIDE Products & Packages (CD-ROM)                         | X13769X      |
| Semiconductor Device Mounting Technology Manual                                    | C10535E      |
| Quality Grades on NEC Semiconductor Devices                                        | C11531E      |
| NEC Semiconductor Device Reliability/Quality Control System                        | C10983E      |
| Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892E      |

# Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document for designing.

### CONTENTS

| CHAPTE | R 1 GENERAL 1                                              |
|--------|------------------------------------------------------------|
| 1.1    | Features1                                                  |
| 1.2    | Applications1                                              |
| 1.3    | Ordering Information 1                                     |
| 1.4    | Pin Configuration (Top View) 1                             |
| 1.5    | 78K/0S Series Lineup                                       |
| 1.6    | Block Diagram                                              |
| 1.7    | Overview of Functions                                      |
|        |                                                            |
| CHAPTE | R 2 PIN FUNCTIONS                                          |
| 2.1    | List of Pin Functions 2                                    |
| 2.2    | Description of Pin Functions                               |
|        | 2.2.1 P00 to P07 (Port 0)                                  |
|        | 2.2.2 P10 to P12 (Port 1)                                  |
|        | 2.2.3 P20 to P25 (Port 2)                                  |
|        | 2.2.4 P80 to P87 (Port 8)                                  |
|        | 2.2.5 P90 to P97 (Port 9)                                  |
|        | 2.2.6 FIP0 to FIP8                                         |
|        | 2.2.7 RESET                                                |
|        | 2.2.8 X1, X2                                               |
|        | 2.2.9 XT1, XT2                                             |
|        | 2.2.10 VDD0                                                |
|        | 2.2.11 VDD1                                                |
|        | 2.2.12 VLOAD                                               |
|        | 2.2.13 Vsso                                                |
|        | 2.2.14 V <sub>PP</sub> (μPD78F9872 only)                   |
|        | 2.2.15 IC (mask ROM version only)                          |
| 2.3    | Pin I/O Circuits and Recommended Connection of Unused Pins |
|        |                                                            |
| CHAPTE | R 3 CPU ARCHITECTURE                                       |
| 3.1    | Memory Space                                               |
|        | 3.1.1 Internal program memory space                        |
|        | 3.1.2 Internal data memory (internal high-speed RAM) space |
|        | 3.1.3 Special function register (SFR) area                 |
|        | 3.1.4 Data memory addressing                               |
| 3.2    | Processor Registers                                        |
| -      | 3.2.1 Control registers                                    |
|        | 3.2.2 General-purpose registers                            |
|        | 3.2.3 Special function registers (SFRs)                    |
| 3.3    | Instruction Address Addressing                             |
| ••••   | 3.3.1 Relative addressing                                  |
|        | 3.3.2 Immediate addressing                                 |
|        | 3.3.3 Table indirect addressing                            |
|        | 3.3.4 Register addressing                                  |
| 34     | Operand Address Addressing                                 |
| V.T    |                                                            |

|        | 3.4.1 Direct addressing                            | 48 |
|--------|----------------------------------------------------|----|
|        | 3.4.2 Short direct addressing                      | 49 |
|        |                                                    | 50 |
|        |                                                    | 51 |
|        |                                                    | 52 |
|        |                                                    | 53 |
|        | -                                                  | 53 |
|        |                                                    |    |
| СНАРТЕ | R 4 PORT FUNCTIONS                                 | 54 |
| 4.1    | Functions of Ports                                 | 54 |
| 4.2    | Port Configuration                                 | 56 |
|        | 4.2.1 Port 0                                       | 56 |
|        |                                                    | 57 |
|        |                                                    | 58 |
|        |                                                    | 61 |
|        |                                                    | 62 |
| 43     |                                                    | 63 |
|        | 5                                                  | 65 |
|        | •                                                  | 65 |
|        |                                                    | 65 |
|        |                                                    |    |
|        | 4.4.3 Arithmetic operation of I/O port             | 65 |
| СНАРТЕ | R 5 CLOCK GENERATOR                                | 66 |
|        |                                                    | 66 |
|        |                                                    | 66 |
|        | 5                                                  | 68 |
|        |                                                    | 70 |
| 5.4    | -                                                  | 70 |
|        | -                                                  | 70 |
|        | •                                                  |    |
|        |                                                    | 72 |
|        |                                                    | 72 |
|        |                                                    | 73 |
| 5.6    | jj                                                 | 74 |
|        | · · · · · · · · · · · · · · · · · · ·              | 74 |
|        | 5.6.2 Switching between system clock and CPU clock | 75 |
| СНАРТЕ | R 6 8-BIT REMOTE CONTROL TIMER                     | 76 |
|        |                                                    | 76 |
| -      |                                                    | 76 |
|        | •                                                  | 77 |
|        |                                                    | 78 |
| 0.4    |                                                    | 10 |
| СНАРТЕ | R 7 8-BIT TIMER                                    | 80 |
|        |                                                    | 80 |
|        |                                                    | 81 |
|        | •                                                  | 83 |
|        |                                                    | 85 |
|        | •                                                  | 85 |
|        |                                                    | 55 |

| CHAPTER 8 WATCH TIMER                         | 87  |
|-----------------------------------------------|-----|
| 8.1 Watch Timer Functions                     | 87  |
| 8.2 Watch Timer Configuration                 | 88  |
| 8.3 Register Controlling Watch Timer          | 88  |
| 8.4 Watch Timer Operation                     | 89  |
| 8.4.1 Operation as watch timer                | 89  |
| 8.4.2 Operation as interval timer             | 90  |
|                                               |     |
| CHAPTER 9 WATCHDOG TIMER                      | 91  |
| 9.1 Watchdog Timer Functions                  | 91  |
| 9.2 Watchdog Timer Configuration              | 92  |
| 9.3 Registers Controlling Watchdog Timer      | 93  |
| 9.4 Watchdog Timer Operation                  | 95  |
| 9.4.1 Operation as watchdog timer             | 95  |
| 9.4.2 Operation as interval timer             | 96  |
|                                               |     |
| CHAPTER 10 SERIAL INTERFACE 10                | 97  |
| 10.1 Serial Interface 10 Functions            | 97  |
| 10.2 Serial Interface 10 Configuration        | 97  |
| 10.3 Register Controlling Serial Interface 10 | 99  |
| 10.4 Serial Interface 10 Operation            | 101 |
| 10.4.1 Operation stop mode                    | 101 |
| 10.4.2 3-wire serial I/O mode                 | 102 |
|                                               |     |
|                                               | 104 |
|                                               | 104 |
| 5                                             | 105 |
| 5 5                                           | 106 |
| 11.3.1 Control registers                      | 106 |
|                                               | 109 |
|                                               | 110 |
| 11.5 Key Scan Flag and Key Scan Data          | 112 |
|                                               | 112 |
|                                               | 112 |
|                                               | 113 |
| 11.7 Calculation of Total Power Dissipation   | 116 |
|                                               |     |
|                                               | 119 |
|                                               | 119 |
|                                               | 119 |
|                                               | 123 |
|                                               | 128 |
|                                               | 128 |
|                                               | 130 |
|                                               | 132 |
| 12.4.4 Interrupt request pending              | 134 |
|                                               |     |
|                                               | 135 |
| 13.1 Standby Function and Configuration       | 135 |

| 13.1.1 Standby function                              | 135 |
|------------------------------------------------------|-----|
| 13.1.2 Register controlling standby function         | 136 |
| 13.2 Operation of Standby Function                   | 137 |
| 13.2.1 HALT mode                                     | 137 |
| 13.2.2 STOP mode                                     | 140 |
|                                                      |     |
| CHAPTER 14 RESET FUNCTION                            | 143 |
| CHAPTER 15 µPD78F9872                                | 146 |
| 15.1 Flash Memory Programming                        | 147 |
| 15.1.1 Selecting communication mode                  | 147 |
| 15.1.2 Function of flash memory programming          | 148 |
| 15.1.3 Flashpro III connection example               | 148 |
| 15.1.4 Example of settings for Flashpro III (PG-FP3) | 149 |
| CHAPTER 16 MASK OPTION (MASK ROM VERSION)            | 150 |
| CHAPTER 17 INSTRUCTION SET                           | 151 |
| 17.1 Operation                                       | 151 |
| 17.1.1 Operand identifiers and description methods   | 151 |
| 17.1.2 Description of "operation" column             | 152 |
| 17.1.3 Description of "flag operation" column        | 152 |
| 17.2 Operation List                                  | 153 |
| 17.3 Instructions Listed by Addressing Type          | 158 |
| APPENDIX A DEVELOPMENT TOOLS                         | 161 |
| A.1 Language Processing Software                     | 163 |
| A.2 Flash Memory Writing Tools                       | 164 |
| A.3 Debugging Tools                                  | 164 |
| A.3.1 Hardware                                       | 164 |
| A.3.2 Software                                       | 165 |
| APPENDIX B EMBEDDED SOFTWARE                         | 166 |
| APPENDIX C REGISTER INDEX                            | 167 |
| C.1 Register Name Index (Alphabetic Order)           | 167 |
| C.2 Register Symbol Index (Alphabetic Order)         | 169 |

# LIST OF FIGURES (1/3)

| Figure N | lo. Title                                        | Page |
|----------|--------------------------------------------------|------|
| 2-1      | Pin I/O Circuits                                 |      |
| 3-1      | Memory Map (µPD789870)                           |      |
| 3-2      | Memory Map (µPD789871)                           |      |
| 3-3      | Memory Map (µPD78F9872)                          |      |
| 3-4      | Data Memory Addressing (µPD789870)               |      |
| 3-5      | Data Memory Addressing (µPD789871)               |      |
| 3-6      | Data Memory Addressing (µPD78F9872)              |      |
| 3-7      | Program Counter Configuration                    |      |
| 3-8      | Program Status Word Configuration                |      |
| 3-9      | Stack Pointer Configuration                      |      |
| 3-10     | Data to Be Saved to Stack Memory                 |      |
| 3-11     | Data to Be Restored from Stack Memory            |      |
| 3-12     | General-Purpose Register Configuration           |      |
| 4-1      | Port Types                                       |      |
| 4-2      | Block Diagram of P00 to P07                      |      |
| 4-3      | Block Diagram of P10 to P12                      |      |
| 4-4      | Block Diagram of P20                             |      |
| 4-5      | Block Diagram of P21                             |      |
| 4-6      | Block Diagram of P22 to P25                      |      |
| 4-7      | Block Diagram of P80 to P87 (µPD789870, 789871)  |      |
| 4-8      | Block Diagram of P80 to P87 (µPD78F9872)         |      |
| 4-9      | Block Diagram of P90 to P97 (µPD789870, 789871)  |      |
| 4-10     | Block Diagram of P90 to P97 (µPD78F9872)         |      |
| 4-11     | Port Mode Register Format                        |      |
| 4-12     | Pull-Up Resistor Option Register 0 Format        |      |
| 4-13     | Pull-Up Resistor Option Register B2 Format       |      |
| 5-1      | Block Diagram of Clock Generator                 |      |
| 5-2      | Processor Clock Control Register Format          |      |
| 5-3      | Suboscillation Mode Register Format              |      |
| 5-4      | Subclock Control Register Format                 |      |
| 5-5      | External Circuit of Main System Clock Oscillator |      |
| 5-6      | External Circuit of Subsystem Clock Oscillator   |      |
| 5-7      | Examples of Incorrect Resonator Connection       |      |
| 5-8      | Switching Between System Clock and CPU Clock     |      |
| 6-1      | Block Diagram of 8-Bit Remote Control Timer      |      |
| 6-2      | Remote Control Timer Control Register 50 Format  |      |
| 6-3      | Pulse Width Measurement Timing                   |      |
| 7-1      | Block Diagram of 8-Bit Timer 80                  |      |
| 7-2      | Block Diagram of 8-Bit Timer 81                  |      |

# LIST OF FIGURES (2/3)

| Figure No | p. Title                                                                                                                 | Page |
|-----------|--------------------------------------------------------------------------------------------------------------------------|------|
| 7-3       | 8-Bit Timer Mode Control Register 80 Format                                                                              | 83   |
| 7-4       | 8-Bit Timer Mode Control Register 81 Format                                                                              | 84   |
| 7-5       | Interval Timer Operation Timing                                                                                          | 86   |
| 8-1       | Block Diagram of Watch Timer                                                                                             | 87   |
| 8-2       | Watch Timer Mode Control Register Format                                                                                 | 89   |
| 8-3       | Watch Timer/Interval Timer Operation Timing                                                                              | 90   |
| 9-1       | Block Diagram of Watchdog Timer                                                                                          | 92   |
| 9-2       | Watchdog Timer Clock Select Register Format                                                                              | 93   |
| 9-3       | Watchdog Timer Mode Register Format                                                                                      | 94   |
| 10-1      | Block Diagram of Serial Interface 10                                                                                     | 98   |
| 10-2      | Serial Operation Mode Register 10 Format                                                                                 | 99   |
| 10-3      | 3-Wire Serial I/O Mode Timing                                                                                            | 103  |
| 11-1      | Block Diagram of VFD Controller/Driver                                                                                   | 105  |
| 11-2      | Display Mode Register 0 Format                                                                                           | 106  |
| 11-3      | Display Mode Register 1 Format                                                                                           | 107  |
| 11-4      | Display Mode Register 2 Format                                                                                           | 108  |
| 11-5      | Blanking Width of VFD Output Signal                                                                                      | 109  |
| 11-6      | Relationship Between Address Location of Display Data Memory and VFD Output<br>(with 25 VFD Output Pins and 16 Patterns) | 110  |
| 11-7      | Relationship Between Address Location of Display Data Memory and VFD Output                                              | 110  |
| ,         | (with 20 VFD Output Pins and 9 Patterns)                                                                                 | 111  |
| 11-8      | Leakage Emission Because of Short Blanking Time                                                                          |      |
| 11-9      | Leakage Emission Caused by Csg                                                                                           |      |
| 11-10     | Leakage Emission Caused by Csg                                                                                           |      |
| 11-11     | Total Power Dissipation $P_T$ (T <sub>A</sub> = -40 to +85°C)                                                            |      |
| 11-12     |                                                                                                                          |      |
|           | 10 Segments-11 Digits Displayed                                                                                          | 118  |
| 12-1      | Basic Configuration of Interrupt Function                                                                                | 121  |
| 12-2      | Interrupt Request Flag Register Format                                                                                   | 124  |
| 12-3      | Interrupt Mask Flag Register Format                                                                                      | 125  |
| 12-4      | External Interrupt Mode Register 0 Format                                                                                | 126  |
| 12-5      | Program Status Word Configuration                                                                                        | 127  |
| 12-6      | Flowchart from Non-Maskable Interrupt Request Generation to Acknowledgement                                              | 129  |
| 12-7      | Timing of Non-Maskable Interrupt Request Acknowledgement                                                                 | 129  |
| 12-8      | Acknowledging Non-Maskable Interrupt Request                                                                             | 129  |
| 12-9      | Interrupt Acknowledgement Program Algorithm                                                                              | 131  |
| 12-10     | Interrupt Request Acknowledgement Timing (Example of MOV A,r)                                                            | 132  |
| 12-11     | Interrupt Request Acknowledgement Timing                                                                                 |      |
|           | (When Interrupt Request Flag Is Generated at the Last Clock During Instruction Execution)                                | 132  |

# LIST OF FIGURES (3/3)

| Figure No | . Title                                               | Page |
|-----------|-------------------------------------------------------|------|
| 12-12     | Example of Multiple Interrupts                        | 133  |
| 13-1      | Oscillation Stabilization Time Select Register Format | 136  |
| 13-2      | Releasing HALT Mode by Interrupt                      | 138  |
| 13-3      | Releasing HALT Mode by RESET Input                    | 139  |
| 13-4      | Releasing STOP Mode by Interrupt                      | 141  |
| 13-5      | Releasing STOP Mode by RESET Input                    | 142  |
| 14-1      | Block Diagram of Reset Function                       | 143  |
| 14-2      | Reset Timing by RESET Input                           | 144  |
| 14-3      | Reset Timing by Overflow in Watchdog Timer            | 144  |
| 14-4      | Reset Timing by RESET Input in STOP Mode              | 144  |
| 15-1      | Communication Mode Selection Format                   | 147  |
| 15-2      | Flashpro III Connection in 3-Wire Serial I/O Mode     | 148  |
| A-1       | Development Tool Configuration                        | 162  |

# LIST OF TABLES (1/2)

| Table No. | Title                                                                       | Page |
|-----------|-----------------------------------------------------------------------------|------|
| 2-1       | Types of Pin I/O Circuits                                                   |      |
| 3-1       | Internal ROM Capacity                                                       |      |
| 3-2       | Vector Table                                                                |      |
| 3-3       | Special Function Register List                                              |      |
| 4-1       | Port Functions                                                              |      |
| 4-2       | Configuration of Port                                                       |      |
| 4-3       | Port Mode Register and Output Latch Settings When Using Alternate Functions |      |
| 5-1       | Configuration of Clock Generator                                            |      |
| 5-2       | Maximum Time Required for Switching CPU Clock                               |      |
| 6-1       | Configuration of 8-Bit Remote Control Timer                                 |      |
| 7-1       | Interval Time of 8-Bit Timer 80                                             |      |
| 7-2       | Interval Time of 8-Bit Timer 81                                             |      |
| 7-3       | Configuration of 8-Bit Timer                                                |      |
| 7-4       | Interval Time of 8-Bit Timer 80                                             |      |
| 7-5       | Interval Time of 8-Bit Timer 81                                             |      |
| 8-1       | Interval Time of Interval Timer                                             |      |
| 8-2       | Configuration of Watch Timer                                                |      |
| 8-3       | Interval Time of Interval Timer                                             |      |
| 9-1       | Runaway Detection Time of Watchdog Timer                                    |      |
| 9-2       | Interval Time                                                               |      |
| 9-3       | Configuration of Watchdog Timer                                             |      |
| 9-4       | Runaway Detection Time of Watchdog Timer                                    |      |
| 9-5       | Interval Time of Interval Timer                                             |      |
| 10-1      | Configuration of Serial Interface 10                                        |      |
| 10-2      | Settings of Serial Interface 10 Operation Mode                              | 100  |
| 11-1      | VFD Output Pins and Alternate-Function Pins for Ports                       |      |
| 11-2      | Configuration of VFD Controller/Driver                                      | 105  |
| 12-1      | Interrupt Source List                                                       |      |
| 12-2      | Flags Corresponding to Interrupt Request Signal                             |      |
| 12-3      | Time from Generation of Maskable Interrupt Request to Processing            | 130  |
| 13-1      | HALT Mode Operating Status                                                  | 137  |
| 13-2      | Operation After Release of HALT Mode                                        |      |

# LIST OF TABLES (2/2)

| Table No. | Title                                                  | Page |
|-----------|--------------------------------------------------------|------|
| 13-3      | STOP Mode Operating Status                             | 140  |
| 13-4      | Operation After Release of STOP Mode                   | 142  |
| 14-1      | Hardware Status After Reset                            | 145  |
| 15-1      | Differences Between Flash Memory and Mask ROM Versions | 146  |
| 15-2      | Communication Mode                                     | 147  |
| 15-3      | Functions of Flash Memory Programming                  | 148  |
| 15-4      | Example of Settings for PG-FP3                         | 149  |
| 17-1      | Operand Identifiers and Description Methods            | 151  |

#### CHAPTER 1 GENERAL

#### 1.1 Features

· ROM and RAM capacities

| ltem        | Program Memory |       | Data Memory         |                 |  |
|-------------|----------------|-------|---------------------|-----------------|--|
|             | (ROM)          |       | Internal High-Speed | LCD Display RAM |  |
| Part Number |                |       | RAM                 |                 |  |
| μPD789870   | ROM            | 4 KB  | 512 bytes           | 96 bytes        |  |
| μPD789871   |                | 8 KB  |                     |                 |  |
| μPD78F9872  | Flash memory   | 16 KB |                     |                 |  |

- Minimum instruction execution time can be changed from high-speed (0.4 μs: @ 5.0 MHz operation with main system clock) to ultra-low-speed (122 μs: @ 32.768 kHz operation with subsystem clock)
- I/O ports: 33
- Timer: 5 channels
- 8-bit remote control timer: 1 channel
- 8-bit timer: 2 channels
- Watch timer: 1 channel
- Watchdog timer: 1 channel
- Serial interface: 1 channel
- VFD controller/driver: Display output total 25
- Vectored interrupt sources: 12
- Power supply voltage: VDD = 2.7 to 5.5 V (in normal operation)
  - $V_{DD} = 4.5$  to 5.5 V (in VFD operation)
- Operating ambient temperature:  $T_{A}$  = -40 to  $+85^{\circ}C$

#### 1.2 Applications

Products with a front panel such as DVD, VCD, and S-VCD.

#### 1.3 Ordering Information

| Part Number           | Package                              | Internal ROM |
|-----------------------|--------------------------------------|--------------|
| μPD789870GB-×××-8ET   | 52-pin plastic LQFP (10 $\times$ 10) | Mask ROM     |
| μPD789871GB-×××-8ET   | 52-pin plastic LQFP (10 $\times$ 10) | Mask ROM     |
| $\mu$ PD78F9872GB-8ET | 52-pin plastic LQFP (10 $\times$ 10) | Flash memory |

**Remark** ××× indicates ROM code suffix.

#### 1.4 Pin Configuration (Top View)

 52-pin plastic LQFP (10 × 10) μPD789870GB-xxx-8ET μPD789871GB-xxx-8ET μPD78F9872GB-8ET



#### Caution Connect the IC (Internally Connected) pin directly to Vsso.

**Remark** The parenthesized values apply to µPD78F9872.

| FIP0 to FIP2 | 4: Fluorescent Indicator Panel | SI10:       | Serial Input                |
|--------------|--------------------------------|-------------|-----------------------------|
| IC:          | Internally Connected           | SO10:       | Serial Output               |
| INTP0, INTP  | 1: Interrupt from Peripherals  | TI:         | Remote Control Timer Input  |
| P00 to P07:  | Port 0                         | VDD0,VDD1 : | Power Supply                |
| P10 to P12:  | Port 1                         | VLOAD:      | Negative Power Supply       |
| P20 to P25:  | Port 2                         | VPP:        | Programming Power Supply    |
| P80 to P87:  | Port 8                         | Vsso:       | Ground                      |
| P90 to P97:  | Port 9                         | X1, X2:     | Crystal (Main System Clock) |
| RESET:       | Reset                          | XT1, XT2:   | Crystal (Subsystem Clock)   |
| SCK10:       | Serial Clock                   |             |                             |

#### 1.5 78K/0S Series Lineup

The products in the 78K/0S Series are listed below. The names enclosed in boxes are subseries names.



The major functional differences among the subseries are listed below.

|                     | Function   | ROM            |       |        |       |       | 8-Bit | 10-Bit | Serial               |     | VDD           |                                                 |
|---------------------|------------|----------------|-------|--------|-------|-------|-------|--------|----------------------|-----|---------------|-------------------------------------------------|
| Subseries N         | lame       | Capacity       | 8-Bit | 16-Bit | Watch | WDT   | A/D   | A/D    | Interface            | I/O | MIN.<br>Value | Remarks                                         |
| Small-scale         | μPD789046  | 16 K           | 1 ch  | 1 ch   | 1 ch  | 1 ch  | _     | _      | 1 ch (UART:          | 34  | 1.8 V         | _                                               |
| package             | μPD789026  | 4 K to 16 K    |       |        | _     |       |       |        | 1 ch)                |     |               |                                                 |
| general-<br>purpose | μPD789074  | 2 K to 8 K     |       |        |       |       |       |        |                      | 24  |               |                                                 |
| applications        | μPD789014  | 2 K to 4 K     | 2 ch  | _      |       |       |       |        |                      | 22  | 1             |                                                 |
| Small-scale         | μPD789177  | 16 K to 24 K   | 3 ch  | 1 ch   | 1 ch  |       | _     | 8 ch   | 1 ch (UART:          | 31  | ]             | -                                               |
| package             | μPD789167  |                |       |        |       |       | 8 ch  | _      | 1 ch)                |     |               |                                                 |
| general-<br>purpose | μPD789156  | 8 K to 16 K    | 1 ch  |        | _     |       | _     | 4 ch   |                      | 20  |               | On-chip                                         |
| applications        | μPD789146  |                |       |        |       |       | 4 ch  | -      |                      |     |               | EEPROM                                          |
| and A/D             | µPD789134A | 2 K to 8 K     |       |        |       |       | _     | 4 ch   |                      |     |               | RC-oscillation                                  |
| converter           | µPD789124A |                |       |        |       |       | 4 ch  | _      |                      |     |               | version                                         |
|                     | µPD789114A |                |       |        |       |       | _     | 4 ch   |                      |     |               | -                                               |
|                     | µPD789104A |                |       |        |       |       | 4 ch  | -      |                      |     |               |                                                 |
| Inverter<br>control | μPD789842  | 8 K to 16 K    | 3 ch  | Note   | 1 ch  | 1 ch  | 8 ch  | -      | 1 ch (UART:<br>1 ch) | 30  | 4.0 V         | -                                               |
| For LCD             | μPD789871  | 4 K to 8 K     | 3 ch  | _      | 1 ch  | 1 ch  | -     | -      | 1 ch                 | 33  | 2.7 V         | _                                               |
| driving             | µPD789417A | 12K to         | 3 ch  | 1 ch   | 1 ch  | 1 ch  | -     | 7 ch   | 1 ch (UART:          | 43  | 1.8 V         | _                                               |
|                     | μPD789407A | 24 K           |       |        |       |       | 7 ch  | -      | 1 ch)                |     |               |                                                 |
|                     | µPD789456  | 12K to         | 2 ch  |        |       |       | _     | 6 ch   |                      | 30  | 1             |                                                 |
|                     | µPD789446  | 16 K           |       |        |       |       | 6 ch  | -      |                      |     |               |                                                 |
|                     | µPD789436  |                |       |        |       |       | _     | 6 ch   |                      | 40  |               |                                                 |
|                     | μPD789426  |                |       |        |       |       | 6 ch  | -      |                      |     |               |                                                 |
|                     | μPD789316  | 8 K to 16 K    |       |        |       |       | _     |        | 2 ch (UART:<br>1 ch) | 23  | -             | RC-oscillation version                          |
|                     | µPD789306  |                |       |        |       |       |       |        |                      |     |               | _                                               |
| For Dot<br>LCD      | μPD789835  | 12K to<br>60 K | 6 ch  | -      | 1 ch  | 1 ch  | 3 ch  | -      | 1 ch (UART:<br>1 ch) | 28  | 1.8 V         | -                                               |
| driving             | µPD789830  | 24 K           | 1 ch  | 1 ch   |       |       | -     |        |                      | 30  | 2.7 V         |                                                 |
| ASSP                | μPD789467  | 4 K to 24 K    | 2 ch  | -      | 1 ch  | 1 ch  | 1 ch  | -      | -                    | 18  | 1.8 V         | On-chip LCD                                     |
|                     | μPD789327  |                |       |        |       |       | -     |        | 1 ch                 | 21  |               |                                                 |
|                     | μPD789800  | 8 K            |       |        | -     | a<br> |       |        | 2 ch (USB:<br>1 ch)  | 31  | 4.0 V         | -                                               |
|                     | μPD789840  |                |       |        |       |       | 4 ch  |        | 1 ch                 | 29  | 2.8 V         |                                                 |
|                     | μPD789861  | 4 K            |       |        |       |       | _     |        | -                    | 14  | 1.8 V         | RC-oscillation<br>version,<br>on-chip<br>EEPROM |
|                     | μPD789860  |                |       |        |       |       |       |        |                      |     |               | On-chip<br>EEPROM                               |

Note 10-bit timer: 1 channel

# 1.6 Block Diagram



Remarks 1. The internal ROM capacity varies depending on the product.

**2.** The parenthesized values apply to  $\mu$ PD78F9872.

An outline of the timer is shown below.

|                |                            | 8-Bit Remote<br>Control Timer | 8-Bit<br>Timer | Watch Timer                 | Watchdog<br>Timer           |
|----------------|----------------------------|-------------------------------|----------------|-----------------------------|-----------------------------|
| Operation mode | Interval timer             | _                             | 1 channel      | 1 channel <sup>Note 1</sup> | 1 channel <sup>Note 2</sup> |
| Function       | Pulse width<br>measurement | 1 input                       | _              | _                           | -                           |
|                | Interrupt<br>sources       | 3                             | 2              | 1                           | 1                           |

Notes 1. The watch timer can perform both watch timer and interval timer functions at the same time.

**2.** The watchdog timer has the watchdog timer and interval timer function. However, use the watchdog timer by selecting either the watchdog timer function or interval timer function.

#### 1.7 Overview of Functions

|                      | Item                    | μPD789870                                     | μPD789871                                            | μPD78F9872    |  |  |
|----------------------|-------------------------|-----------------------------------------------|------------------------------------------------------|---------------|--|--|
| Internal memory      | ROM                     | Mask ROM                                      |                                                      | Flash memory  |  |  |
|                      |                         | 4 KB                                          | 8 KB                                                 | 16 KB         |  |  |
|                      | High-speed RAM          | 512 bytes                                     |                                                      |               |  |  |
|                      | VFD display RAM         | 96 bytes                                      |                                                      |               |  |  |
| Minimum instruction  | execution time          | • 0.4 μs/1.6 μs (@ 5.0 MI                     | Hz operation with main                               | system clock) |  |  |
|                      |                         | •122 μs (@ 32.768 kHz d                       | peration with subsyste                               | m clock)      |  |  |
| General-purpose ree  | gisters                 | 8 bits $\times$ 8 registers                   |                                                      |               |  |  |
| Instruction set      |                         | 16-bit operations                             |                                                      |               |  |  |
|                      |                         | Bit manipulations (such                       | as set, reset, and test)                             | 1             |  |  |
| I/O ports            |                         | Total:                                        | 33                                                   |               |  |  |
|                      |                         | • CMOS I/O:                                   | 17                                                   |               |  |  |
|                      |                         | • P-ch open-drain I/O:                        | 8                                                    |               |  |  |
|                      |                         | • P-ch open-drain output:                     | 8                                                    |               |  |  |
| VFD controller/drive | r Display output total: | 25                                            |                                                      |               |  |  |
| Serial interfaces    |                         | 3-wire serial I/O:                            | 1 channel                                            |               |  |  |
| Timers               |                         | 8-bit remote control time                     | er: 1 channel                                        |               |  |  |
|                      |                         | • 8-bit timer:                                | 2 channels                                           |               |  |  |
|                      |                         | Watch timer:                                  | 1 channel                                            |               |  |  |
|                      |                         | Watchdog timer:                               | 1 channel                                            |               |  |  |
| Vectored interrupt   | Maskable                | Internal: 8, external: 4                      |                                                      |               |  |  |
| sources              | Non-maskable            | Internal: 1                                   |                                                      |               |  |  |
| Power supply voltag  | le                      | V <sub>DD</sub> = 2.7 to 5.5 V (in nor        | V <sub>DD</sub> = 2.7 to 5.5 V (in normal operation) |               |  |  |
|                      |                         | $V_{DD}$ = 4.5 to 5.5 V (in VFD operation)    |                                                      |               |  |  |
| Operating ambient t  | emperature              | $T_{A} = -40 \text{ to } +85^{\circ}\text{C}$ |                                                      |               |  |  |
| Package              |                         | 52-pin plastic LQFP ( $10 \times 10$ )        |                                                      |               |  |  |

# CHAPTER 2 PIN FUNCTIONS

# 2.1 List of Pin Functions

#### (1) Port pins

| Pin Name   | I/O    | Function                                                                                                                                                                                                                                                                                           | After Reset | Alternate Function |
|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| P00 to P07 | Ι/Ο    | Port 0.<br>8-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>When used as an input port, an on-chip pull-up<br>resistor can be specified by means of pull-up resistor<br>option register 0 (PU0).                                                                                | Input       | _                  |
| P10 to P12 | Ι/Ο    | Port 1.<br>3-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>When used as an input port, an on-chip pull-up<br>resistor can be specified by means of pull-up resistor<br>option register 0 (PU0).                                                                                | Input       | _                  |
| P20        | I/O    | Port 2.                                                                                                                                                                                                                                                                                            | Input       | SCK10              |
| P21        |        | 6-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>When used as an input port, an on-chip pull-up<br>resistor can be specified by means of pull-up resistor<br>option register B2 (PUB2).                                                                                         |             | SO10               |
| P22        | -      |                                                                                                                                                                                                                                                                                                    |             | SI10               |
| P23        |        |                                                                                                                                                                                                                                                                                                    |             | INTP0              |
| P24        |        |                                                                                                                                                                                                                                                                                                    |             | INTP1              |
| P25        |        |                                                                                                                                                                                                                                                                                                    |             | ТІ                 |
| P80 to P87 | Ι/Ο    | <ul> <li>Port 8.</li> <li>P-ch open-drain 8-bit high-tolerance I/O port.</li> <li>For mask ROM versions, use of a pull-down resistor for VLOAD can be specified in 1-bit units by a mask option (when used as a general-purpose I/O port, the pull-down resistor is connected to Vsso).</li> </ul> | Output      | FIP24 to FIP17     |
| P90 to P97 | Output | Port 9<br>P-ch open-drain 8-bit high-tolerance output port.<br>Mask ROM versions include an on-chip pull-down<br>resistor (connected to VLOAD).                                                                                                                                                    | Output      | FIP16 to FIP9      |

# (2) Non-port pins

| Pin Name                       | I/O    | Function                                                                                                                                                    | After Reset | Alternate Function |
|--------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| INTP0                          | Input  | External interrupt input for which the valid edge (rising edge,                                                                                             | Input       | P23                |
| INTP1                          |        | falling edge, or both rising and falling edges) can be specified                                                                                            |             | P24                |
| SI10                           | Input  | Serial interface serial data input                                                                                                                          | Input       | P22                |
| SO10                           | Output | Serial interface serial data output                                                                                                                         | Input       | P21                |
| SCK10                          | I/O    | Serial interface serial clock input/output                                                                                                                  | Input       | P20                |
| ті                             | Input  | Timer input to 8-bit remote control timer                                                                                                                   | Input       | P25                |
| FIP0 to FIP8                   | Output | VFD controller/driver high-tolerance high current                                                                                                           | Output      | _                  |
| FIP9 to FIP16                  |        | output                                                                                                                                                      |             | P97 to P90         |
| FIP17 to FIP24 <sup>Note</sup> |        |                                                                                                                                                             |             | P87 to P80         |
| X1                             | Input  | Connecting crystal resonator for main system clock                                                                                                          | _           |                    |
| X2                             | _      | oscillation                                                                                                                                                 | _           | _                  |
| XT1                            | Input  | Connecting crystal resonator for Subsystem clock                                                                                                            | _           | _                  |
| XT2                            | _      | oscillation                                                                                                                                                 | _           | —                  |
| VLOAD                          | _      | Connecting pull-down resistor of VFD controller/driver                                                                                                      |             | —                  |
| VDD0                           | _      | Positive power supply for ports                                                                                                                             | _           | _                  |
| VDD1                           | _      | Positive power supply for VFD controller/driver                                                                                                             | _           | _                  |
| Vsso                           | _      | Ground potential                                                                                                                                            | _           | _                  |
| RESET                          | Input  | System reset input                                                                                                                                          | Input       | _                  |
| IC                             |        | Internally connected. Connect directly to Vsso.                                                                                                             | _           | —                  |
| Vpp                            | —      | Sets flash memory programming mode. Applies high voltage when a program is written or verified. Connect directly to $V_{\rm SS0}$ in normal operation mode. | _           | _                  |

Note Pins set as P-ch open-drain I/O port by a mask option cannot be used as VFD controller/driver.

#### 2.2 Description of Pin Functions

#### 2.2.1 P00 to P07 (Port 0)

These pins constitute an 8-bit I/O port and can be set in input or output port mode in 1-bit units by using port mode register 0 (PM0). When used as an input port, use of an on-chip pull-up resistor can be specified by pull-up resistor option register 0 (PU0) in port units.

#### 2.2.2 P10 to P12 (Port 1)

These pins constitute a 3-bit I/O port and can be set in input or output port mode in 1-bit units by port mode register 1 (PM1). When used as an input port, use of an on-chip pull-up resistor can be specified by pull-up resistor option register 0 (PU0) in port units.

#### 2.2.3 P20 to P25 (Port 2)

These pins constitute a 6-bit I/O port. In addition, these pins enable timer input serial interface data I/O, and external interrupt input.

Port 2 can be specified in the following operation modes in 1-bit units.

#### (1) Port mode

In this mode, port 2 functions as a 6-bit I/O port. Port 2 can be set in the input or output mode in 1-bit units by port mode register 2 (PM2). When used as an input port, use of an on-chip pull-up resist can be specified by pull-up resistor option register B2 (PUB2) in 1-bit units.

#### (2) Control mode

In this mode, P20 to P25 function as the timer input, serial interface data I/O, and external interrupt input.

#### (a) TI

This is the timer input pin of 8-bit remote control timer.

#### (b) SI10, SO10

These are the serial data I/O pins of the serial interface.

#### (c) <u>SCK10</u>

This is the serial clock I/O pin of the serial interface.

#### (d) INTP0, INTP1

These are the external interrupt input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified.

#### 2.2.4 P80 to P87 (Port 8)

These pins constitute an 8-bit P-ch open-drain I/O port. In addition, they also function as VFD controller/driver outputs. Port 8 can be specified in the following operation mode in 1-bit units.

#### (1) Port mode

In this mode, port 8 functions as an 8-bit P-ch open-drain I/O Port. Port 8 can be set in the input or output port mode in 1-bit units by port mode register 8 (PM8).

#### (2) Control mode

In this mode, these pins function as VFD controller/driver outputs (FIP17 to FIP24). For mask ROM versions, use of a pull-down resistor for VLOAD can be specified by a mask option.

#### 2.2.5 P90 to P97 (Port 9)

These pins constitute an 8-bit P-ch open-drain I/O port. In addition, they also function as VFD controller/driver outputs. Port 9 can be specified in the following operation modes in 1-bit units.

#### (1) Port mode

In this mode, port 9 functions as a P-ch open-drain I/O port. Port 9 can be set in the input or output port mode in 1-bit units by port mode register 9 (PM9).

#### (2) Control mode

In this mode, these pins function as VFD controller/driver outputs (FIP9 to FIP16). Mask ROM versions include an on-chip pull-down resistor (connected to VLOAD).

#### 2.2.6 FIP0 to FIP8

These pins are output pins for the VFD controller/driver.

#### 2.2.7 **RESET**

This pin inputs an active-low system reset signal.

#### 2.2.8 X1, X2

These pins are used to connect a crystal resonator for main system clock oscillation.

#### 2.2.9 XT1, XT2

These pins are used to connect a crystal resonator for subsystem clock oscillation.

#### 2.2.10 VDD0

This is the positive power supply pin.

#### 2.2.11 VDD1

This is the positive power supply pin for VFD controller/driver.

#### 2.2.12 VLOAD

This pin is used to connect a pull-down resistor of VFD controller/driver.

#### 2.2.13 Vsso

This is the ground pin.

#### 2.2.14 VPP (µPD78F9872 only)

A high voltage should be applied to this pin when the flash memory programming mode is set and when the program is written or verified.

Directly connect this pin to Vsso in the normal operation mode.

#### 2.2.15 IC (mask ROM version only)

The IC (Internally Connected) pin is used to set the  $\mu$ PD789870 and  $\mu$ PD789871 in the test mode before shipment. In the normal operation mode, directly connect this pin to the Vsso pin with as short a wiring length as possible.

If a potential difference is generated between the IC pin and V<sub>SS0</sub> pin due to a long wiring length, or an external noise superimposed on the IC pin, the user program may not run correctly.





#### 2.3 Pin I/O Circuits and Recommended Connection of Unused Pins

The I/O circuit type for each pin and recommended connection of unused pins are shown in Table 2-1. For the input/output circuit configuration of each type, see Figure 2-1.

| Pin Name                                         | I/O Circuit Type | I/O    | Recommended Connection of Unused Pins                        |
|--------------------------------------------------|------------------|--------|--------------------------------------------------------------|
| P00 to P07                                       | 5-H              | I/O    | Input: Independently connect to VDD0 or VSS0 via a resistor. |
| P10 to P12                                       | -                |        | Output: Leave open.                                          |
| P20/SCK10                                        | 8-C              |        |                                                              |
| P21/SO10                                         | 5-H              |        |                                                              |
| P22/SI10                                         | 8-C              |        |                                                              |
| P23/INTP0                                        | -                |        |                                                              |
| P24/INTP1                                        |                  |        |                                                              |
| P25/TI                                           | -                |        |                                                              |
| FIP0 to FIP8                                     | 14-F             | Output | Leave open.                                                  |
| FIP9/P97 to FIP16/P90                            |                  |        |                                                              |
| FIP17/P87 to FIP24/P80<br>(Mask ROM version)     | 15-G             | I/O    |                                                              |
| FIP17/P87 to FIP24/P80<br>(Flash memory version) | 15-H             |        |                                                              |
| RESET                                            | 2                | Input  |                                                              |
| IC                                               | _                | _      | Connect directly to Vsso.                                    |
| Vpp                                              | _                | _      |                                                              |

#### Table 2-1. Types of Pin I/O Circuits





#### CHAPTER 3 CPU ARCHITECTURE

#### 3.1 Memory Space

The  $\mu$ PD789871 Subseries can access 64 KB of memory space. Figures 3-1 to 3-3 show the memory maps.



Figure 3-1. Memory Map ( $\mu$ PD789870)



Figure 3-2. Memory Map (µPD789871)



#### **Figure 3-3. Memory Map (***µ***PD78F9872)**

#### 3.1.1 Internal program memory space

The internal program memory space stores programs and table data. This space is usually addressed by the program counter (PC).

The  $\mu$ PD789871 Subseries provides the following internal ROMs (or flash memory) containing the following capacities.

| Part Number | Internal ROM |                        |  |
|-------------|--------------|------------------------|--|
|             | Structure    | Capacity               |  |
| μPD789870   | Mask ROM     | $4,096 \times 8$ bits  |  |
| μPD789871   |              | $8,192 \times 8$ bits  |  |
| μPD78F9872  | Flash memory | 16,384 $\times$ 8 bits |  |

#### Table 3-1. Internal ROM Capacity

The following areas are allocated to the internal program memory space:

#### (1) Vector table area

A 28-byte area of addresses 0000H to 001BH is reserved as a vector table area. This area stores program start addresses to be used when branching by the  $\overrightarrow{\text{RESET}}$  input or an interrupt request generation. Of a 16-bit program address, the lower 8 bits are stored in an even address, and the higher 8 bits are stored in an odd address.

#### Table 3-2. Vector Table

| Vector Table Address | Interrupt Request | Vector Table Address | Interrupt Request |
|----------------------|-------------------|----------------------|-------------------|
| 0000H                | RESET input       | 0010H                | INTKS             |
| 0004H                | INTWDT            | 0012H                | INTCSI10          |
| 0006H                | INTP0             | 0014H                | INTTM80           |
| 0008H                | INTP1             | 0016H                | INTTM81           |
| 000AH                | INTTM50           | 0018H                | INTWT             |
| 000CH                | INTTM51           | 001AH                | ΙΝΤΨΤΙ            |
| 000EH                | INTTM52           |                      |                   |

#### (2) CALLT instruction table area

In a 64-byte area of addresses 0040H to 007FH, the subroutine entry address of a 1-byte call instruction (CALLT) can be stored.

#### 3.1.2 Internal data memory (internal high-speed RAM) space

The  $\mu$ PD789871 Subseries provides following internal RAMs.

# (1) Internal high-speed RAM

An Internal high-speed RAM is incorporated in the area of FD00H to FEFFH. This RAM can also be used as a stack.

#### (2) VFD display RAM

A VFD display RAM is allocated to the area of FA00H to FA5FH (96 bytes). This RAM can also be used as an ordinary RAM.

#### 3.1.3 Special function register (SFR) area

Special function registers (SFRs) of on-chip peripheral hardware are allocated to the area of FF00H to FFFFH (refer to **Table 3-3**).

#### 3.1.4 Data memory addressing

The  $\mu$ PD789871 Subseries provides a variety of addressing modes which take account of memory manipulability, etc. Especially at addresses corresponding to data memory area (FE00H to FEFFH), particular addressing modes are possible to meet the functions of the special function registers (SFRs) and general-purpose registers. Figures 3-4 to 3-6 show the data memory addressing modes.



#### Figure 3-4. Data Memory Addressing (µPD789870)

| FFFFH          |                                                       | ↓<br>                      | <b>A</b>                     |
|----------------|-------------------------------------------------------|----------------------------|------------------------------|
|                | Special function registers (SFRs) $256 \times 8$ bits | SFR addressing             |                              |
| FF20H<br>FF1FH |                                                       |                            |                              |
| FF00H          |                                                       |                            |                              |
| FEFFH          |                                                       |                            |                              |
|                | Internal high-speed RAM $512 \times 8$ bits           | Short direct<br>addressing |                              |
| FE20H<br>FE1FH |                                                       | ·                          |                              |
| FD00H<br>FCFFH |                                                       |                            | Direct addressing            |
| FA60H          | Reserved                                              |                            | Register indirect addressing |
| FA5FH          |                                                       |                            | Based addressing             |
|                | VFD display RAM<br>96 × 8 bits                        |                            |                              |
| FA00H<br>F9FFH |                                                       |                            |                              |
|                | Reserved                                              |                            |                              |
| 2000H<br>1FFFH |                                                       |                            |                              |
|                | Internal ROM $8,192 \times 8$ bits                    |                            |                              |
| 0000н          |                                                       |                            | •                            |

# Figure 3-5. Data Memory Addressing (µPD789871)



Figure 3-6. Data Memory Addressing (µPD78F9872)

# 3.2 Processor Registers

The  $\mu$ PD789871 Subseries provides the following on-chip processor registers:

#### 3.2.1 Control registers

The control registers contain special functions to control the program sequence statuses and stack memory. The program counter, program status word, and stack pointer are control registers.

#### (1) Program counter (PC)

The program counter is a 16-bit register which holds the address information of the next program to be executed.

In normal operation, the PC is automatically incremented according to the number of bytes of the instruction to be fetched. When a branch instruction is executed, immediate data or register contents is set.

RESET input sets the reset vector table values at addresses 0000H and 0001H to the program counter.

#### Figure 3-7. Program Counter Configuration

|    | 15   |      |      |      |      |      |     |     |     |     |     |     |     |     |     | 0   |
|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| PC | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 |

#### (2) Program status word (PSW)

The program status word is an 8-bit register consisting of various flags to be set/reset by instruction execution. Program status word contents are automatically stacked upon interrupt request generation or PUSH PSW instruction execution and are automatically restored upon execution of the RETI and POP PSW instructions. RESET input sets the PSW to 02H.

#### Figure 3-8. Program Status Word Configuration



# (a) Interrupt enable flag (IE)

This flag controls interrupt request acknowledge operations of CPU.

When IE = 0, the IE is set to interrupt disabled (DI) status. All interrupt requests except non-maskable interrupt are disabled.

When IE = 1, the IE is set to interrupt enabled (EI) status and interrupt request acknowledgement is controlled with an interrupt mask flag for various interrupt sources.

This flag is reset (0) upon DI instruction execution or interrupt acknowledgment and is set (1) upon EI instruction execution.

# (b) Zero flag (Z)

When the operation result is zero, this flag is set (1). It is reset (0) in all other cases.

#### (c) Auxiliary carry flag (AC)

If the operation result has a carry from bit 3 or a borrow at bit 3, this flag is set to (1). It is reset (0) in all other cases.

#### (d) Carry flag (CY)

This flag stores overflow and underflow upon add/subtract instruction execution. It stores the shift-out value upon rotate instruction execution and functions as a bit accumulator during bit manipulation instruction execution.

#### (3) Stack pointer (SP)

This is a 16-bit register to hold the start address of the memory stack area. Only the internal high-speed RAM area can be set as the stack area.

#### Figure 3-9. Stack Pointer Configuration



The SP is decremented ahead of write (save) to the stack memory and is incremented after read (restore) from the stack memory.

Each stack operation saves/restores data as shown in Figures 3-10 and 3-11.

# Caution Since **RESET** input makes the SP contents undefined, be sure to initialize the SP before instruction execution.





Figure 3-11. Data to Be Restored from Stack Memory



#### 3.2.2 General-purpose registers

The general-purpose registers consist of eight 8-bit registers (X, A, C, B, E, D, L, and H).

Each register can be used as an 8-bit register, and in addition, two 8-bit registers in pairs can be used as a 16bit register (AX, BC, DE, and HL).

They can be described in terms of functional names (X, A, C, B, E, D, L, H, AX, BC, DE, and HL) and absolute names (R0 to R7 and RP0 to RP3).

#### Figure 3-12. General-Purpose Register Configuration

# (a) Absolute names

| 16-bit processing | 16-bit processing |     |  |  |  |  |  |
|-------------------|-------------------|-----|--|--|--|--|--|
| RP3               |                   | R7  |  |  |  |  |  |
| пго               |                   | R6  |  |  |  |  |  |
| RP2               |                   | R5  |  |  |  |  |  |
|                   |                   | R4  |  |  |  |  |  |
| RP1               |                   | R3  |  |  |  |  |  |
|                   |                   | R2  |  |  |  |  |  |
| RP0               |                   | R1  |  |  |  |  |  |
|                   |                   | R0  |  |  |  |  |  |
| 15 0              | )                 | 7 0 |  |  |  |  |  |

#### (b) Functional names

| 16-bit processing |   | 8-bit processing |
|-------------------|---|------------------|
| HL                |   | н                |
|                   |   | L                |
| DE                |   | D                |
| DE                |   | E                |
| BC                |   | В                |
| ВС                |   | С                |
|                   |   | A                |
| AX                |   | х                |
| 15 (              | ) | 7 0              |

#### 3.2.3 Special function registers (SFRs)

Unlike general-purpose registers, special function registers have their own functions and are allocated to the 256byte area FF00H to FFFFH.

Special function registers can be manipulated, like general-purpose registers, with operation, transfer, and bit manipulation instructions. The bit units in which one register can be manipulated (1, 8, and 16) differ depending on the special function register type.

Each bit unit for manipulation can be specified as follows.

# • 1-bit manipulation

A symbol reserved by assembler is described as the operand (sfr.bit) of a 1-bit manipulation instruction. This manipulation can also be specified with an address.

8-bit manipulation

A symbol reserved by assembler is described as the operand (sfr) of an 8-bit manipulation instruction. This manipulation can also be specified with an address.

• 16-bit manipulation

A symbol reserved by assembler is described as the operand of a 16-bit manipulation instruction. When specifying an address, describe an even address.

Table 3-3 lists the special function registers. The meanings of the symbols in this table are as follows:

Symbol

Indicates the addresses of the implemented special function registers. The symbols shown in this column are the reserved words of the assembler, and have already been defined in the header file called "sfrbit.h" of the C compiler. Therefore, these symbols can be used as instruction operands if assembler or integrated debugger is used.

#### • R/W

Indicates whether the special function register in question can be read or written.

- R/W: Read/write
- R: Read only
- W: Write only
- Bit units for manipulation

Indicates the bit units (1, 8, and 16) in which the special function register in question can be manipulated.

After reset

Indicates the status of the special function register when the RESET signal is input.

| Address | Special Function Register (SFR) Name            | Symbol | R/W | Bit Unit     | s for Mani   | pulation | After Reset |
|---------|-------------------------------------------------|--------|-----|--------------|--------------|----------|-------------|
|         |                                                 |        |     | 1 Bit        | 8 Bits       | 16 Bits  |             |
| FF00H   | Port 0                                          | P0     | R/W | $\checkmark$ | $\checkmark$ | —        | 00H         |
| FF01H   | Port 1                                          | P1     |     | V            | $\checkmark$ | _        |             |
| FF02H   | Port 2                                          | P2     |     | V            | $\checkmark$ |          |             |
| FF08H   | Port 8                                          | P8     |     | V            | $\checkmark$ | _        |             |
| FF09H   | Port 9                                          | P9     |     | $\checkmark$ | $\checkmark$ | —        |             |
| FF20H   | Port mode register 0                            | PM0    |     | V            | V            |          | FFH         |
| FF21H   | Port mode register 1                            | PM1    |     | V            | $\checkmark$ |          |             |
| FF22H   | Port mode register 2                            | PM2    |     | V            | $\checkmark$ |          |             |
| FF32H   | Pull-up register option register B2             | PUB2   |     | V            | $\checkmark$ | _        | 00H         |
| FF42H   | Watchdog time clock select register             | WDCS   |     | _            | $\checkmark$ | _        |             |
| FF4AH   | Watch time mode control register                | WTM    |     | V            | V            | _        |             |
| FF50H   | 8-bit compare register 80                       | CR80   | w   | _            | V            | _        | Undefined   |
| FF51H   | 8-bit timer counter 80                          | TM80   | R   | _            | V            |          | 00H         |
| FF53H   | 8-bit timer mode control register 80            | TMC80  | R/W | V            | V            | _        |             |
| FF54H   | 8-bit compare register 81                       | CR81   | w   | _            | $\checkmark$ | _        | Undefined   |
| FF55H   | 8-bit timer counter 81                          | TM81   | R   | _            | V            | _        | 00H         |
| FF57H   | 8-bit timer mode control register 81            | TMC81  | R/W | 1            | V            | _        |             |
| FF58H   | Remote control timer control register 50        | TMC50  |     | V            | $\checkmark$ | _        |             |
| FF5AH   | Remote control timer capture register 50        | CP50   | R   | _            | V            | _        |             |
| FF5BH   | Remote control timer capture register 51        | CP51   | 1   |              | V            | _        |             |
| FF72H   | Serial operation mode register 11               | CSIM10 | R/W | V            | V            |          |             |
| FF74H   | Transmit/receive shift register 10              | SIO10  |     | _            | V            | _        | Undefined   |
| FFA0H   | Display mode register 0                         | DSPM0  |     | V            | V            | _        | 10H         |
| FFA1H   | Display mode register 1                         | DSPM1  |     | V            | V            | _        | 01H         |
| FFA2H   | Display mode register 2                         | DSPM2  |     | √            | V            | _        | 00H         |
| FFE0H   | Interrupt request flag register 0               | IF0    |     | V            | V            | —        |             |
| FFE1H   | Interrupt request flag register 1               | IF1    |     | V            | V            | _        |             |
| FFE4H   | Interrupt mask flag register 0                  | MK0    |     | V            | $\checkmark$ | _        | FFH         |
| FFE5H   | Interrupt mask flag register 1                  | MK1    |     | V            | $\checkmark$ | —        |             |
| FFECH   | External interrupt mode register 0              | INTM0  |     | _            | $\checkmark$ | _        | 00H         |
| FFF0H   | Suboscillation mode register                    | SCKM   | 1   | √            | V            | _        | •           |
| FFF2H   | Subclock control register                       | CSS    | 1   | √            | $\checkmark$ | _        |             |
| FFF7H   | Pull-up register option register 0              | PU0    | 1   | 1            | V            | -        |             |
| FFF9H   | Watchdog timer mode register                    | WDTM   | 1   | V            | V            | _        |             |
| FFFAH   | Oscillation stabilization timer select register | OSTS   | 1   | _            | V            | _        | 04H         |
| FFFBH   | Processor clock control register                | PCC    | 1   | V            | $\checkmark$ | _        | 02H         |

# Table 3-3. Special Function Register List

#### 3.3 Instruction Address Addressing

An instruction address is determined by the program counter (PC) contents. The PC contents are normally incremented (+1 for each byte) automatically according to the number of bytes of an instruction to be fetched each time another instruction is executed. When a branch instruction is executed, the branch destination information is set to the PC and branched by the following addressing (For details of each instruction, refer to **78K/0S Series User's Manual Instruction (U11047E)**).

#### 3.3.1 Relative addressing

#### [Function]

The value obtained by adding 8-bit immediate data (displacement value: jdisp8) of an instruction code to the start address of the following instruction is transferred to the program counter (PC) and branched. The displacement value is treated as signed two's complement data (-128 to +127) and bit 7 becomes a sign bit. In other words, the range of branch in relative addressing is between -128 and +127 of the start address of the following instruction.

This function is carried out when the "BR \$addr16" instruction or a conditional branch instruction is executed.

# [Illustration]



When S = 0,  $\alpha$  indicates all bits "0". When S = 1,  $\alpha$  indicates all bits "1".

#### 3.3.2 Immediate addressing

### [Function]

Immediate data in the instruction word is transferred to the program counter (PC) and branched. This function is carried out when the "CALL laddr16 and BR laddr16" instructions are executed. CALL laddr16 and BR laddr16 instructions can branch to all the memory spaces.

# [Illustration]

In case of CALL laddr16, BR laddr16 instruction



#### 3.3.3 Table indirect addressing

#### [Function]

Table contents (branch destination address) of the particular location to be addressed by the lower 5-bit immediate data of an instruction code from bit 1 to bit 5 are transferred to the program counter (PC) and branched.

Table indirect addressing is carried out when the CALLT [addr5] instruction is executed. This instruction can refer to the address stored in the memory table 40H to 7FH and branch to all the memory spaces.

# [Illustration]



#### 3.3.4 Register addressing

# [Function]

Register pair (AX) contents to be specified with an instruction word are transferred to the program counter (PC) and branched.

This function is carried out when the "BR AX" instruction is executed.

#### [Illustration]



# 3.4 Operand Address Addressing

The following various methods are available to specify the register and memory (addressing) which undergo manipulation during instruction execution.

#### 3.4.1 Direct addressing

#### [Function]

The memory indicated by immediate data in an instruction word is directly addressed.

# [Operand format]

| Identifier | Description                    |
|------------|--------------------------------|
| addr16     | Label or 16-bit immediate data |

#### [Description example]

MOV A, !FE00H; When setting !addr16 to FE00H



# [Illustration]



#### 3.4.2 Short direct addressing

# [Function]

The memory to be manipulated in the fixed space is directly addressed with 8-bit data in an instruction word. The fixed space where this addressing is applied to is the 256-byte space FE20H to FF1FH. An internal high-speed RAM and a special function register (SFR) are mapped at FE20H to FEFFH and FF00H to FF1FH, respectively.

The SFR area (FF00H to FF1FH) where short direct addressing is applied is a part of all SFR areas. In this area, ports which are frequently accessed in a program and a compare register of the timer/event counter are mapped, and these SFRs can be manipulated with a small number of bytes and clocks.

When 8-bit immediate data is at 20H to FFH, bit 8 of an effective address is set to 0. When it is at 00H to 1FH, bit 8 is set to 1. Refer to [Illustration].

#### [Operand format]

| Identifier | Description                                                |  |  |  |  |  |  |
|------------|------------------------------------------------------------|--|--|--|--|--|--|
| saddr      | Label or FE20H to FF1FH immediate data                     |  |  |  |  |  |  |
| saddrp     | Label or FE20H to FF1FH immediate data (even address only) |  |  |  |  |  |  |

#### [Description example]

MOV FE90H, #50H; When setting saddr to FE90H and the immediate data to 50H



# [Illustration]



When 8-bit immediate data is 20H to FFH,  $\alpha = 0$ . When 8-bit immediate data is 00H to 1FH,  $\alpha = 1$ .

# 3.4.3 Special function register (SFR) addressing

# [Function]

Memory-mapped special function registers (SFRs) are addressed with 8-bit immediate data in an instruction word.

This addressing is applied to the 240-byte spaces FF00H to FFCFH and FFE0H to FFFFH. However, SFRs mapped at FF00H to FF1FH can be accessed with short direct addressing.

# [Operand format]

| Identifier | Description                    |
|------------|--------------------------------|
| sfr        | Special function register name |

# [Description example]

MOV PM0, A; When selecting PM0 for sfr



# [Illustration]



#### 3.4.4 Register addressing

#### [Function]

General-purpose registers are accessed as operands. The general-purpose register to be accessed is specified with the register specify code and functional name in the instruction code.

Register addressing is carried out when an instruction with the following operand format is executed. When an 8-bit register is specified, one of the eight registers is specified with 3 bits in the instruction code.

#### [Operand format]

| Identifier | Description            |
|------------|------------------------|
| r          | X, A, C, B, E, D, L, H |
| rp         | AX, BC, DE, HL         |

'r' and 'rp' can be described with absolute names (R0 to R7 and RP0 to RP3) as well as function names (X, A, C, B, E, D, L, H, AX, BC, DE, and HL).

# [Description example]

MOV A, C; When selecting the C register for r



INCW DE; When selecting the DE register pair for rp



#### 3.4.5 Register indirect addressing

### [Function]

The memory is addressed with the contents of the register pair specified as an operand. The register pair to be accessed is specified with the register pair specify code in the instruction code. This addressing can be carried out for all the memory spaces.

# [Operand format]



# [Description example]

MOV A, [DE]; When selecting register pair [DE]

Instruction code 0 0 1 0 1 0 1 1

# [Illustration]



#### 3.4.6 Based addressing

#### [Function]

8-bit immediate data is added to the contents of the base register, that is, the HL register pair, and the sum is used to address the memory. Addition is performed by expanding the offset data as a positive number to 16 bits. A carry from the 16th bit is ignored. This addressing can be carried out for all the memory spaces.

#### [Operand format]

| Identifier | Description |
|------------|-------------|
| —          | [HL+byte]   |

#### [Description example]

MOV A, [HL+10H]; When setting byte to 10H

| Instruction code | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |
|------------------|---|---|---|---|---|---|---|---|
|                  |   |   |   |   |   |   |   | 0 |
|                  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |

#### 3.4.7 Stack addressing

#### [Function]

The stack area is indirectly addressed with the stack pointer (SP) contents.

This addressing method is automatically employed when the PUSH, POP, subroutine call, and RETURN instructions are executed or the register is saved/reset upon generation of an interrupt request. Stack addressing enables to address the internal high-speed RAM area only.

# [Description example]

In the case of PUSH DE

| Instruction code | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
|------------------|---|---|---|---|---|---|---|---|

# **CHAPTER 4** PORT FUNCTIONS

# 4.1 Functions of Ports

The  $\mu$ PD789871 Subseries provides the ports shown in Figure 4-1, enabling various methods of control. Numerous other functions are provided that can be used in addition to the digital I/O port function. For more information on these additional functions, refer to **CHAPTER 2 PIN FUNCTIONS**.



Figure 4-1. Port Types

| Table | 4-1. | Port | Functions |
|-------|------|------|-----------|
|       |      |      |           |

| Pin Name   | I/O    | Function                                                                                                                                                                                                                                                                                             | After Reset | Alternate Function |
|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| P00 to P07 | 1/O    | Port 0.<br>8-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>When used as an input port, an on-chip pull-up<br>resistor can be specified by means of pull-up resistor<br>option register 0 (PU0).                                                                                  | Input       | _                  |
| P10 to P12 | 1/0    | Port 1.<br>3-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>When used as an input port, an on-chip pull-up<br>resistor can be specified by means of pull-up resistor<br>option register 0 (PU0).                                                                                  | Input       | _                  |
| P20        | I/O    | Port 2.                                                                                                                                                                                                                                                                                              | Input       | SCK10              |
| P21        |        | 6-bit I/O port.                                                                                                                                                                                                                                                                                      |             | SO10               |
| P22        |        | Input/output can be specified in 1-bit units.<br>When used as an input port, an on-chip pull-up                                                                                                                                                                                                      |             | SI10               |
| P23        |        | resistor can be specified by means of pull-up resistor                                                                                                                                                                                                                                               |             | INTP0              |
| P24        |        | option register B2 (PUB2).                                                                                                                                                                                                                                                                           |             | INTP1              |
| P25        |        |                                                                                                                                                                                                                                                                                                      |             | TI                 |
| P80 to P87 | 1/0    | Port 8.<br>P-ch open-drain 8-bit high-tolerance I/O port.<br>For mask ROM versions, use of a pull-down resistor<br>for V <sub>LOAD</sub> can be specified in 1-bit units by a mask<br>option (when used as a general-purpose I/O port, the<br>pull-down resistor is connected to V <sub>SS0</sub> ). | Output      | FIP24 to FIP17     |
| P90 to P97 | Output | Port 9<br>P-ch open-drain 8-bit high-tolerance output port.<br>Mask ROM versions include an on-chip pull-down<br>resistor (connected to VLOAD).                                                                                                                                                      | Output      | FIP16 to FIP9      |

# 4.2 Port Configuration

A port consists of the following hardware.

| Parameter          | Configuration                                                                                                                   |  |  |  |  |  |  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Control register   | Port mode register (PMm: m = 0 to 2)<br>Pull-up resistor option register 0 (PU0)<br>Pull-up option register B2 (PUB2)           |  |  |  |  |  |  |
| Port               | Total:     33       CMOS I/O:     17       P-ch open-drain I/O:     8       P-ch open-drain output:     8                       |  |  |  |  |  |  |
| Pull-up resistor   | 17 (software control)                                                                                                           |  |  |  |  |  |  |
| Pull-down resistor | <ul> <li>Mask ROM versions: 16 (8 of these can be specified by the mask option)</li> <li>Flash memory versions: None</li> </ul> |  |  |  |  |  |  |

#### Table 4-2. Configuration of Port

# 4.2.1 Port 0

This is a 8-bit I/O port with output latches. Port 0 can be specified as input or output mode in 1-bit units by using port mode register 0 (PM0). When pins P00 to P07 are used as input port pins, on-chip pull-up resistors can be connected in 8-bit units by using pull-up resistor option register 0 (PU0).

RESET input sets port 0 to input mode.

Figure 4-2 shows the block diagram of port 0.





- PU0: Pull-up resistor option register 0
- PM: Port mode register
- RD: Port 0 read signal
- WR: Port 0 write signal

#### 4.2.2 Port 1

This is a 3-bit I/O port with output latches. Port 1 can be specified as input or output mode in 1-bit units by using port mode register 1 (PM1). When pins P10 to P12 are used as input port pins, on-chip pull-up resistors can be connected in 3-bit units by using pull-up resistor option register 0 (PU0).

RESET input sets port 1 to input mode.

Figure 4-3 shows the block diagram of port 1.





- PU0: Pull-up resistor option register 0
- PM: Port mode register
- RD: Port 1 read signal
- WR: Port 1 write signal

# 4.2.3 Port 2

This is a 6-bit I/O port with output latches. Port 2 can be specified as input or output mode in 1-bit units by using port mode register 2 (PM2). Use of on-chip pull-up resistors can be specified for pins P20 to P25 in 1-bit units by using pull-up resistor option register B2 (PUB2).

The port is also used as a serial interface I/O, remote control timer input, and external interrupt input.

RESET input sets port 2 to input mode.

Figures 4-4 to 4-6 show block diagrams of port 2.

# Caution When using the pins of port 2 as the serial interface, the I/O or output latch must be set according to the function to be used. For how to set the latches, see Table 10-2 Serial Interface 10 Operating Mode Settings.



Figure 4-4. Block Diagram of P20

- PUB2: Pull-up resistor option register B2
- PM: Port mode register
- RD: Port 2 read signal
- WR: Port 2 write signal

Figure 4-5. Block Diagram of P21



- PUB2: Pull-up resistor option register B2
- PM: Port mode register
- RD: Port 2 read signal
- WR: Port 2 write signal

Figure 4-6. Block Diagram of P22 to P25



- PUB2: Pull-up resistor option register B2
- PM: Port mode register
- RD: Port 2 read signal
- WR: Port 2 write signal

#### 4.2.4 Port 8

This is an 8-bit P-ch open-drain I/O port with output latches. For mask ROM versions, use of a pull-down resistor for VLOAD can be specified by a mask option.

RESET input sets port 8 to input mode.

Figures 4-7 and 4-8 show block diagrams of port 8.





| PM: Port mode register | ode register |
|------------------------|--------------|
|------------------------|--------------|

RD: Port 8 read signal

WR: Port 8 write signal





PM: Port mode register

RD: Port 8 read signal

WR: Port 8 write signal

#### 4.2.5 Port 9

This is an 8-bit P-ch open-drain output port. Mask ROM versions include an on-chip pull-down resistor (connected to VLOAD).

RESET input sets port 9 to output mode.

Figures 4-9 and 4-10 show block diagrams of port 9.

#### Figure 4-9. Block Diagram of P90 to P97 (µPD789870, 789871)



Figure 4-10. Block Diagram of P90 to P97 (µPD78F9872)



# 4.3 Port Function Control Registers

The following three types of registers control the ports.

- Port mode registers (PM0 to PM2)
- Pull-up resistor option register 0 (PU0)
- Pull-up resistor option register B2 (PUB2)

#### (1) Port mode registers (PM0 to PM2)

These registers are used to set port input/output in 1-bit units.

Port mode registers are independently set with a 1-bit or 8-bit memory manipulation instruction.

RESET input sets these registers to FFH.

When port pins are used as alternate-function pins, set the port mode register and output latch according to Table 4-3.

# Caution As port 2 has an alternate function as external interrupt input, when the port function output mode is specified and the output level is changed, the interrupt request flag is set. When the output mode is used, therefore, the interrupt mask flag should be set to 1 beforehand.

#### Table 4-3. Port Mode Register and Output Latch Settings When Using Alternate Functions

| Pin Name | Alternate Function | РМ××         | P×× |   |
|----------|--------------------|--------------|-----|---|
|          | Name               | Input/Output |     |   |
| P23      | INTP0              | Input        | 1   | × |
| P24      | INTP1              | Input        | 1   | × |
| P25      | ті                 | Input        | 1   | × |

- Caution When Port 2 is used for serial interface pin, the I/O latch or output latch must be set according to its function. For the setting method, refer to Table 10-2 Serial Interface 10 Operating Mode Settings.
- **Remark** ×: don't care
  - PM××: Port mode register
  - Pxx: Port output latch

# Figure 4-11. Port Mode Register Format

| Symbol | 7    | 6     | 5                                                   | 4        | 3        | 2    | 1    | 0    | Address | After reset | R/W |  |
|--------|------|-------|-----------------------------------------------------|----------|----------|------|------|------|---------|-------------|-----|--|
| PM0    | PM07 | PM06  | PM05                                                | PM04     | PM03     | PM02 | PM01 | PM00 | FF20H   | FFH         | R/W |  |
|        |      |       |                                                     |          |          |      |      |      |         |             |     |  |
| PM1    | 1    | 1     | 1                                                   | 1        | 1        | PM12 | PM11 | PM10 | FF21H   | FFH         | R/W |  |
|        |      |       |                                                     |          |          |      |      |      |         |             |     |  |
| PM2    | 1    | 1     | PM25                                                | PM24     | PM23     | PM22 | PM21 | PM20 | FF22H   | FFH         | R/W |  |
|        |      |       |                                                     |          |          |      |      |      |         |             |     |  |
|        | PMmn |       | Pmn pin I/O mode selection (m = 0 to 2, n = 0 to 7) |          |          |      |      |      |         |             |     |  |
|        | 0    | Outpu | Output mode (output buffer ON)                      |          |          |      |      |      |         |             |     |  |
|        | 1    | Input | mode (                                              | output k | ouffer C | PFF) |      |      |         |             |     |  |

# (2) Pull-up resistor option register 0 (PU0)

Pull-up resistor option register (PU0) sets whether to use an on-chip pull-up resistor at each port or not. At a port where use of on-chip pull-up resistors has been specified by PU0, a pull-up resistor can be internally used only for the bits set in input mode. On-chip pull-up resistors cannot be used for the bits set in output mode, regardless of setting of PU0, or when the pins are used as alternate-function output pins. PU0 is set with a 1-bit or 8-bit memory manipulation instruction.

RESET input clears PU0 to 00H.

| Figuro 4-12  | Dull_lln | Posistar Or | ation Pogi | ster 0 Format |
|--------------|----------|-------------|------------|---------------|
| Figure 4-12. | run-op   | nesisioi Op | JUOII REGI |               |

| Symbol | 7 | 6 | 5 | 4 | 3 | 2 | <1>  | <0>  | Address | After reset | R/W |
|--------|---|---|---|---|---|---|------|------|---------|-------------|-----|
| PU0    | 0 | 0 | 0 | 0 | 0 | 0 | PU01 | PU00 | FFF7H   | 00H         | R/W |

| [ | PU0m | Pm on-chip pull-up resistor selection $(m = 0, 1)$ |  |  |  |  |  |
|---|------|----------------------------------------------------|--|--|--|--|--|
|   | 0    | n-chip pull-up resistor not used                   |  |  |  |  |  |
|   | 1    | n-chip pull-up resistor used                       |  |  |  |  |  |

# (3) Pull-up resistor option register B2 (PUB2)

Pull-up register option register B2 (PUB2) sets whether to use an on-chip resistor at each pin of port 2. At a pin for which use of on-chip pull-up resistors has been specified by PUB2, a pull-up resistor can be internally used only for the bits set in input mode. On-chip pull-up resistors cannot be used for the bits set in output mode, regardless of the setting of PUB2, or when the pins are used as alternate-function output pins. PUB2 is set with a 1-bit or 8-bit manipulation instruction.

RESET input clears PUB2 to 00H.

#### Figure 4-13. Pull-Up Resistor Option Register B2 Format

| Symbol | 7 | 6 | <5>   | <4>   | <3>   | <2>   | <1>   | <0>   | Address | After reset | R/W |
|--------|---|---|-------|-------|-------|-------|-------|-------|---------|-------------|-----|
| PUB2   | 0 | 0 | PUB25 | PUB24 | PUB23 | PUB22 | PUB21 | PUB20 | FF32H   | 00H         | R/W |

| PUB2r | P2n on-chip pull-up resistor selection $(n = 0 \text{ to } 5)$ |  |  |  |  |  |  |
|-------|----------------------------------------------------------------|--|--|--|--|--|--|
| 0     | n-chip pull-up resistor not used                               |  |  |  |  |  |  |
| 1     | Dn-chip pull-up resistor used                                  |  |  |  |  |  |  |

# 4.4 Operation of Port Functions

The operation of a port differs depending on whether the port is set in input or output mode, as described below.

# 4.4.1 Writing to I/O port

# (1) In output mode

A value can be written to the output latch of a port by using a transfer instruction. The contents of the output latch can be output from the pins of the port.

The data once written to the output latch is retained until new data is written to the output latch.

#### (2) In input mode

A value can be written to the output latch by using a transfer instruction. However, the status of the port pin is not changed because the output buffer is OFF.

The data once written to the output latch is retained until new data is written to the output latch.

Caution A 1-bit memory manipulation instruction is executed to manipulate 1 bit of a port. However, this instruction accesses the port in 8-bit units. When this instruction is executed to manipulate a bit of an input/output port, therefore, the contents of the output latch of the pin that is set in the input mode and not subject to manipulation become undefined.

#### 4.4.2 Reading from I/O port

#### (1) In output mode

The contents of the output latch can be read by using a transfer instruction. The contents of the output latch are not changed.

# (2) In input mode

The status of a pin can be read by using a transfer instruction. The contents of the output latch are not changed.

# 4.4.3 Arithmetic operation of I/O port

#### (1) In output mode

An arithmetic operation can be performed with the contents of the output latch. The result of the operation is written to the output latch. The contents of the output latch are output from the port pins. The data once written to the output latch is retained until new data is written to the output latch.

# (2) In input mode

The contents of the output latch become undefined. However, the status of the pin is not changed because the output buffer is OFF.

Caution A 1-bit memory manipulation instruction is executed to manipulate 1 bit of a port. However, this instruction accesses the port in 8-bit units. When this instruction is executed to manipulate a bit of an input/output port, therefore, the contents of the output latch of the pin that is set in the input mode and not subject to manipulation become undefined.

# CHAPTER 5 CLOCK GENERATOR

# 5.1 Clock Generator Functions

The clock generator generates the clock to be supplied to the CPU and peripheral hardware. The following two types of system clock oscillators are used.

# • Main system clock (ceramic/crystal) oscillator

This circuit oscillates at 1.0 to 5.0 MHz. Oscillation can be stopped by executing the STOP instruction or setting the processor clock control register (PCC).

• Subsystem clock oscillator This circuit oscillates at 32.768 kHz. Oscillation can be stopped by the suboscillation mode register (SCKM).

# 5.2 Clock Generator Configuration

The clock generator includes the following hardware.

| Item              | Configuration                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------|
| Control registers | Processor clock control register (PCC)<br>Suboscillation mode register (SCKM)<br>Subclock control register (CSS) |
| Oscillators       | Main system clock oscillator<br>Subsystem clock oscillator                                                       |

# Table 5-1. Configuration of Clock Generator



#### Figure 5-1. Block Diagram of Clock Generator

# 5.3 Register Controlling Clock Generator

The clock generator is controlled by the following registers.

- Processor clock control register (PCC)
- Suboscillation mode register (SCKM)
- Subclock control register (CSS)

#### (1) Processor clock control register (PCC)

PCC sets the CPU clock selection and the division ratio. PCC is set with a 1-bit or 8-bit memory manipulation instruction. RESET input sets the PCC to 02H.

#### Figure 5-2. Processor Clock Control Register Format

| Symbol | 7   | 6 | 5 | 4 | 3 | 2 | 1    | 0 | Address | After reset | R/W |
|--------|-----|---|---|---|---|---|------|---|---------|-------------|-----|
| PCC    | MCC | 0 | 0 | 0 | 0 | 0 | PCC1 | 0 | FFFBH   | 02H         | R/W |

| MCC | Control of main system clock oscillator operation |
|-----|---------------------------------------------------|
| 0   | Operation enabled                                 |
| 1   | Operation stopped                                 |

| CSS0 | PCC1 | CPU clock (fcPu) selectionNote |
|------|------|--------------------------------|
| 0    | 0    | fx (0.2 µs)                    |
| 0    | 1    | fx/2² (0.8 µs)                 |
| 1    | 0    | fxτ/2 (61 μs)                  |
| 1    | 1    |                                |

**Note** The CPU clock is selected according to a combination of the PCC1 flag in the processor clock control register (PCC and the CSS0 flag in the subclock control register (CSS) (refer to **5.3 (3) subclock control register (CSS)**).

#### Cautions 1. Bit 0 and 2 to 6 must be set to 0.

- 2. The MCC can be set only when the subsystem clock has been selected as the CPU clock.
- **Remarks** 1. fx: Main system clock oscillation frequency
  - 2. fxT: Subsystem clock oscillation frequency
  - 3. The parenthesized values apply to operation at fx = 5.0 MHz or fxT = 32.768 kHz.
  - 4. Minimum instruction execution time: 2fcpu
    - fcpu = 0.2  $\mu$ s: 0.4  $\mu$ s
    - fcpu = 0.8 μs: 1.6 μs
    - fcpu = 61 μs: 122 μs

#### (2) Suboscillation mode register (SCKM)

SCKM selects a the feedback resistor for the subsystem clock, and controls the oscillation of the clock. SCKM is set with a 1-bit or 8-bit memory manipulation instruction. RESET input clears SCKM to 00H.

#### Figure 5-3. Suboscillation Mode Register Format

| Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   | Address | After reset | R/W |
|--------|---|---|---|---|---|---|-----|-----|---------|-------------|-----|
| SCKM   | 0 | 0 | 0 | 0 | 0 | 0 | FRC | SCC | FFF0H   | 00H         | R/W |

| FRC | Feedback resistor selection        |
|-----|------------------------------------|
| 0   | On-chip feedback resistor used     |
| 1   | On-chip feedback resistor not used |

| SCC | Control of subsystem clock oscillator operation |
|-----|-------------------------------------------------|
| 0   | Operation enabled                               |
| 1   | Operation stopped                               |

#### Caution Bit 2 to 7 must be set to 0.

#### (3) Subclock control register (CSS)

CSS specifies whether the main system or subsystem clock oscillator is to be selected. It also specifies the CPU clock operation status.

CSS is set with a 1-bit or 8-bit memory manipulation instruction.

RESET input clears CSS to 00H.

#### Figure 5-4. Subclock Control Register Format

| Symbol | 7 | 6 | 5   | 4    | 3 | 2 | 1 | 0 | Address | After reset | R/W                 |
|--------|---|---|-----|------|---|---|---|---|---------|-------------|---------------------|
| CSS    | 0 | 0 | CLS | CSS0 | 0 | 0 | 0 | 0 | FFF2H   | 00H         | $R/W^{\text{Note}}$ |

| CLS | CPU clock operation status                              |  |  |  |  |  |  |  |
|-----|---------------------------------------------------------|--|--|--|--|--|--|--|
| 0   | Operation based on the divided main system clock output |  |  |  |  |  |  |  |
| 1   | Operation based on the subsystem clock output           |  |  |  |  |  |  |  |

| CSS0 | Selection of the main system or subsystem clock oscillator |  |  |  |  |  |  |  |
|------|------------------------------------------------------------|--|--|--|--|--|--|--|
| 0    | Divided output from the main system clock oscillator       |  |  |  |  |  |  |  |
| 1    | Output from the subsystem clock oscillator                 |  |  |  |  |  |  |  |

Note Bit 5 read only.

Caution Bits 0 to 3, 6, and 7 must be set to 0.

# 5.4 System Clock Oscillators

#### 5.4.1 Main system clock oscillator

The main system clock oscillator is oscillated by the crystal or ceramic resonator (5.0 MHz TYP.) connected across the X1 and X2 pins.

Figure 5-5 shows the external circuit of the main system clock oscillator.

#### Figure 5-5. External Circuit of Main System Clock Oscillator



#### 5.4.2 Subsystem clock oscillator

The subsystem clock oscillator by the crystal resonator (32.768 kHz TYP.) connected across the XT1 and XT2 pins.

Figure 5-6 shows the external circuit of the subsystem clock oscillator.





Caution When using the main system or subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in Figures 5-5 and 5-6 to avoid an adverse effect from wiring capacitance.

- Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines. Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as V<sub>SS0</sub>. Do not ground the capacitor to a ground pattern through which a high current flows.
- Do not fetch signals from the oscillator.

When using the subsystem clock, particular care is required because the subsystem clock oscillator is designed as a low-amplitude circuit for reducing current consumption.

Figure 5-7 shows examples of incorrect resonator connection.



#### Figure 5-7. Examples of Incorrect Resonator Connection (1/2)

**Remark** When using the subsystem clock, read X1 and X2 as XT1 and XT2, respectively, and connect a resistor to the XT2 in series.

Figure 5-7. Examples of Incorrect Resonator Connection (2/2)



(f) Parallel and near signal lines of main system clock and subsystem clock



- **Remark** When using the subsystem clock, read X1 and X2 as XT1 and XT2, respectively, and connect a resistor to the XT2 in series.
- Caution If the X1 wire is in parallel with the XT2 wire, crosstalk noise may occur between the X1 and XT2, resulting in a malfunction. To avoid this, do not lay the X1 and XT2 wires in parallel.

#### 5.4.3 Frequency divider

The frequency divider divides the output of the main system clock oscillator (fx) to generate various clocks.

#### 5.4.4 When no subsystem clock is used

If a subsystem clock is not necessary, for example, for low-power consumption operation or clock operation, handle the XT1 and XT2 pins as follows:

XT1: Connect to Vsso XT2: Leave open

In this case, however, a small leakage current flows via the on-chip feedback resistor in the subsystem clock oscillator when the main system clock is stopped. To avoid this, set bit 1 (FRC) of the suboscillation mode register (SCKM) so that the on-chip feedback resistor will not be used. Also in this case, handle the XT1 and XT2 pins as stated above.

# 5.5 Clock Generator Operation

The clock generator generates the following clocks and controls the operating modes of the CPU, such as the standby mode:

- Main System clock fx
- Subsystem clock fxT
- CPU clock fcpu
- Clock to peripheral hardware

The operation and function of the clock generator is determined by the processor clock control register (PCC), suboscillation mode register (SCKM), and subclock control register (CSS), as follows.

- (a) The low-speed mode  $2f_{CPU}$  (1.6  $\mu$ s : at 5.0 MHz operation) of the main system clock is selected when the RESET signal is generated (PCC = 02H). While a low level is input to the RESET pin, oscillation of the main system clock is stopped.
- (b) Three types of CPU clocks fcPU (0.2 μs and 0.8 μs: main system clock (at 5.0 MHz operation), 61 μs: subsystem clock (at 32.768 kHz operation)) can be selected by the PCC, SCKM, and CSS settings.
- (c) Two standby modes, STOP and HALT, can be used with the main system clock selected. In a system where no subsystem clock is used, setting SCKM bit 1 (FRC) so that the on-chip feedback resistor cannot be used reduces current consumption in STOP mode. In a system where a subsystem clock is used, setting SCKM bit 0 to 1 can cause the subsystem clock to stop oscillation.
- (d) CSS bit 4 (CSS0) can be used to select the subsystem clock so that low current consumption operation is used (122  $\mu$ s : at 32.768 kHz operation).
- (e) With the subsystem clock selected, it is possible to cause the main system clock to stop oscillating using bit 7 (MCC) of PCC. The HALT mode can be used, but the STOP mode cannot.
- (f) The clock pulse for the peripheral hardware is generated by dividing the frequency of the main system clock, but the subsystem clock pulse is only supplied to the watch timer. The watch timer can therefore keep running even during standby. The other hardware stops when the main system clock stops because if runs based on the main system clock (except for the external input clock operations).

# 5.6 Changing Setting of System Clock and CPU Clock

## 5.6.1 Time required for switching between system clock and CPU clock

The CPU clock can be selected by using bit 1 (PCC1) of the processor clock control register (PCC) and bit 4 (CSS0) of the subclock control register (CSS).

Actually, the specified clock is not selected immediately after the setting of PCC has been changed, and the old clock is used for the duration of several instructions after that (see **Table 5-2**).

| Set Value Before Switching |      | Set Value After Switching |      |          |      |                                |                  |
|----------------------------|------|---------------------------|------|----------|------|--------------------------------|------------------|
| CSS0                       | PCC1 | CSS0                      | PCC1 | CSS0     | PCC1 | CSS0                           | PCC1             |
|                            |      | 0                         | 0    | 0        | 1    | 1                              | ×                |
| 0                          | 0    |                           |      | 4 clocks |      | 2fx/fx⊤ clocks<br>(306 clocks) |                  |
|                            | 1    | 2 clocks                  |      |          |      |                                | clocks<br>locks) |
| 1                          | ×    | 2 clocks                  |      | 2 clo    | ocks |                                |                  |

#### Table 5-2. Maximum Time Required for Switching CPU Clock

**Remarks** 1. Two clocks are the minimum instruction execution time of the CPU clock before switching.

- 2. The parenthesized values apply to operation at fx = 5.0 MHz or fxT = 32.768 kHz.
- **3.**  $\times$ : don't care

#### 5.6.2 Switching between system clock and CPU clock

The following figure illustrates how the CPU clock and system clock switch.



Figure 5-8. Switching Between System Clock and CPU Clock

<1> The CPU is reset when the RESET pin is made low on power application. The reset state is released when the RESET pin is made high, and the main system clock starts oscillating. At this time, the oscillation stabilization time (2<sup>15</sup>/fx) is automatically secured.

After that, the CPU starts instruction execution at the low speed of the main system clock (1.6  $\mu$ s: at 5.0 MHz operation).

- <2> After the time required for the V<sub>DD</sub> voltage to rise to the level at which the CPU can operate at high speed has elapsed, bit 1 (PCC1) of the processor clock control register (PCC) and bit 4 (CSS0) of the subclock control register (CSS) are rewritten so that high-speed operation can be selected.
- <3> A drop of the VDD voltage is detected with an interrupt request signal. The clock is switched to the subsystem clock (at this moment, the subsystem clock must be in the oscillation stabilization state).
- <4> A recover of the Vbb voltage is detected with an interrupt request signal. Bit 7 (MCC) of PCC is set to 0, and then the main system clock starts oscillating. After the time required for the oscillation to stabilize has elapsed, PCC1 and CSS0 are rewritten so that high-speed operation can be selected again.
- Caution When the main system clock is stopped and the device is operating on the subsystem clock, wait until the oscillation stabilization time has been secured by the program before switching back to the main system clock.

# CHAPTER 6 8-BIT REMOTE CONTROL TIMER

## 6.1 8-Bit Remote Control Timer Functions

The 8-bit remote control timer has a pulse width measurement function with a resolution of 8 bits. Pulse width is measured from a difference in count value when the valid edge has been detected while the timer operates in the free-running mode.

# 6.2 8-Bit Remote Control Timer Configuration

The 8-bit remote control timer consists of the following hardware.

| Table 6-1. | Configuration of | 8-Bit Remote | <b>Control Timer</b> |
|------------|------------------|--------------|----------------------|
|------------|------------------|--------------|----------------------|

| Item             | Configuration                                                     |
|------------------|-------------------------------------------------------------------|
| Timer counter    | 8-bit timer (TM50)                                                |
| Register         | Remote control timer capture register: $\times$ 2 (CP50 and CP51) |
| Control register | Remote control timer control register 50 (TMC50)                  |





# (1) Remote control timer capture registers (CP50 and CP51)

These 8-bit registers capture the contents of the 8-bit timer counter 50 (TM50). The capture operation is performed in synchronization with the valid edge input to the TI pin (capture trigger). The contents of CP50 are retained until the next rising edge of the TI pin is detected. The contents of CP51 are retained until the next falling edge of the TI pin is detected. CP50 and CP51 can be read by using an 8-bit memory manipulation instruction.

RESET input clears CP50 and CP51 to 00H.

#### (2) 8-bit timer counter 50 (TM50)

This 8-bit register counts the count pulse. RESET input or clearing the TCE50 bit clears TM50 to 00H.

# 6.3 Registers Controlling 8-Bit Remote Control Timer

The following register controls the 8-bit remote control timer.

#### (1) Remote control timer control register 50 (TMC50)

This register enables or disables the operation of the 8-bit timer counter 50 (TM50), and sets the count clock. TMC50 is set by using a 1-bit or 8-bit memory manipulation instruction. RESET input clears TMC50 to 00H.

#### Figure 6-2. Remote Control Timer Control Register 50 Format

| Symbol | < 7 > | 6 | 5 | 4 | 3 | 2 | 1     | 0     | Address | After reset | R/W |
|--------|-------|---|---|---|---|---|-------|-------|---------|-------------|-----|
| TMC50  | TCE50 | 0 | 0 | 0 | 0 | 0 | TCL52 | TCL51 | FF58H   | 00H         | R/W |

| TCE50 | TM50 count operation control            |  |
|-------|-----------------------------------------|--|
| 0     | Clears counter to 0 and stops operation |  |
| 1     | Starts count operation                  |  |

| TCL52 | TCL51 | Count clock selection        |
|-------|-------|------------------------------|
| 0     | 0     | fx/2 <sup>9</sup> (9.8 kHz)  |
| 0     | 1     | fx/2 <sup>8</sup> (19.5 kHz) |
| 1     | 0     | fx/2 <sup>7</sup> (39.1 kHz) |
| 1     | 1     | fx/2 <sup>6</sup> (78.1 kHz) |

#### Caution Be sure to clear bits 2 to 6 to 0.

Remarks 1. fx: Main system clock oscillation frequency

# 6.4 Operation of 8-Bit Remote Control Timer

The 8-bit remote control timer operates as a pulse width measuring circuit.

The width of a high-level or low-level external pulse input to the TI pin is measured by operating the 8-bit timer counter 50 (TM50) in the free-running mode.

Noise with short pulse width can be detected since the detection of the valid edge is sampled every 2 cycles of the count clock selected by TCL51 and TCL52, and the capture operation is not performed until the valid level has been detected two times. Therefore, the pulse width input to the TI pin must be 5 or more of the count clock set by TCL51 and TCL52, regardless of whether the level is high or low. If the pulse width is less than 5 clocks, it cannot be detected, and the capture operation is not performed.

The value of timer register 50 (TM50) being counted is loaded to and retained in the capture registers (CP50 and CP51) in synchronization with the valid edge of the pulse input to the TI pin, as shown in Figure 6-3.

Figure 6-3 shows the timing of pulse width measurement.

## Figure 6-3. Pulse Width Measurement Timing (1/2)

#### (1) To measure pulse width in synchronization with rising edge



**Remark**  $t0 = (D1 - D0) \times 1/f_{COUNT}$ 

 $t1 = (100H - D1 + D2) \times 1/f_{COUNT}$ 

fCOUNT: Count clock frequency set by TCL51 and TCL52



# (2) Measure pulse width in synchronization with both rising and falling edges



**Remark**  $t0 = (D2 - D1) \times 1/f_{COUNT}$ 

 $t1 = (100H - D2 + D3) \times 1/f_{COUNT}$ 

fCOUNT: Count clock frequency set by TCL51 and TCL52

# CHAPTER 7 8-BIT TIMER

# 7.1 8-Bit Timer Functions

The 8-bit timers (TM80 and TM81) enable to use the interval function.

## (1) 8-bit interval timer

(1) 8-bit interval timer

When the 8-bit timer is used as an interval timer, it generates an interrupt at any time intervals set in advance.

| Table 7-1. Interval Time of 8-Bit Timer 8 | 30 |
|-------------------------------------------|----|
|-------------------------------------------|----|

| Minimum Interval Time        | Maximum Interval Time          | Resolution                   |
|------------------------------|--------------------------------|------------------------------|
| 2²/fx (0.8 μs)               | 2 <sup>10</sup> /fx (204.8 μs) | 2²/fx (0.8 μs)               |
| 2 <sup>4</sup> /fx (3.2 μs)  | 2 <sup>12</sup> /fx (819.2 μs) | 2 <sup>4</sup> /fx (3.2 μs)  |
| 2 <sup>6</sup> /fx (12.8 μs) | 2 <sup>4</sup> /fx (3.28 ms)   | 2 <sup>6</sup> /fx (12.8 μs) |

Remarks 1. fx: Main system clock oscillation frequency

**2.** The parenthesized values apply to operation at fx = 5.0 MHz.

# Table 7-2. Interval Time of 8-Bit Timer 81

| Minimum Interval Time        | Maximum Interval Time         | Resolution                   |
|------------------------------|-------------------------------|------------------------------|
| 2/fx (0.4 µs)                | 2 <sup>8</sup> /fx (51.2 μs)  | 2/fx (0.4 µs)                |
| 2 <sup>5</sup> /fx (6.4 μs)  | 2 <sup>13</sup> /fx (1.64 ms) | 2 <sup>5</sup> /fx (6.4 μs)  |
| 2 <sup>7</sup> /fx (25.6 μs) | 2 <sup>15</sup> /fx (6.55 ms) | 2 <sup>7</sup> /fx (25.6 μs) |

Remarks 1. fx: Main system clock oscillation frequency

# 7.2 8-Bit Timer Configuration

The 8-bit timer consists of the following hardware.

| Table 7-3. | Configuration | of 8-Bit Timer |
|------------|---------------|----------------|
|------------|---------------|----------------|

| Item             | Configuration                                                  |
|------------------|----------------------------------------------------------------|
| Timer counter    | 8 bits $\times$ 2 (TM80 and TM81)                              |
| Register         | Compare register: 8 bits $\times$ 2 (CR80 and CR81)            |
| Control register | 8-bit timer mode control registers 80 and 81 (TMC80 and TMC81) |







#### Figure 7-2. Block Diagram of 8-Bit Timer 81

#### (1) 8-bit compare register 8n (CR8n)

This is an 8-bit register to compare the value set to CR8n with 8-bit timer counter 8n (TM8n) count value, and if they match, generates an interrupt request (INTTM8n).

CR8n is set with an 8-bit memory manipulation instruction. The 00H to FFH values can be set.  $\overline{\text{RESET}}$  input makes CR8n undefined.

#### Caution Be sure to set CR8n after the timer operation is stopped.

**Remark** n = 0 or 1

## (2) 8-bit timer counter 8n (TM8n)

This is an 8-bit register to count pulses. TM8n is read with an 8-bit memory manipulation instruction. RESET input clears TM8n to 00H.

**Remark** n = 0 or 1

# 7.3 Registers Controlling 8-Bit Timer

The following register is used to control the 8-bit timer.

8-bit timer mode control registers 80 and 81 (TMC80 and TMC81)

#### (1) 8-bit timer mode control register 80 (TMC80)

This register enables/stops operation of 8-bit timer counter 80 (TM80) and sets the counter clock of 8-bit timer 80.

TMC80 is set with a 1-bit or 8-bit memory manipulation instruction. RESET input clears TMC80 to 00H.

| Figure 7-3. | 8-Bit Timer Mode | Control Register 80 Format |
|-------------|------------------|----------------------------|
|-------------|------------------|----------------------------|

| Symbol | <7>   | 6 | 5 | 4 | 3 | 2      | 1      | 0 | Address | After reset | R/W |
|--------|-------|---|---|---|---|--------|--------|---|---------|-------------|-----|
| TMC80  | TCE80 | 0 | 0 | 0 | 0 | TCL801 | TCL800 | 0 | FF53H   | 00H         | R/W |

| • | TCE80 | 8-bit timer counter 80 operation control |  |  |  |  |  |  |
|---|-------|------------------------------------------|--|--|--|--|--|--|
| ſ | 0     | Operation stopped (TM80 cleared to 0)    |  |  |  |  |  |  |
|   | 1     | Operation enabled                        |  |  |  |  |  |  |

| TCL801 | TCL800 | 8-bit timer 80 count clock selection |
|--------|--------|--------------------------------------|
| 0      | 0      | fx/2² (1.25 MHz)                     |
| 0      | 1      | fx/2 <sup>4</sup> (312.5 kHz)        |
| 1      | 0      | fx/2 <sup>6</sup> (78.1 kHz)         |
| 1      | 1      | Setting prohibited                   |

# Caution Be sure to set the count clock after the timer operation is stopped (TCE80 = 0). Refer to 7.4 8-Bit Timer Operation for details.

**Remarks** 1. fx: Main system clock oscillation frequency

## (2) 8-bit timer mode control register 81 (TMC81)

This register enables/stops operation of 8-bit timer counter 81 (TM81), sets the count clock of 8-bit timer 81, and controls the operation of the output control circuit.

TMC81 is set with a 1-bit or 8-bit memory manipulation instruction.

RESET input clears TMC81 to 00H.

#### Figure 7-4. 8-Bit Timer Mode Control Register 81 Format

| Symbol | <7>   | 6 | 5 | 4 | 3 | 2      | 1      | 0 | Address | After reset | R/W |
|--------|-------|---|---|---|---|--------|--------|---|---------|-------------|-----|
| TMC81  | TCE81 | 0 | 0 | 0 | 0 | TCL811 | TCL810 | 0 | FF57H   | 00H         | R/W |

| TCE8 | 1 8-bit timer counter 81 operation control |  |  |  |  |  |
|------|--------------------------------------------|--|--|--|--|--|
| 0    | Operation stopped (TM81 cleared to 0)      |  |  |  |  |  |
| 1    | Operation enabled                          |  |  |  |  |  |

| TCL811 | TCL810 | 8-bit timer 81 count clock selection |
|--------|--------|--------------------------------------|
| 0      | 0      | fx/2 (2.5 MHz)                       |
| 0      | 1      | fx/2 <sup>5</sup> (156.3 kHz)        |
| 1      | 0      | fx/2 <sup>7</sup> (39.1 kHz)         |
| 1      | 1      | Setting prohibited                   |

# Caution Be sure to set the count clock after the timer operation is stopped (TCE81 = 0). Refer to 7.4 8-Bit Timer Operation for details.

Remarks 1. fx: Main system clock oscillation frequency

# 7.4 8-Bit Timer Operation

## 7.4.1 Operation as interval timer

Interval timer repeatedly generates an interrupt at time intervals specified by the count value set to 8-bit compare register 8n (CR8n) in advance.

To operate 8-bit timer counter as an interval timer, the following settings are required.

- <1> Disable operation of the 8-bit timer counter 8n (TM8n) by setting TCE8n (bit 7 of the 8-bit timer mode control register 8n (TMC8n)) to 0.
- <2> Set the count clock of the 8-bit timer 8n (see Tables 7-5 and 7-6).
- <3> Set count values to CR8n.
- <4> Enable operation of TM8n by setting TCE0n to 1.

When the count value of 8-bit timer counter 8n (TM8n) matches the value set to CR8n, the value of TM8n is cleared to 0 and TM8n continues counting. At the same time, an interrupt request signal (INTTM8n) is generated. Tables 7-5 and 7-6 show interval time, and Figures 7-6 and 7-7 show the interval timer operation timing.

Caution When the TMC8n count clock is set and the operation of TM8n is enabled simultaneously by an 8-bit memory manipulation instruction, an error of more than 1 clock may occur in 1 cycle after the timer has been started. Therefore, be sure to follow the settings above when the 8-bit timer is operating as an internal timer.

Remark n = 0 or 1

| TCL801 | TCL800 | Minimum Interval Time        | Maximum Interval Time          | Resolution                   |
|--------|--------|------------------------------|--------------------------------|------------------------------|
| 0      | 0      | 2²/fx (0.8 μs)               | 2 <sup>10</sup> /fx (204.8 μs) | 2²/fx (0.8 μs)               |
| 0      | 1      | 2 <sup>4</sup> /fx (3.2 μs)  | 2 <sup>12</sup> /fx (819.2 μs) | 2 <sup>4</sup> /fx (3.2 μs)  |
| 1      | 0      | 2 <sup>6</sup> /fx (12.8 μs) | 2 <sup>14</sup> /fx (3.28 ms)  | 2 <sup>6</sup> /fx (12.8 μs) |
| 1      | 1      | Setting prohibited           | *                              | ·                            |

#### Table 7-4. Interval Time of 8-Bit Timer 80

Remarks 1. fx: Main system clock oscillation frequency

**2.** The parenthesized values apply to operation at fx = 5.0 MHz.

| Table 7-5. Interval Time of 8-Bit Timer 8 | Table 7-5. | Interval | Time of | 8-Bit | Timer | 81 |
|-------------------------------------------|------------|----------|---------|-------|-------|----|
|-------------------------------------------|------------|----------|---------|-------|-------|----|

| TCL811 | TCL810 | Minimum Interval Time        | Maximum Interval Time         | Resolution                   |
|--------|--------|------------------------------|-------------------------------|------------------------------|
| 0      | 0      | 2/fx (0.4 µs)                | 2 <sup>8</sup> /fx (51.2 μs)  | 2/fx (0.4 µs)                |
| 0      | 1      | 2 <sup>5</sup> /fx (6.4 μs)  | 2 <sup>13</sup> /fx (1.64 ms) | 2 <sup>5</sup> /fx (6.4 μs)  |
| 1      | 0      | 2 <sup>7</sup> /fx (25.6 μs) | 2 <sup>15</sup> /fx (6.55 ms) | 2 <sup>7</sup> /fx (25.6 μs) |
| 1      | 1      | Setting prohibited           |                               |                              |

Remarks 1. fx: Main system clock oscillation frequency



Figure 7-5. Interval Timer Operation Timing

Caution An error of up to 1 clock may occur in the period until the match signal is generated after the timer starts. This is because 8-bit timer counter 8n (TM8n) starts operation asynchronously with the count

pulse.

**Remarks 1.** Interval time =  $(N + 1) \times t$  where N = 00H to FFH **2.** n = 0 or 1

# **CHAPTER 8 WATCH TIMER**

# 8.1 Watch Timer Functions

The watch timer has the following functions.

- · Watch timer
- Interval timer

The watch and interval timers can be used at the same time. Figure 8-1 shows a block diagram of the watch timer.



Figure 8-1. Watch Timer Block Diagram

#### (1) Watch timer

The 4.19 MHz main system clock or 32.768 kHz subsystem clock is used to generate an interrupt request (INTWT) at 0.5-second intervals.

# Caution When the main system clock is operating at 5.0 MHz, it cannot be used to generate a 0.5second interval. In this case, the subsystem clock, which operates at 32.768 kHz, should be used instead.

# (2) Interval timer

The interval timer is used to generate an interrupt request (INTWT) at specified intervals.

| Interval         | During fx = 5.0 MHz Operation | During fx = 4.19 MHz Operation | During fxT = 32.768 kHz Operation |
|------------------|-------------------------------|--------------------------------|-----------------------------------|
| $2^4 	imes 1/fw$ | 409.6 μs                      | 489 μs                         | 488 μs                            |
| $2^5 	imes 1/fw$ | 819.2 μs                      | 978 μs                         | 977 μs                            |
| $2^6 	imes 1/fw$ | 1.64 ms                       | 1.96 ms                        | 1.95 ms                           |
| $2^7 	imes 1/fw$ | 3.28 ms                       | 3.91 ms                        | 3.91 ms                           |
| $2^8 	imes 1/fw$ | 6.55 ms                       | 7.82 ms                        | 7.81 ms                           |
| $2^9 	imes 1/fw$ | 13.1 ms                       | 15.6 ms                        | 15.6 ms                           |

Table 8-1. Interval Time of Interval Timer

**Remarks** 1. fw: Watch timer clock frequency (fx/2<sup>7</sup> or fx<sup>T</sup>)

- 2. fx: Main system clock oscillation frequency
- **3.** fxT: Subsystem clock oscillation frequency

# 8.2 Watch Timer Configuration

The watch timer includes the following hardware.

#### Table 8-2. Configuration of Watch Timer

| Item             | Configuration                           |
|------------------|-----------------------------------------|
| Counter          | 5 bits × 1                              |
| Prescaler        | 9 bits × 1                              |
| Control register | Watch timer mode control register (WTM) |

# 8.3 Register Controlling Watch Timer

The watch timer mode control register (WTM) is used to control the watch timer.

• Watch timer mode control register (WTM)

WTM selects a count clock for the watch timer and specifies whether to enable clocking of the timer. It also specifies the prescaler interval and how the 5-bit counter is controlled. WTM is set with a 1-bit or 8-bit memory manipulation instruction.

RESET input clears WTM to 00H.

#### Figure 8-2. Watch Timer Mode Control Register Format

| Symbol | 7    | 6    | 5    | 4    | 3 | 2 | 1    | 0    | Address | After reset | R/W |
|--------|------|------|------|------|---|---|------|------|---------|-------------|-----|
| WTM    | WTM7 | WTM6 | WTM5 | WTM4 | 0 | 0 | WTM1 | WTM0 | FF4AH   | 00H         | R/W |

| WTM7 | Watch timer count clock selection |
|------|-----------------------------------|
| 0    | fx/2 <sup>7</sup> (39.1 kHz)      |
| 1    | f <sub>xT</sub> (32.768 kHz)      |

| WTM6  | WTM5    | WTM4 | Prescaler interval selection |
|-------|---------|------|------------------------------|
| 0     | 0       | 0    | 2 <sup>4</sup> /fw (488 µs)  |
| 0     | 0       | 1    | 2 <sup>5</sup> /fw (977 μs)  |
| 0     | 1       | 0    | 2 <sup>6</sup> /fw (1.95 ms) |
| 0     | 1       | 1    | 2 <sup>7</sup> /fw (3.91 ms) |
| 1     | 0       | 0    | 2 <sup>8</sup> /fw (7.81 ms) |
| 1     | 0       | 1    | 2 <sup>9</sup> /fw (15.6 ms) |
| Other | than at | ove  | Setting prohibited           |

| ۳ | ΓM1 | Control of 5-bit counter operation |
|---|-----|------------------------------------|
|   | 0   | Cleared after operation stop       |
|   | 1   | Started                            |

| WTM0 | Watch timer operation                                |  |  |  |  |  |
|------|------------------------------------------------------|--|--|--|--|--|
| 0    | Operation stopped (both prescaler and timer cleared) |  |  |  |  |  |
| 1    | Operation enabled                                    |  |  |  |  |  |

**Remarks 1.** fw: Watch timer clock frequency  $(fx/2^7 \text{ or } fx_T)$ 

- 2. fx: Main system clock oscillation frequency
- 3. fxT: Subsystem clock oscillation frequency
- 4. The parenthesized values apply to operation at fx = 5.0 MHz or at fxT = fw = 32.768 kHz.

## 8.4 Watch Timer Operation

#### 8.4.1 Operation as watch timer

The main system clock (4.19 MHz) or subsystem clock (32.768 kHz) is used as a watch timer with 0.5-second intervals.

The watch timer is used to generate an interrupt request at specified intervals.

By setting bits 0 and 1 (WTM0 and WTM1) of the watch timer mode control register (WTM) to 1, the watch timer starts counting. By setting them to 0, the 5-bit counter is cleared and the watch timer stops counting.

When the interval timer also operates at the same time, only the watch timer can be started from 0 seconds by setting WTM1 to 0. However, an error of up to  $2^9 \times 1/\text{fw}$  seconds may occur for the first overflow of the watch timer (INTWT) after a 0-second start because the 9-bit prescaler is not cleared in this case.

#### 8.4.2 Operation as interval timer

The interval timer is used to repeatedly generate an interrupt request at the interval specified by a preset count value.

The interval time can be selected by bits 4 to 6 (WTM4 to WTM6) of the watch timer mode control register (WTM).

| WTM6  | WTM5     | WTM4 | Interval         | During fx = 5.0 MHz Operation | During fx = 4.19 MHz Operation | During fxr = 32.768 kHz Operation |
|-------|----------|------|------------------|-------------------------------|--------------------------------|-----------------------------------|
| 0     | 0        | 0    | $2^4 	imes 1/fw$ | 409.6 µs                      | 489 µs                         | 488 µs                            |
| 0     | 0        | 1    | $2^5 	imes 1/fw$ | 819.2 μs                      | 978 μs                         | 977 μs                            |
| 0     | 1        | 0    | $2^6 	imes 1/fw$ | 1.64 ms                       | 1.96 ms                        | 1.95 ms                           |
| 0     | 1        | 1    | $2^7 	imes 1/fw$ | 3.28 ms                       | 3.91 ms                        | 3.91 ms                           |
| 1     | 0        | 0    | $2^8 	imes 1/fw$ | 6.55 ms                       | 7.82 ms                        | 7.81 ms                           |
| 1     | 0        | 1    | $2^9 	imes 1/fw$ | 13.1 ms                       | 15.6 ms                        | 15.6 ms                           |
| Other | than abo | ove  | Setting p        | rohibited                     |                                |                                   |

## Table 8-3. Interval Time of Interval Timer

**Remark** fx: Main system clock oscillation frequency

- fxT: Subsystem clock oscillation frequency
- fw: Watch timer clock frequency



Caution When operation of the watch timer and 5-bit counter has been enabled by setting the watch timer mode control register (WTM) (setting WTM0 (bit 0 of WTM) to 1), the time until the first interrupt request after this setting will not be exactly the same as the time set by WTM3 (bit 3 of WTM). This is because the 5-bit counter starts counting one cycle after the output of the 9-bit prescaler. The INTWT signal will be generated at the set time from its second generation.

т

#### Remarks 1. fw: Watch timer clock frequency

Interval

timer (T)

# CHAPTER 9 WATCHDOG TIMER

The watchdog timer can generate non-maskable interrupts, maskable interrupts and RESET with arbitrary preset intervals.

# 9.1 Watchdog Timer Functions

The watchdog timer has the following functions:

- Watchdog timer
- · Interval timer

# Caution Select the watchdog timer mode or interval timer mode by using the watchdog timer mode register (WDTM).

#### (1) Watchdog timer

The watchdog timer is used to detect program runaway. When a runaway is detected, a non-maskable interrupt or the  $\overline{\text{RESET}}$  signal can be generated.

| Runaway<br>Detection Time | At fx = 5.0 MHz Operation |
|---------------------------|---------------------------|
| $2^{11} \times 1/fx$      | 410 μs                    |
| $2^{13} \times 1/fx$      | 1.64 ms                   |
| $2^{15} \times 1/fx$      | 6.55 ms                   |
| $2^{17} \times 1/fx$      | 26.2 ms                   |

## Table 9-1. Runaway Detection Time of Watchdog Timer

fx: Main system clock oscillation frequency

# (2) Interval timer

The interval timer generates an interrupt at a given interval set in advance.

#### Table 9-2. Interval Time

| Interval Time        | At fx = 5.0 MHz Operation |
|----------------------|---------------------------|
| $2^{11} \times 1/fx$ | 410 μs                    |
| $2^{13} 	imes 1/fx$  | 1.64 ms                   |
| $2^{15} 	imes 1/fx$  | 6.55 ms                   |
| $2^{17} \times 1/fx$ | 26.2 ms                   |

fx: Main system clock oscillation frequency

# 9.2 Watchdog Timer Configuration

The watchdog timer consists of the following hardware.

| Table 9-3. | Configuration | of | Watchdog | Timer |
|------------|---------------|----|----------|-------|
|------------|---------------|----|----------|-------|

| Item             | Configuration                                                                      |
|------------------|------------------------------------------------------------------------------------|
| Control register | Watchdog timer clock select register (WDCS)<br>Watchdog timer mode register (WDTM) |

Figure 9-1. Block Diagram of Watchdog Timer



# 9.3 Registers Controlling Watchdog Timer

The following two types of registers are used to control the watchdog timer.

- Watchdog timer clock select register (WDCS)
- Watchdog timer mode register (WDTM)

## (1) Watchdog timer clock select register (WDCS)

This register sets the watchdog timer count clock. TCL2 is set with an 8-bit memory manipulation instruction. RESET input clears TCL2 to 00H.

## Figure 9-2. Watchdog Timer Clock Select Register Format

| Symbol | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0 | Address | After reset | R/W |
|--------|---|---|---|---|---|-------|-------|---|---------|-------------|-----|
| WDCS   | 0 | 0 | 0 | 0 | 0 | WDCS2 | WDCS1 | 0 | FF42H   | 00H         | R/W |

| WDCS2            | WDCS1 | Watchdog timer count clock selection | Interval time                 |  |  |
|------------------|-------|--------------------------------------|-------------------------------|--|--|
|                  |       |                                      |                               |  |  |
| 0                | 0     | fx/2 <sup>4</sup> (312.5 kHz)        | 2 <sup>11</sup> /fx (410 µs)  |  |  |
| 0                | 1     | fx/2 <sup>6</sup> (78.1 kHz)         | 2 <sup>13</sup> /fx (1.64 ms) |  |  |
| 1                | 0     | fx/2 <sup>8</sup> (19.5 kHz)         | 2 <sup>15</sup> /fx (6.55 ms) |  |  |
| 1                | 1     | fx/2 <sup>10</sup> (4.88 kHz)        | 2 <sup>17</sup> /fx (26.2 ms) |  |  |
| Other than above |       | Setting prohibited                   |                               |  |  |

Remark fx: Main system clock oscillation frequency

#### (2) Watchdog timer mode register (WDTM)

This register sets an operation mode of the watchdog timer, and enables/disables counting of the watchdog timer.

WDTM is set with a 1-bit or 8-bit memory manipulation instruction.

RESET input clears WDTM to 00H.

#### Figure 9-3. Watchdog Timer Mode Register Format

| Symbol | <7> | 6 | 5 | 4     | 3     | 2 | 1 | 0 | Address | After reset | R/W |
|--------|-----|---|---|-------|-------|---|---|---|---------|-------------|-----|
| WDTM   | RUN | 0 | 0 | WDTM4 | WDTM3 | 0 | 0 | 0 | FFF9H   | 00H         | R/W |

| RUN | Watchdog timer operation selection <sup>Note 1</sup> |  |  |  |  |  |  |
|-----|------------------------------------------------------|--|--|--|--|--|--|
| 0   | Stops counting                                       |  |  |  |  |  |  |
| 1   | Clears counter and starts counting                   |  |  |  |  |  |  |

| WDTM4 | WDTM3 | Watchdog timer operation mode selection <sup>Note 2</sup>           |
|-------|-------|---------------------------------------------------------------------|
| 0     | 0     | Operation stop                                                      |
| 0     | 1     | Interval timer mode (overflow and maskable interrupt occur)Note 3   |
| 1     | 0     | Watchdog timer mode 1 (overflow and non-maskable interrupt occur)   |
| 1     | 1     | Watchdog timer mode 2 (overflow occurs and reset operation started) |

- **Notes 1.** Once RUN has been set (1), it cannot be cleared (0) by software. Therefore, when counting is started, it cannot be stopped by any means other than **RESET** input.
  - 2. Once WDTM3 and WDTM4 have been set (1), they cannot be cleared (0) by software.
  - 3. The watchdog timer starts operations as an interval timer when RUN is set to 1.
- Cautions 1. When the watchdog timer is cleared by setting RUN to 1, the actual overflow time is up to 0.8% shorter than the time set by watchdog timer clock select register (WDCS).
  - In watchdog timer mode 1 or 2, set WDTM4 to 1 after confirming WDTIF (bit 0 of interrupt request flag 0) has been set to 0. When watchdog timer mode 1 or 2 is selected under the condition where WDTIF is 1, a non-maskable interrupt occurs at the completion of rewriting.

## 9.4 Watchdog Timer Operation

#### 9.4.1 Operation as watchdog timer

The watchdog timer operates to detect a runaway when bit 4 (WDTM4) of the watchdog timer mode register (WDTM) is set to 1.

The count clock (runaway detection time interval) of the watchdog timer can be selected by bits 1 and 2 (WDCS1 and WDCS2) of watchdog timer clock select register (WDCS). By setting bit 7 (RUN) of WDTM to 1, the watchdog timer is started. Set RUN to 1 within the set runaway detection time interval after the watchdog timer has been started. By setting RUN to 1, the watchdog timer can be cleared and start counting. If RUN is not set to 1, and the runaway detection time is exceeded, the system is reset or a non-maskable interrupt is generated by the value of bit 3 (WDTM3) of WDTM.

The watchdog timer continues operation in the HALT mode, but stops in the STOP mode. Therefore, set RUN to 1 before entering the STOP mode to clear the watchdog timer, and then execute the STOP instruction.

#### Cautions 1. The actual runaway detection time may be up to 0.8% shorter than the set time.

2. When the subsystem clock is specified as the CPU clock, the count operation of the watchdog timer stops. Therefore, even if the main system clock is oscillating at that time, watchdog timer operation stops.

| WDCS2 | WDCS1 | At fx = 5.0 MHz Operation |
|-------|-------|---------------------------|
| 0     | 0     | 410 μs                    |
| 0     | 1     | 1.64 ms                   |
| 1     | 0     | 6.55 ms                   |
| 1     | 1     | 26.2 ms                   |

#### Table 9-4. Runaway Detection Time of Watchdog Timer

fx: Main system clock oscillation frequency

#### 9.4.2 Operation as interval timer

When bits 4 and 3 (WDTM4, WDTM3) of watchdog timer mode register (WDTM) are set to 1, the watchdog timer also operates as an interval timer that repeatedly generates an interrupt at time intervals specified by a count value set in advance.

Select a count clock (or interval time) by setting bits 1 and 2 (WDCS1 and WDCS2) of watchdog timer clock select register (WDCS). The watchdog timer starts operation as an interval timer when the RUN bit (bit 7 of WDTM) is set to 1.

In the interval timer mode, the interrupt mask flag (WDTMK) is valid, and a maskable interrupt (INTWDT) can be generated. The priority of INTWDT is set as the highest of all the maskable interrupts.

The interval timer continues operation in the HALT mode, but stops in the STOP mode. Therefore, set RUN to 1 before entering the STOP mode to clear the interval timer, and then execute the STOP instruction.

# Cautions 1. Once bit 4 (WDTM4) of WDTM is set to 1 (when the watchdog timer mode is selected), the interval timer mode is not set, unless the RESET signal is input.

2. The interval time immediately after the setting by WDTM may be up to 0.8% shorter than the set time.

| WDCS2 | WDCS1 | At fx = 5.0 MHz Operation |
|-------|-------|---------------------------|
| 0     | 0     | 410 μs                    |
| 0     | 1     | 1.64 ms                   |
| 1     | 0     | 6.55 ms                   |
| 1     | 1     | 26.2 ms                   |

Table 9-5. Interval Time of Interval Timer

fx: Main system clock oscillation frequency

# CHAPTER 10 SERIAL INTERFACE 10

# 10.1 Serial Interface 10 Functions

The serial interface 10 has the following two modes.

- Operation stop mode
- 3-wire serial I/O mode

## (1) Operation stop mode

This mode is used when serial transfer is not carried out. It reduces power consumption.

## (2) 3-wire serial I/O mode (MSB first/LSB first selectable)

In this mode, 8-bit data transfer is carried out with three lines, one for serial clock (SCK10) and two for serial data (SI10 and SO10).

The 3-wire serial I/O mode supports simultaneous transmit and receive operation, reducing data transfer processing time.

It is possible to select the start bit of 8-bit data to be transmitted between the MSB and the LSB, thus allowing connection to devices with either start bit.

The 3-wire serial I/O mode is effective for connecting display controllers and peripheral I/Os such as the 75XL Series, 78K Series, and 17K Series that have internal conventional clock synchronous serial interface.

# 10.2 Serial Interface 10 Configuration

Serial interface 10 has the following hardware configuration.

#### Table 10-1. Configuration of Serial Interface 10

| Item             | Configuration                              |  |  |  |  |  |  |
|------------------|--------------------------------------------|--|--|--|--|--|--|
| Register         | Transmit/receive shift register 10 (SIO10) |  |  |  |  |  |  |
| Control register | Serial operating mode register 10 (CSIM10) |  |  |  |  |  |  |

# (1) Transmit/receive shift register 10 (SIO10)

This is an 8-bit register used for parallel-to-serial conversion and to perform serial data transmission/reception in synchronization with serial clocks.

SIO10 is set with an 8-bit memory manipulation instruction.

RESET input makes SIO10 undefined.



# 10.3 Register Controlling Serial Interface 10

The following register is used to control serial interface 10.

• Serial operation mode register 10 (CSIM10)

#### (1) Serial operation mode register 10 (CSIM10)

This register is used to control serial interface 10 operation and set the serial clock and start bit. CSIM10 is set with a 1-bit or 8-bit memory manipulation instruction. RESET input clears CSIM10 to 00H.

## Figure 10-2. Serial Operation Mode Register 10 Format

| Symbol | <7>    | 6 | 5      | 4      | 3 | 2     | 1      | 0 | Address | After reset | R/W |
|--------|--------|---|--------|--------|---|-------|--------|---|---------|-------------|-----|
| CSIM10 | CSIE10 | 0 | TPS101 | TPS100 | 0 | DIR10 | CSCK10 | 0 | FF72H   | 00H         | R/W |

| CSIE10 | O Operation control in 3-wire serial I/O mode |
|--------|-----------------------------------------------|
| 0      | Operation stopped                             |
| 1      | Operation enabled                             |

| TPS101 | TPS100 | Count clock selection during operation enable in 3-wire serial I/O mode |
|--------|--------|-------------------------------------------------------------------------|
| 0      | 0      | fx/2² (1.25 MHz)                                                        |
| 0      | 1      | fx/2³ (625 kHz)                                                         |
| 1      | 0      | fx/24 (313 kHz)                                                         |
| 1      | 1      | fx/2 <sup>5</sup> (157 kHz)                                             |

| DIR10 | Start bit specification |
|-------|-------------------------|
| 0     | MSB                     |
| 1     | LSB                     |

| CSCK10 | Clock selection in 3-wire serial I/O mode |  |  |  |  |  |  |  |
|--------|-------------------------------------------|--|--|--|--|--|--|--|
| 0      | Input clock to SCK10 pin from external    |  |  |  |  |  |  |  |
| 1      | Internal clock selected by TPS100, TPS101 |  |  |  |  |  |  |  |

## Caution Bits 0, 3, and 6 must be set to 0.

Remarks 1. fx: Main system clock oscillation frequency

# Table 10-2. Settings of Serial Interface 10 Operation Mode

# (1) Operation stop mode

|        | CSIM10           |        | PM22                | P22                 | PM21                | P21                     | PM20                    | P20                 | Start | Shift     | P22/SI10     | P21/SO10     | P20/SCK10    |
|--------|------------------|--------|---------------------|---------------------|---------------------|-------------------------|-------------------------|---------------------|-------|-----------|--------------|--------------|--------------|
| CSIE10 | DIR10            | CSCK10 |                     |                     |                     |                         |                         |                     | Bit   | Clock     | Pin Function | Pin Function | Pin Function |
| 0      | ×                | ×      | × <sup>Note 1</sup> | × <sup>Note 1</sup> | × <sup>Note 1</sup> | $\times^{\rm Note \ 1}$ | $\times^{\rm Note \ 1}$ | × <sup>Note 1</sup> | -     | -         | P22          | P21          | P20          |
| Other  | Other than above |        |                     |                     |                     |                         |                         |                     | Sett  | ing prohi | bited        |              |              |

# (2) 3-wire serial I/O mode

|        | CSIM10           |        | PM22                | P22                 | PM21 | P21 | PM20 | P20 | Start | Shift             | P22/SI10               | P21/SO10              | P20/SCK10    |
|--------|------------------|--------|---------------------|---------------------|------|-----|------|-----|-------|-------------------|------------------------|-----------------------|--------------|
| CSIE10 | DIR10            | CSCK10 |                     |                     |      |     |      |     | Bit   | Clock             | Pin Function           | Pin Function          | Pin Function |
| 1      | 0                | 0      | 1 <sup>Note 2</sup> | × <sup>Note 2</sup> | 0    | 1   | 1    | ×   |       | External<br>clock | SI10 <sup>Note 2</sup> | SO10<br>(CMOS output) | SCK10 input  |
|        |                  | 1      |                     |                     |      |     | 0    | 1   |       | External<br>clock |                        |                       | SCK10 output |
| 1      | 1                | 0      |                     |                     |      |     | 1    | ×   | -     | External<br>clock |                        |                       | SCK10 input  |
|        |                  | 1      |                     |                     |      |     | 0    | 1   |       | External<br>clock |                        |                       | SCK10 output |
| Other  | Other than above |        |                     |                     |      |     |      |     |       |                   | oited                  |                       |              |

**Notes 1.** Can be used as port function.

2. If used only for transmission, can be used as P22 (CMOS I/O port).

Remark ×: don't care

# 10.4 Serial Interface 10 Operation

Serial interface 10 provides the following two types of modes.

- · Operation stop mode
- 3-wire serial I/O mode

#### 10.4.1 Operation stop mode

In the operation stop mode, serial transfer is not executed; therefore, the power consumption can be reduced. P20/SCK10, P21/SO10, and P22/SI10 pins can be used as normal I/O ports.

## (1) Register setting

Operation stop mode is set by serial operation mode register 10 (CSIM10).

## Serial operation mode register 10 (CSIM10)

CSIM10 is set with a 1-bit or 8-bit memory manipulation instruction. RESET input clears CSIM10 to 00H.

| Symbol | <7>    | 6 | 5      | 4      | 3 | 2     | 1      | 0 | Address | After reset | R/W |
|--------|--------|---|--------|--------|---|-------|--------|---|---------|-------------|-----|
| CSIM10 | CSIE10 | 0 | TPS101 | TPS100 | 0 | DIR10 | CSCK10 | 0 | FF72H   | 00H         | R/W |

| CSIE10 | Operation control in 3-wire serial I/O mode |
|--------|---------------------------------------------|
| 0      | Operation stopped                           |
| 1      | Operation enabled                           |

Caution Bits 0, 3, and 6 must be set to 0.

#### 10.4.2 3-wire serial I/O mode

The 3-wire serial I/O mode is useful for connection of peripheral I/Os and display controllers, etc., which incorporate a conventional clocked serial interface, such as the 75XL Series, 78K Series, 17K Series, etc.

Communication is performed using three lines: the serial clock (SCK10), serial output (SO10), and serial input (SI10).

## (1) Register setting

3-wire serial I/O mode settings are performed using serial operation mode register 10 (CSIM10).

#### (a) Serial operation mode register 10 (CSIM10)

CSIM10 is set with a 1-bit or 8-bit memory manipulation instruction. RESET input clears CSIM10 to 00H.

| Symbol | <7>    | 6 | 5      | 4      | 3 | 2     | 1      | 0 | Address | After reset | R/W |
|--------|--------|---|--------|--------|---|-------|--------|---|---------|-------------|-----|
| CSIM10 | CSIE10 | 0 | TPS101 | TPS100 | 0 | DIR10 | CSCK10 | 0 | FF72H   | 00H         | R/W |

| CSIE | Operation control in 3-wire serial I/O mode |  |  |  |  |  |
|------|---------------------------------------------|--|--|--|--|--|
| 0    | Operation stopped                           |  |  |  |  |  |
| 1    | Operation enabled                           |  |  |  |  |  |

| TPS101 | TPS100 | Count clock selection during operation enabled in 3-wire serial I/O mode |
|--------|--------|--------------------------------------------------------------------------|
| 0      | 0      | fx/2² (1.25 MHz)                                                         |
| 0      | 1      | fx/2³ (625 kHz)                                                          |
| 1      | 0      | fx/24 (313 kHz)                                                          |
| 1      | 1      | fx/2 <sup>5</sup> (157 kHz)                                              |

| DIR10 | Start bit specification |
|-------|-------------------------|
| 0     | MSB                     |
| 1     | LSB                     |

| CSCK10 | Clock selection in 3-wire serial I/O mode |  |  |  |  |  |
|--------|-------------------------------------------|--|--|--|--|--|
| 0      | Input clock to SCK10 pin from external    |  |  |  |  |  |
| 1      | Count clock selected by TPS100, TPS101    |  |  |  |  |  |

#### Caution Bits 0, 3, and 6 must be set to 0.

Remarks 1. fx: Main system clock oscillation frequency

#### (2) Communication operation

In the 3-wire serial I/O mode, data transmission/reception is performed in 8-bit units. Data is transmitted/ received in 1-bit units in synchronization with the serial clock.

Transmit/receive shift register 10 (SIO10) shift operations are performed in synchronization with the fall of the serial clock ( $\overline{SCK10}$ ). Then transmit data is held in the SO10 latch and output from the SO10 pin. Also, receive data input to the SI10 pin is latched in input bits of SIO10 on the rise of  $\overline{SCK10}$ .

At the end of an 8-bit transfer, the operation of SIO10 stops automatically, and the interrupt request signal (INTCSI10) is generated.





- Cautions 1. When data is written to SIO10 in the serial operation disabled status (CSIE10 = 0), the data cannot be transmitted or received.
  - 2. When data is written to SIO10 in the serial operation disabled status (CSIE10 = 0) and then serial operation is enabled (CSIE10 = 1), the data cannot be transmitted or received.
  - 3. Once data has been written to SIO10 with the serial clock selected (CSCK10 = 0), overwriting the data does not update the contents of SIO10.
  - 4. When CSIM10 is operated during data transmission/reception, data cannot be transmitted or received normally.
  - 5. When SIO10 is operated during data transmission/reception, the data cannot be transmitted or received normally.

#### (3) Transfer start

Serial transfer is started by setting transfer data to the transmit/receive shift register 10 (SIO10) when the following two conditions are satisfied.

- Bit 7 (CSIE10) of serial operation mode register 10 (CSIM10) = 1
- Internal serial clock is stopped or SCK10 is a high level after 8-bit serial transfer.

An end of 8-bit transfer stops the serial transfer automatically and generates the interrupt request signal (INTCSI10).

# CHAPTER 11 VFD CONTROLLER/DRIVER

# 11.1 VFD Controller/Driver Functions

The on-chip VFD controller/driver of the  $\mu$ PD789871 Subseries has the following functions.

- (1) Can output display signals (DMA operation) by automatically reading display data.
- (2) The pins not used for VFD display can be used as I/O port or output port pins (FIP9 to FIP24 pins only).
- (3) Luminance can be adjusted in 8 steps by VFD display mode register 1 (DSPM1).
- (4) Hardware for key scan application
  - · Generates an interrupt signal (INTKS) indicating key scan timing.
  - Timing in which key scan data is output can be detected by key scan flag (KSF).
  - Whether key scan timing is inserted or not can be selected.
- (5) High-tolerance output buffer that can directly drive VFD
- (6) The FIP17 to FIP24 pins can be connected to pull-down resistors (connected to VLOAD) using mask option (mask ROM version only). The μPD78F9872 does not have on-chip pull-down resistors).

Of the 25 VFD output pins of the  $\mu$ PD789871 Subseries, FIP9 to FIP24 are alternate function pins with port function. FIP0 to FIP8 are output-only pins.

FIP9 to FIP24 can be used as port pins when VFD display is disabled by bit 7 (DSPEN) of the display mode register 0 (DSPM0). Even when VFD display is enabled, the VFD output pins not used for display signal output can be used as port pins.

| FIP Pin Name   | Multiplexed Port Name | I/O              |  |
|----------------|-----------------------|------------------|--|
| FIP9 to FIP16  | P97 to P90            | Output-only port |  |
| FIP17 to FIP24 | P87 to P80            | I/O port         |  |

Table 11-1. VFD Output Pins and Alternate-Function Pins for Ports

# 11.2 VFD Controller/Driver Configuration

The VFD controller/driver consists of the following hardware.

# Table 11-2. Configuration of VFD Controller/Driver

| Item             | Configuration                                                                                         |
|------------------|-------------------------------------------------------------------------------------------------------|
| Display          | 25                                                                                                    |
| Control register | Display mode register 0 (DSPM0)<br>Display mode register 1 (DSPM1)<br>Display mode register 2 (DSPM2) |

## Figure 11-1. Block Diagram of VFD Controller/Driver



# 11.3 Registers Controlling VFD Controller/Driver

# 11.3.1 Control registers

The following three types of registers control the VFD controller/driver.

- Display mode register 0 (DSPM0)
- Display mode register 1 (DSPM1)
- Display mode register 2 (DSPM2)

# (1) Display mode register 0 (DSPM0)

DSPM0 performs the following setting.

- Enables or disables display
- Number of VFD output pins

DSPM0 is set with a 1-bit or 8-bit memory manipulation instruction. RESET input sets DSPM0 to 10H.

## Figure 11-2. Display Mode Register 0 Format

| Symbol | < 7 > | 6 | 5     | 4     | 3     | 2     | 1     | 0     | Address | After reset | R/W |
|--------|-------|---|-------|-------|-------|-------|-------|-------|---------|-------------|-----|
| DSPM0  | DSPEN | 0 | FOUT5 | FOUT4 | FOUT3 | FOUT2 | FOUT1 | FOUT0 | FFA0H   | 10H         | R/W |

| DSPEN | Enables or disables VFD display |
|-------|---------------------------------|
| 0     | Disables                        |
| 1     | Enables                         |

| FOUT5    | FOUT4    | FOUT3 | FOUT2 | FOUT1 | FOUT0              | Number of VFD output pins |
|----------|----------|-------|-------|-------|--------------------|---------------------------|
| 0        | 1        | 0     | 0     | 0     | 0                  | 17                        |
| 0        | 1        | 0     | 0     | 0     | 1                  | 18                        |
| 0        | 1        | 0     | 0     | 1     | 0                  | 19                        |
| 0        | 1        | 0     | 0     | 1     | 1                  | 20                        |
| 0        | 1        | 0     | 1     | 0     | 0                  | 21                        |
| 0        | 1        | 0     | 1     | 0     | 1                  | 22                        |
| 0        | 1        | 0     | 1     | 1     | 0                  | 23                        |
| 0        | 1        | 0     | 1     | 1     | 1                  | 24                        |
| 0        | 1        | 1     | 0     | 0     | 0                  | 25                        |
| Other th | an above |       |       |       | Setting prohibited |                           |

Cautions 1. Be sure to set bit 6 to 0.

- 2. Do not write data to the bits other than DSPEN when bit 7 (DSPEN) = 1.
- 3. Be sure to set the output latch of the alternate-function port of a pin used for VFD output to 0.

#### (2) Display mode register 1 (DSPM1)

DSPM1 performs the following setting.

- Blanking width of VFD output signal
- Number of display patterns

DSPM1 is set with a 1-bit or 8-bit memory manipulation instruction. RESET input sets DSPM1 to 01H.

#### Figure 11-3. Display Mode Register 1 Format

| Symbol | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     | Address | After reset | R/W |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|---------|-------------|-----|
| DSPM1  | FBLK2 | FBLK1 | FBLK0 | FPAT4 | FPAT3 | FPAT2 | FPAT1 | FPAT0 | FFA1H   | 01H         | R/W |

| FBLK2 | FBLK1 | FBLK0 | Blanking width of VFD output signal |
|-------|-------|-------|-------------------------------------|
| 0     | 0     | 0     | 1/16                                |
| 0     | 0     | 1     | 2/16                                |
| 0     | 1     | 0     | 4/16                                |
| 0     | 1     | 1     | 6/16                                |
| 1     | 0     | 0     | 8/16                                |
| 1     | 0     | 1     | 10/16                               |
| 1     | 1     | 0     | 12/16                               |
| 1     | 1     | 1     | 14/16                               |

| FPAT4    | FPAT3            | FPAT2 | FPAT1 | FPAT0 | Number of display patterns |
|----------|------------------|-------|-------|-------|----------------------------|
| 0        | 0                | 0     | 0     | 1     | 2                          |
| 0        | 0                | 0     | 1     | 0     | 3                          |
| 0        | 0                | 0     | 1     | 1     | 4                          |
| 0        | 0                | 1     | 0     | 0     | 5                          |
| 0        | 0                | 1     | 0     | 1     | 6                          |
| 0        | 0                | 1     | 1     | 0     | 7                          |
| 0        | 0                | 1     | 1     | 1     | 8                          |
| 0        | 1                | 0     | 0     | 0     | 9                          |
| 0        | 1                | 0     | 0     | 1     | 10                         |
| 0        | 1                | 0     | 1     | 0     | 11                         |
| 0        | 1                | 0     | 1     | 1     | 12                         |
| 0        | 1                | 1     | 0     | 0     | 13                         |
| 0        | 1                | 1     | 0     | 1     | 14                         |
| 0        | 1                | 1     | 1     | 0     | 15                         |
| 0        | 1                | 1     | 1     | 1     | 16                         |
| Other th | Other than above |       |       |       | Setting prohibited         |

Caution Do not write data to the display mode register 1 (DSPM1) when bit 7 (DSPEN) of the display mode register 0 (DSPM0) is 1.

#### (3) Display mode register 2 (DSPM2)

DSPM2 performs the following setting. It also indicates the status of the display timing/key scan.

- Insertion of key scan timing
- Display cycle (TDSP)

DSPM2 is set with a 1-bit or 8-bit memory manipulation instruction. However, only bit 7 (KSF) can be read by a 1-bit memory manipulation instruction.

RESET input clears DSPM2 to 00H.

#### Figure 11-4. Display Mode Register 2 Format

| Symbol | 7   | 6   | 5 | 4 | 3 | 2 | 1     | 0     | Address | After reset | R/W |
|--------|-----|-----|---|---|---|---|-------|-------|---------|-------------|-----|
| DSPM2  | KSF | KSM | 0 | 0 | 0 | 0 | FCYC1 | FCYC0 | FFA2H   | 00H         | R/W |

| KSF | Status of key scan cycle  |
|-----|---------------------------|
| 0   | Other than key scan cycle |
| 1   | Key scan cycle            |

| KSM | Key scan cycle insertion selection |
|-----|------------------------------------|
| 0   | Not inserted                       |
| 1   | Inserted                           |

| FCYC1 | FCYC0 | Display cycle                |
|-------|-------|------------------------------|
| 0     | 0     | 2 <sup>12</sup> /fx (819 μs) |
| 0     | 1     | 2 <sup>11</sup> /fx (410 µs) |
| 1     | 0     | 2 <sup>10</sup> /fx (205 μs) |
| 1     | 1     | Setting prohibited           |

Cautions 1. Be sure to set bits 2 to 5 to 0.

2. Do not write data to the display mode register 2 (DSPM2) when bit 7 (DSPEN) of the display mode register 0 (DSPM0) is 1.

Remarks 1. fx: Main system clock oscillation frequency

**2.** The parenthesized values apply to operation at fx = 5.0 MHz.

#### 11.3.2 One display period and blanking width

The VFD output signals are blanked equally at the beginning and end of the display period by the blanking width set by bits 0 to 2 (FBLK0 to FBLK2) of the display mode register 1 (DSPM1).



Figure 11-5. Blanking Width of VFD Output Signal

#### 11.4 Display Data Memory

The display data memory is a 96-byte RAM area that stores data to be displayed, and is mapped to addresses FA00H to FA5FH.

The VFD controller reads the data stored in the display data memory independently of the CPU operation for VFD display (DMA operation).

The area of the display data memory not used for display can be used as a normal RAM area.

At key scan timing ( $T\kappa$ s), all the VFD output pins are cleared to 0, and the data of the output latches of ports 8 and 9 are output to FIP9/P97 to FIP24/P80.

The address location of the display data memory is as follows:

#### (1) With 25 VFD output pins and 16 patterns

The addresses of the display data memory corresponding to the data output at each display timing (T0 to T15) are as shown in Figure 11-6 (for example, T0 = FA00H to FA03H, and T1 = FA04H to FA07H). When 25 VFD output pins (FIP0 to FIP24) are used, one block of display data consists of 4 bytes. VFD output pins 0 (FIP0) to 24 (FIP24) correspond to one block of display data sequentially, starting from the least significant bit toward the most significant bit.

## Figure 11-6. Relationship Between Address Location of Display Data Memory and VFD Output (with 25 VFD Output Pins and 16 Patterns)



#### (2) With 20 VFD output pins and 9 patterns

The addresses of the display data memory corresponding to the data output at each display timing (T0 to T8) are as shown in Figure 11-7 (for example, T0 = FA00H to FA02H, and T1 = FA03H to FA05H). When 20 VFD output pins (FIP0 to FIP19) are used, one block of display data consists of 3 bytes. VFD output pins 0 (FIP0) to 19 (FIP19) correspond to one block of display data sequentially, starting from the least significant bit toward the most significant bit.

## Figure 11-7. Relationship Between Address Location of Display Data Memory and VFD Output (with 20 VFD Output Pins and 9 Patterns)



Preliminary User's Manual U14938EJ1V0UM

#### 11.5 Key Scan Flag and Key Scan Data

#### 11.5.1 Key scan flag

The key scan flag (KSF) is set to 1 during key scan timing, and is automatically reset to 0 at display timing.

KSF is mapped to bit 7 of the display mode register 2 (DSPM2) and can be tested in 1-bit units. It cannot be written, however.

By testing KSF, it can be determined whether key scan timing is in progress, and whether key input data is correct can be checked.

Whether key scan timing is inserted or not can be selected by using the key scan timing insertion specification flag (KSM) (bit 6 of the display mode register 2 (DSPM2)).

#### 11.5.2 Key scan data

Data stored in ports 8 and 9 are output from the FIP9 to FIP24 pins during key scan timing.

## Caution If scanning is performed in such a manner that both a segment and a digit turn ON during key scan timing, the display may flicker.

#### 11.6 Leakage Emission of Fluorescent Indicator Panel

Leakage emission may take place when a fluorescent indicator panel is driven by the  $\mu$ PD789871 Subseries. The possible causes of this leakage emission are as follows.

#### (1) Short blanking time

Figure 11-8 shows the signal waveforms of a 2-digit display where the first digit T0 lights and the second digit T1 remains dark. If the blanking time is too short as shown in this figure, the T1 signal rises before the segment signal is deasserted, causing leakage emission. Generally, the blanking time must be about 20  $\mu$ s. Determine the set value of the display mode register 1 (DSPM1), taking this into consideration.

T0 T1 S0 Blanking width Leakage emission occurs

Figure 11-8. Leakage Emission Because of Short Blanking Time

#### (2) Segment-grid capacitance of fluorescent indicator panel

Even if a sufficiently long blanking time is ensured as shown in Figure 11-10, leakage emission may still occur. This is because the fluorescent indicator panel has a capacitance between the grid and segment, as indicated by  $C_{SG}$  in Figure 11-9, and the timing signal pin is raised via  $C_{SG}$  when segment signal turns on. If the voltage of the timing signal rises beyond the cutoff voltage (E $\kappa$ ) as shown in Figure 11-10, leakage emission occurs. This whisker-like voltage changes with the values of  $C_{SG}$  and internal pull-down resistor (RL). The greater the value of  $C_{SG}$ , and the greater the value of RL, the higher this voltage, increasing the possibility of the occurrence of leakage emission.

The value of  $C_{SG}$  differs depending on the display area of the fluorescent indicator panel. The larger the area, the higher the  $C_{SG}$ .

Therefore, the value of the pull-down resistor differs depending on the size of the fluorescent indicator panel, in order to prevent leakage emission.

Because the value of the pull-down resistor that can be connected by mask option is relatively high, the leakage emission may not be suppressed by the internal pull-down resistor alone.

In case sufficient display quality cannot be obtained, deepen the back bias (increase  $E\kappa$ ), attach a filter to the fluorescent indicator panel, or connect an external pull-down resistor of several 10 k $\Omega$  to the timing signal pin. The likelihood of leakage emission caused by CsG occurring changes depending on the duty cycle of the whisker voltage vis-a-vis the total display cycle. The fewer the number of display digits, the greater the likelihood of occurrence of leakage emission.

Lowering the display luminance also has an effect of suppressing the leakage emission.



Figure 11-9. Leakage Emission Caused by Csg

Eκ : Cutoff voltage

R∟: On-chip pull-down resistor





#### 11.7 Calculation of Total Power Dissipation

The following three power consumption are available for the  $\mu$ PD789871 Subseries. The sum of the three power consumption should be less than the total power dissipation PT (refer to **Figure 11-11**) (80% or less of ratings is recommended).

| <1> CPU power consumption:                | Calculate VDD (MAX.) × IDD (MAX.).                          |
|-------------------------------------------|-------------------------------------------------------------|
| <2> Output pin power consumption:         | Power consumption when maximum current flows into each VFD  |
|                                           | output pin.                                                 |
| <3> Pull-down resistor power consumption: | Power consumption by pull-down resistor incorporated in VFD |
|                                           | output pin.                                                 |



Figure 11-11. Total Power Dissipation  $P_T$  (T<sub>A</sub> = -40 to +85°C)

The following is how to calculate total power dissipation for the example in Figure 11-12.

| Example | Assume the following conditions:                                                              |
|---------|-----------------------------------------------------------------------------------------------|
|         | VDD = 5.5 V, 5.0 MHz oscillation                                                              |
|         | Supply current (IDD) = 15 mA                                                                  |
|         | VFD output: 11 grids $\times$ 10 segments (Blanking width = 1/16: when FBLK0 to FBLK2 = 000B) |
|         | Maximum current at the grid pin is 15 mA.                                                     |
|         | Maximum current at the segment pin is 5 mA.                                                   |
|         | At the key scan timing, VFD output pin is OFF.                                                |
|         | VFD output voltage: grid $V_{OD} = V_{DD} - 2 V$ (voltage drop of 2 V)                        |
|         | segments $V_{OD} = V_{DD} - 0.5 V$ (voltage drop of 0.5 V)                                    |
|         | Fluorescent indicator panel voltage (VLOAD) = -35 V                                           |
|         | Mask option pull-down resistor = 30 k $\Omega$                                                |
|         |                                                                                               |

By placing the above conditions in calculation <1> to <3>, the total dissipation can be worked out.

<1> CPU power consumption: 5.5 V × 15 mA = 82.5 mW <2> Output pin power consumption:

$$\begin{array}{ll} \mbox{Grid} & (V_{DD}-V_{OD})\times \frac{\mbox{Total current value of each grid}}{\mbox{Number of grids + 1}} \times (1 - \mbox{Blanking width}) = \\ & 2\ V\times \frac{15\ mA\times 11\ grids}{11\ grids+1} \times (1 - \ \frac{1}{16}) \\ \mbox{Segment } (V_{DD}-V_{OD})\times \frac{\mbox{Total segment current value of illuminated dots}}{\mbox{Number of grids + 1}} \times (1 - \ \mbox{Blanking width}) = \\ & 0.5\ V\times \frac{5\ mA\times 31\ dots}{11\ grids+1} \times (1 - \ \frac{1}{16}) \\ \mbox{= 6.1\ mW} \end{array}$$

<3> Pull-down resistor power consumption:

$$\begin{array}{ll} \text{Grid} & \frac{(V_{\text{DD}} - V_{\text{LOAD}})^2}{\text{Pull-down resistor value}} \times \frac{\text{Number of grids}}{\text{Number of grids} + 1} \times (1 - \text{Blanking width}) &= \\ & \frac{(5.5 \text{ V} - 2 \text{ V} - (-35 \text{ V}))^2}{30 \text{ k}\Omega} \times \frac{11 \text{ grids}}{11 \text{ grids} + 1} \times (1 - \frac{1}{16}) &= 42.5 \text{ mW} \\ & \text{Segment} \frac{(V_{\text{OD}} - V_{\text{LOAD}})^2}{\text{Pull-down resistor value}} \times \frac{\text{Number of illuminated dots}}{\text{Number of grids} + 1} \times (1 - \text{Blanking width}) = \\ & \frac{(5.5 \text{ V} - 2 \text{ V} - (-35 \text{ V}))^2}{30 \text{ k}\Omega} \times \frac{31 \text{ dots}}{11 \text{ grids} + 1} \times (1 - \frac{1}{16}) &= 129.2 \text{ mW} \end{array}$$

Total power consumption = <1> + <2> + <3> = 82.5 + 25.8 + 6.1 + 42.5 + 129.2 = 286.1 mW

In this example, the total power consumption do not exceed the rating of the total power dissipation, so there is no problem in power consumption.

However, when the total power consumption exceeds the rating of the total power dissipation, it is necessary to lower the power consumption. To reduce power consumption, reduce the number of pull-down resistors.

|                                      | Display data memory                                                     |               |         |   |                                   |   |   |     |   |             |             |   |     |   |            |     |   |   |                      |   |   |                           |
|--------------------------------------|-------------------------------------------------------------------------|---------------|---------|---|-----------------------------------|---|---|-----|---|-------------|-------------|---|-----|---|------------|-----|---|---|----------------------|---|---|---------------------------|
| FA02H, FA01H, FA00H,                 | 0                                                                       | 0             | 0       | 1 | 1                                 | 1 | 0 | 1   | 0 | 0           | 0           | 0 | 0   | 0 | 0          | 0   | 0 | 0 | 0                    | 0 | 1 | ТО                        |
| FA09H, FA08H, FA07H,                 | 0                                                                       | 0             | 0       | 1 | 0                                 | 1 | 1 | 0   | 0 | 0           | 0           | 0 | 0   | 0 | 0          | 0   | 0 | 0 | 0                    | 1 | 0 | T1                        |
| FA10H, FA0FH, FA0EH,                 | 0                                                                       | 0             | 0       | 1 | 0                                 | 0 | 1 | 1   | 1 | 1           | 0           | 0 | 0   | 0 | 0          | 0   | 0 | 0 | 1                    | 0 | 0 | T2                        |
| FA17H, FA16H, FA15H,                 | 0                                                                       | 0             | 0       | 0 | 0                                 | 0 | 0 | 1   | 1 | 0           | 0           | 0 | 0   | 0 | 0          | 0   | 0 | 1 | 0                    | 0 | 0 | Т3                        |
| FA1EH, FA1DH, FA1CH,                 | 0                                                                       | 0             | 1       | 0 | 0                                 | 0 | 0 | 0   | 0 | 0           | 0           | 0 | 0   | 0 | 0          | 0   | 1 | 0 | 0                    | 0 | 0 | Τ4                        |
| FA25H, FA24H, FA23H,                 | 0                                                                       | 0             | 0       | 1 | 1                                 | 0 | 1 | 1   | 0 | 1           | 0           | 0 | 0   | 0 | 0          | 1   | 0 | 0 | 0                    | 0 | 0 | Т5                        |
| FA2CH, FA2BH, FA2AH,                 | 0                                                                       | 0             | 0       | 1 | 1                                 | 0 | 0 | 1   | 1 | 0           | 0           | 0 | 0   | 0 | 1          | 0   | 0 | 0 | 0                    | 0 | 0 | Т6                        |
| FA33H, FA32H, FA31H,                 | 1                                                                       | 0             | 0       | 0 | 0                                 | 0 | 0 | 0   | 0 | 0           | 0           | 0 | 0   | 1 | 0          | 0   | 0 | 0 | 0                    | 0 | 0 | T7                        |
| FA3AH, FA39H, FA38H,                 | 0                                                                       | 1             | 0       | 0 | 0                                 | 0 | 0 | 1   | 1 | 0           | 0           | 0 | 1   | 0 | 0          | 0   | 0 | 0 | 0                    | 0 | 0 | Т8                        |
| FA41H, FA40H, FA3FH,                 | 0                                                                       | 0             | 0       | 0 | 0                                 | 0 | 0 | 1   | 1 | 0           | 0           | 1 | 0   | 0 | 0          | 0   | 0 | 0 | 0                    | 0 | 0 | Т9                        |
| FA48H, FA47H, FA46H,                 | 0                                                                       | 1             | 0       | 0 | 0                                 | 0 | 0 | 0   | 0 | 0           | 1           | 0 | 0   | 0 | 0          | 0   | 0 | 0 | 0                    | 0 | 0 | T10                       |
| (VFD output pins :<br>FIP0 to FIP20) | (VFD output pins : 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |               |         |   |                                   |   |   |     |   |             |             |   |     |   |            |     |   |   |                      |   |   |                           |
|                                      |                                                                         |               |         |   |                                   |   |   |     |   |             |             |   |     |   |            |     |   |   |                      |   |   |                           |
| AM i SUN<br>PM j                     |                                                                         | MO<br> <br> 2 | _ <br>_ |   | TUE<br>  <u>j •</u><br>  j •<br>3 |   |   | VED |   | ⊤⊦<br><br>! | iU<br><br>5 |   | FRI |   | S<br> <br> | 5AT |   |   | <b>–</b> ]<br>]<br>3 |   | 9 | f g b<br>e d c<br>h<br>10 |

## Figure 11-12. Relationship Between Display Data Memory Contents and VFD Output with 10 Segments-11 Digits Displayed

Display data memory

#### CHAPTER 12 INTERRUPT FUNCTIONS

#### 12.1 Interrupt Function Types

The following two types of interrupt functions are used.

#### (1) Non-maskable interrupt

This interrupt is acknowledged unconditionally. It does not undergo interrupt priority control and is given top priority over all other interrupt requests.

A standby release signal is generated.

The non-maskable interrupt has one source of interrupt from the watchdog timer.

#### (2) Maskable interrupt

These interrupts undergo mask control. If two or more interrupts with the same priority are simultaneously generated, each interrupt has a predetermined priority as shown in Table 12-1. A standby release signal is generated. The maskable interrupt has four sources of external interrupts and seven sources of internal interrupts.

#### 12.2 Interrupt Sources and Configuration

There are total of 12 non-maskable and maskable interrupts in the interrupt sources (see Table 12-1).

| Interrupt Type | Priority <sup>Note 1</sup> |          | Interrupt Source                                         | Internal<br>/External | Vector<br>Table | Basic<br>Configuration |
|----------------|----------------------------|----------|----------------------------------------------------------|-----------------------|-----------------|------------------------|
|                |                            | Name     | Trigger                                                  | /External             | Address         | Type <sup>Note 2</sup> |
| Non-maskable   | _                          | INTWDT   | Watchdog timer overflow (watchdog timer mode 1 selected) | Internal              | 0004H           | (A)                    |
| Maskable       | 0                          | INTWDT   | Watchdog timer overflow (interval timer mode selected)   |                       |                 | (B)                    |
|                | 1                          | INTP0    | Pin input edge detection                                 | External              | 0006H           | (C)                    |
|                | 2                          | INTP1    |                                                          |                       | 0008H           |                        |
|                | 3                          | INTTM50  | TI pin input rising edge detection                       |                       | 000AH           | (D)                    |
|                | 4                          | INTTM51  | TI pin input falling edge detection                      |                       | 000CH           |                        |
|                | 5                          | INTTM52  | 8-bit remote control timer over flow signal              | Internal              | 000EH           | (B)                    |
|                | 6                          | INTKS    | Key scan timing                                          |                       | 0010H           |                        |
|                | 7                          | INTCSI10 | End of serial interface 10 transmission/<br>reception    |                       | 0012H           |                        |
|                | 8                          | INTTM80  | Generation of 8-bit timer 80 match signal                |                       | 0014H           |                        |
|                | 9                          | INTTM81  | Generation of 8-bit timer 81 match signal                |                       | 0016H           |                        |
|                | 10                         | INTWT    | Watch timer interrupt                                    |                       | 0018H           |                        |
|                | 11                         | INTWTI   | Watch timer interval timer interrupt                     |                       | 001AH           |                        |

Table 12-1. Interrupt Source List

- **Notes 1.** Priority is the priority applicable when two or more maskable interrupts are simultaneously generated. 0 is the highest priority and 11 is the lowest priority.
  - 2. Basic configuration types A to C correspond to A to C in Figure 12-1.
- **Remark** As the interrupt source of the watchdog timer (INTWDT), either a non-maskable interrupt or a maskable interrupt (internal) can be selected.

#### Figure 12-1. Basic Configuration of Interrupt Function

#### (A) Internal non-maskable interrupt



#### (B) Internal maskable interrupt



#### (C) External maskable interrupt (INTP0, INTP1)



- IF: Interrupt request flag
- IE: Interrupt enable flag
- MK: Interrupt mask flag

### (D) External maskable interrupt (INTTM50, INTTM51)



- IF: Interrupt request flag
- IE: Interrupt enable flag
- MK: Interrupt mask flag

#### **12.3 Interrupt Function Control Registers**

The following four registers are used to control the interrupt functions.

- Interrupt request flag registers (IF0, IF1)
- Interrupt mask flag registers (MK0, MK1)
- External interrupt mode register (INTM0)
- Program status word (PSW)

Table 12-2 gives a listing of interrupt request flag and interrupt mask flag names corresponding to interrupt requests.

| Interrupt Request Signal Name | Interrupt Request Flag | Interrupt Mask Flag |
|-------------------------------|------------------------|---------------------|
| INTWDT                        | WDTIF                  | WDTMK               |
| INTP0                         | PIF0                   | РМКО                |
| INTP1                         | PIF1                   | PMK1                |
| INTTM50                       | TMIF50                 | ТММК50              |
| INTTM51                       | TMIF51                 | TMMK51              |
| INTTM52                       | TMIF52                 | TMMK52              |
| INTKS                         | KSIF                   | KSMK                |
| INTCSI10                      | CSIIF10                | CSIMK10             |
| INTTM80                       | TMIF80                 | ТММК80              |
| INTTM81                       | TMIF81                 | TMMK81              |
| INTWT                         | WTIF                   | WTMK                |
| INTWTI                        | WTIIF                  | WTIMK               |

#### Table 12-2. Flags Corresponding to Interrupt Request Signal

#### (1) Interrupt request flag registers (IF0, IF1)

The interrupt request flag is set to 1 when the corresponding interrupt request is generated or an instruction is executed. It is cleared to 0 when an instruction is executed upon acknowledgement of an interrupt request or upon **RESET** input.

IF0 and IF1 are set with a 1-bit or 8-bit memory manipulation instruction.

RESET input clears these registers to 00H.

#### Figure 12-2. Interrupt Request Flag Register Format

| Symbol | <7>     | <6>  | <5>    | <4>    | <3>    | <2>  | <1>    | <0>    | Address | After reset | R/W |
|--------|---------|------|--------|--------|--------|------|--------|--------|---------|-------------|-----|
| IF0    | CSIIF10 | KSIF | TMIF52 | TMIF51 | TMIF50 | PIF1 | PIF0   | WDTIF  | FFE0H   | 00H         | R/W |
|        |         |      |        |        |        |      |        |        |         |             |     |
| Symbol | 7       | 6    | 5      | 4      | <3>    | <2>  | <1>    | <0>    | Address | After reset | R/W |
| IF1    | 0       | 0    | 0      | 0      | WTIIF  | WTIF | TMIF81 | TMIF80 | FFE1H   | 00H         | R/W |

| > | ××IF× | Interrupt request flag                                         |  |  |  |  |  |  |
|---|-------|----------------------------------------------------------------|--|--|--|--|--|--|
| Γ | 0     | No interrupt request signal is generated                       |  |  |  |  |  |  |
|   | 1     | Interrupt request signal is generated; Interrupt request state |  |  |  |  |  |  |

Cautions 1. WDTIF flag is R/W enabled only when the watchdog timer is used as an interval timer. If the watchdog timer mode 1 and 2 are used, set the WDTIF flag to 0.

2. Because port 2 has an alternate function as the external interrupt input, when the output level is changed by specifying the output mode of the port function, an interrupt request flag is set. Therefore, the interrupt mask flag should be set to 1 before using the output mode.

#### (2) Interrupt mask flag registers (MK0, MK1)

Interrupt servicing disabled

1

The interrupt mask flag is used to enable/disable the corresponding maskable interrupt service. MK0 and MK1 are set with a 1-bit or 8-bit memory manipulation instruction. RESET input sets these registers to FFH.

#### <6> <5> <3> <0> R/W Symbol <7> <4> <2> <1> Address After reset CSIMK10 KSMK TMMK52 TMMK51 TMMK50 PMK1 PMK0 WDTMK FFH MK0 FFE4H R/W 6 5 4 <3> <2> <1> <0> Address After reset R/W Symbol 7 MK1 WTIMK WTMK TMMK81 TMMK80 FFH 1 1 FFE5H 1 1 R/W ××MK× Interrupt servicing control 0 Interrupt servicing enabled

#### Figure 12-3. Interrupt Mask Flag Register Format

- Cautions 1. If the WDTMK flag is read when the watchdog timer is used in watchdog timer mode 1 and 2, its value becomes undefined.
  - 2. Because port 2 has an alternate function as the external interrupt input, when the output level is changed by specifying the output mode of the port function, an interrupt request flag is set. Therefore, the interrupt mask flag should be set to 1 before using the output mode.

#### (3) External interrupt mode register 0 (INTM0)

This register is used to set the valid edge of INTP0 and INTP1. INTM0 is set with an 8-bit memory manipulation instruction. RESET input clears INTM0 to 00H.

#### Figure 12-4. External Interrupt Mode Register 0 Format

| Symbol | 7 | 6 | 5    | 4    | 3    | 2    | 1 | 0 | Address | After reset | R/W |
|--------|---|---|------|------|------|------|---|---|---------|-------------|-----|
| INTM0  | 0 | 0 | ES11 | ES10 | ES01 | ES00 | 0 | 0 | FFECH   | 00H         | R/W |

| ES11 | ES10 | INTP1 valid edge selection    |
|------|------|-------------------------------|
| 0    | 0    | Falling edge                  |
| 0    | 1    | Rising edge                   |
| 1    | 0    | Setting prohibited            |
| 1    | 1    | Both rising and falling edges |

| ES01 | ES00 | INTP0 valid edge selection    |
|------|------|-------------------------------|
| 0    | 0    | Falling edge                  |
| 0    | 1    | Rising edge                   |
| 1    | 0    | Setting prohibited            |
| 1    | 1    | Both rising and falling edges |

Cautions 1. Be sure to set bits 0, 1, 6, and 7 to 0.

 Before setting the INTMO register, be sure to set the corresponding interrupt mask flag (x×MK× = 1) to disable interrupts. After setting the INTMO register, clear the interrupt request flag (x×IF× = 0), then clear the interrupt mask flag (x×MK× = 0), which will enable interrupts.

#### (4) Program status word (PSW)

The program status word is a register used to hold the instruction execution result and the current status for interrupt requests. The IE flag to set maskable interrupt enable/disable is mapped.

This register can be read/written in 8-bit units and can carry out operations using a bit manipulation and dedicated instructions (EI, DI). When a vectored interrupt request is acknowledged, PSW is automatically saved into a stack, and the IE flag is reset to 0. It is reset from the stack by the RETI and POP PSW instructions. RESET input sets PSW to 02H.



| Symbol | 7  | 6     | 5  | 4  | 3 | 2  | 1        | 0      | After reset      | R/W                            |
|--------|----|-------|----|----|---|----|----------|--------|------------------|--------------------------------|
| PSW    | IE | Z     | 0  | AC | 0 | 0  | 1        | CY     | 02H              | R/W                            |
|        |    |       |    |    |   |    |          |        | → Used when      | normal instruction is executed |
|        | IE |       |    |    |   | In | nterrupt | acknow | ledge enable/dis | able                           |
|        | 0  | Disab | le |    |   |    |          |        |                  |                                |
|        | 1  | Enabl | le |    |   |    |          |        |                  |                                |

#### 12.4 Interrupt Processing Operation

#### 12.4.1 Non-maskable interrupt request acknowledgement operation

The non-maskable interrupt request is unconditionally acknowledged even when interrupts are disabled. It is not subject to interrupt priority control and takes precedence over all other interrupts.

When the non-maskable interrupt request is acknowledged, PSW and PC are saved to the stack in that order, the IE flag is reset to 0, the contents of the vector table are loaded to the PC, and then program execution branches.

Figure 12-6 shows the flowchart from non-maskable interrupt request generation to acknowledgement. Figure 12-7 shows the timing of non-maskable interrupt request acknowledgement. Figure 12-8 shows the acknowledgement operation if multiple non-maskable interrupts are generated.

# Caution During a non-maskable interrupt service program execution, do not input another non-maskable interrupt request; if it is input, the service program will be interrupted and the new interrupt request will be acknowledged.





WDT: Watchdog timer









#### 12.4.2 Maskable interrupt request acknowledgement operation

A maskable interrupt request can be acknowledged when the interrupt request flag is set to 1 and the corresponding interrupt mask flag is cleared to 0. A vectored interrupt request is acknowledged in the interrupt enabled status (when the IE flag is set to 1).

The time required to start the interrupt processing after a maskable interrupt request has been generated is shown in Table 12-3.

Refer to Figures 12-10 and 12-11 for the interrupt request acknowledgement timing.

#### Table 12-3. Time from Generation of Maskable Interrupt Request to Processing

| Minimum Time | Maximum Time <sup>№te</sup> |
|--------------|-----------------------------|
| 9 clocks     | 19 clocks                   |

Note The wait time is maximum when an interrupt request is generated immediately before BT and BF instruction.

Remark 1 clock:  $\frac{1}{f_{CPU}}$  (fCPU: CPU clock)

When two or more maskable interrupt requests are generated at the same time, they are acknowledged starting from the interrupt request assigned the highest priority.

A pending interrupt is acknowledged when the status where it can be acknowledged is set.

Figure 12-9 shows the algorithm of acknowledging interrupt requests.

When a maskable interrupt request is acknowledged, the contents of PSW and PC are saved to the stack in that order, the IE flag is reset to 0, and the data in the vector table determined for each interrupt request is loaded to the PC, and execution branches.

To return from interrupt processing, use the RETI instruction.



Figure 12-9. Interrupt Acknowledgement Program Algorithm

- ××IF: Interrupt request flag
- ××MK: Interrupt mask flag

IE: Flag to control maskable interrupt request acknowledgement (1 = enable, 0 = disable)



#### Figure 12-10. Interrupt Request Acknowledgement Timing (Example of MOV A,r)

If an interrupt request flag ( $\times$ IF) is set before an instruction clock n (n = 4 to 10) under execution becomes n– 1, the interrupt is acknowledged after the instruction under execution is complete. Figure 12-10 shows an example of the interrupt request acknowledgement timing for an 8-bit data transfer instruction MOV A,r. Since this instruction is executed for 4 clocks, if an interrupt occurs for 3 clocks after the execution starts, the interrupt acknowledgement processing is performed after the MOV A,r instruction is completed.





If an interrupt request flag ( $\times$  IF) is set at the last clock of the instruction, the interrupt acknowledgement processing starts after the next instruction is executed.

Figure 12-11 shows an example of the interrupt acknowledgement timing for an interrupt request flag that is set at the second clock of NOP (2-clock instruction). In this case, the MOV A,r instruction after the NOP instruction is executed, and then the interrupt acknowledgement processing is performed.

## Caution Interrupt requests are kept pending while the interrupt request flag register (IF0, IF1) or the interrupt mask flag register (MK0, MK1) is being accessed.

#### 12.4.3 Multiple interrupt processing

Multiple interrupt processing in which another interrupt is acknowledged while an interrupt is being processed can be processed by priority. When the priority is controlled by the default priority and two or more interrupts are generated at once, interrupt processing is performed according to the priority assigned to each interrupt request in advance (refer to **Table 12-1**).

#### Figure 12-12. Example of Multiple Interrupts



#### Example 1. Multiple interrupts are acknowledged

During interrupt INTxx servicing, interrupt request INTyy is acknowledged, and a multiple interrupt is generated. An El instruction is issued before each interrupt request acknowledgement, and the interrupt request acknowledgement enable state is set.





Because interrupts are not enabled in interrupt INTxx servicing (an El instruction is not issued), interrupt request INTyy is not acknowledged, and a multiple interrupt is not generated. The INTyy request is kept pending and acknowledged after the INTxx processing is performed.

IE = 0: Interrupt request acknowledgement disabled

#### 12.4.4 Interrupt request pending

Some instructions may hold pending the acknowledgement of an instruction request until the completion of the execution of the next instruction even if the interrupt request (maskable interrupt, non-maskable interrupt, and external interrupt) is generated during the execution. The following shows such instructions.

- Manipulation instruction for the interrupt request flag register (IF0, IF1)
- Manipulation instruction for the interrupt mask flag register (MK0, MK1)

#### **CHAPTER 13 STANDBY FUNCTION**

#### 13.1 Standby Function and Configuration

#### 13.1.1 Standby function

The standby function is to reduce the power consumption of the system and can be effected in the following two modes:

#### (1) HALT mode

This mode is set when the HALT instruction is executed. The HALT mode stops the operation clock of the CPU. The system clock oscillation circuit continues oscillating. This mode does not reduce the power consumption as much as the STOP mode, but is useful for resuming processing immediately when an interrupt request is generated, or for intermittent operations.

#### (2) STOP mode

This mode is set when the STOP instruction is executed. The STOP mode stops the main system clock oscillation circuit and stops the entire system. The power consumption of the CPU can be substantially reduced in this mode.

The low voltage ( $V_{DD} = 1.8 V$ ) of the data memory can be retained. Therefore, this mode is useful for retaining the contents of the data memory at an extremely low current.

The STOP mode can be released by an interrupt request, so that this mode can be used for intermittent operation. However, some time is required until the system clock oscillation circuit stabilizes after the STOP mode has been released. If processing must be resumed immediately by using an interrupt request, therefore, use the HALT mode.

In both modes, the previous contents of the registers, flags, and data memory before setting the standby mode are all retained. In addition, the statuses of the output latch of the I/O ports and output buffer are also retained.

## Caution To set the STOP mode, be sure to stop the operations of the peripheral hardware, and then execute the STOP instruction.

#### 13.1.2 Register controlling standby function

The wait time after the STOP mode is released upon interrupt request until the oscillation stabilizes is controlled with the oscillation stabilization time select register (OSTS).

OSTS is set with an 8-bit memory manipulation instruction.

RESET input sets OSTS to 04H. However, the oscillation stabilization time after RESET input is  $2^{15}/fx$ , instead of  $2^{17}/fx$ .



| Symbol | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0     | Address | After reset | R/W |
|--------|---|---|---|---|---|-------|-------|-------|---------|-------------|-----|
| OSTS   | 0 | 0 | 0 | 0 | 0 | OSTS2 | OSTS1 | OSTS0 | FFFAH   | 04H         | R/W |

| OSTS2 | OSTS1    | OSTS0 | Oscillation stabilization time selection |
|-------|----------|-------|------------------------------------------|
| 0     | 0        | 0     | 2 <sup>12</sup> /fx(819 μs)              |
| 0     | 1        | 0     | 2 <sup>15</sup> /fx(6.55 ms)             |
| 1     | 0        | 0     | 2 <sup>17</sup> /fx (26.2 ms)            |
| Othe  | r than a | bove  | Setting prohibited                       |

Caution The wait time after the STOP mode is released does not include the time from STOP mode release to clock oscillation start ("a" in the figure below), regardless of release by RESET input or by interrupt generation.



Remarks

- **1.** fx: Main system clock oscillation frequency
- **2.** Values in parentheses apply to operation with fx = 5.0 MHz.

#### 13.2 Operation of Standby Function

#### 13.2.1 HALT mode

#### (1) HALT mode

The HALT mode is set by executing the HALT instruction. The operation status in the HALT mode is shown in the following table.

Table 13-1. HALT Mode Operating Status

| Item                          | Operating Status<br>During Main Syste | s in HALT Mode<br>m Clock Operation |                                   | Operating Status in HALT Mode<br>During Subsystem Clock Operation |  |  |
|-------------------------------|---------------------------------------|-------------------------------------|-----------------------------------|-------------------------------------------------------------------|--|--|
|                               | Subsystem Clock<br>Operating          | Subsystem<br>Clock Stopped          | Main System<br>Clock<br>Operating | Main System Clock<br>Stopped                                      |  |  |
| Main system clock             | Oscillation enabled                   |                                     | L                                 | Oscillation stopped                                               |  |  |
| CPU                           | Operation stopped                     |                                     |                                   | ·                                                                 |  |  |
| Port (output latch)           | Retains the status bet                |                                     |                                   |                                                                   |  |  |
| 8-bit remote control timer 50 | Operable                              |                                     |                                   | Operation stopped                                                 |  |  |
| 8-bit timer 80                | Operable                              |                                     |                                   | Operation stopped                                                 |  |  |
| 8-bit timer 81                | Operable                              |                                     |                                   | Operation stopped                                                 |  |  |
| Watch timer                   | Operable                              | Operable <sup>Note 1</sup>          | Operable                          | Operable <sup>Note 2</sup>                                        |  |  |
| Watchdog timer                | Operable                              |                                     | Operation stopped                 | Operation stopped                                                 |  |  |
| Serial interface 10           | Operable                              |                                     |                                   | Operable <sup>Note 3</sup>                                        |  |  |
| VFD controller/driver         | Operation stopped (re                 | tains output data)                  |                                   |                                                                   |  |  |
| External interrupt            | Operable <sup>Note 4</sup>            |                                     |                                   |                                                                   |  |  |

Notes 1. Operable when the main system clock is selected.

- 2. Operable when the subsystem clock is selected.
- 3. Operable only when the external clock is selected.
- 4. Maskable interrupt that is not masked.

#### (2) Releasing HALT mode

The HALT mode can be released by the following three types of sources.

#### (a) Releasing by unmasked interrupt request

The HALT mode is released by an unmasked interrupt request. In this case, if the interrupt request is able to be acknowledged, vectored interrupt processing is performed. If the interrupt is disabled, the instruction at the next address is executed.





- **Remarks 1.** The broken lines indicate the case where the interrupt request that has released the standby mode is acknowledged.
  - 2. The wait time is as follows:
    - When vectored interrupt processing is performed: 9 to 10 clocks
    - · When vectored interrupt processing is not performed: 1 to 2 clocks

#### (b) Releasing by non-maskable interrupt request

The HALT mode is released regardless of whether the interrupt is enabled or disabled, and vectored interrupt processing is performed.

#### (c) Releasing by RESET input

When the HALT mode is released by the RESET signal, execution branches to the reset vector address in the same manner as the ordinary reset operation, and program execution is started.



Figure 13-3. Releasing HALT Mode by RESET Input

**Remark** fx: Main system clock oscillation frequency



| Releasing Source               | MK×× | IE                                | Operation                         |  |  |  |
|--------------------------------|------|-----------------------------------|-----------------------------------|--|--|--|
| Maskable interrupt request     | 0    | 0                                 | Executes next address instruction |  |  |  |
|                                | 0    | 0 1 Executes interrupt processing |                                   |  |  |  |
|                                | 1    | ×                                 | Retains HALT mode                 |  |  |  |
| Non-maskable interrupt request | _    | ×                                 | Executes interrupt processing     |  |  |  |
| RESET input                    | —    | —                                 | Reset processing                  |  |  |  |

 $\times$ : don't care

#### 13.2.2 STOP mode

#### (1) Setting and operation status of STOP mode

The STOP mode is set by executing the STOP instruction.

- Cautions 1. When the STOP mode is set, the X2 or CL2 pin is internally pulled up to VDD to suppress the current leakage of the oscillation circuit block. Therefore, do not use the STOP mode in a system where the external clock is used as the system clock.
  - 2. Because the standby mode can be released by an interrupt request signal, the standby mode is released as soon as it is set if there is an interrupt source whose interrupt request flag is set and interrupt mask flag is reset. When the STOP mode is set, therefore, the HALT mode is set immediately after the STOP instruction has been executed, the wait time set by the oscillation stabilization time select register (OSTS) elapses, and then an operation mode is set.

The operation status in the STOP mode is shown in the following table.

| Item                          | Operating Status in STOP Mode                   | During Main System Clock Operation  |  |  |  |  |
|-------------------------------|-------------------------------------------------|-------------------------------------|--|--|--|--|
|                               | Subsystem Clock Operating                       | Subsystem Clock Stopped             |  |  |  |  |
| Main system clock             | Oscillation stopped                             |                                     |  |  |  |  |
| CPU                           | Operation stopped                               |                                     |  |  |  |  |
| Port (output latch)           | Retains the status before setting the STOP mode |                                     |  |  |  |  |
| 8-bit remote control timer 50 | Operation stopped                               |                                     |  |  |  |  |
| 8-bit timer 80                | Operation stopped                               |                                     |  |  |  |  |
| 8-bit timer 81                | Operation stopped                               |                                     |  |  |  |  |
| Watch timer                   | Operable <sup>Note 1</sup> Operation stopped    |                                     |  |  |  |  |
| Watchdog timer                | Operation stopped                               |                                     |  |  |  |  |
| Serial interface 10           | Operable <sup>Note 2</sup>                      |                                     |  |  |  |  |
| VFD controller/driver         | Operation stopped (retains output data)         | ation stopped (retains output data) |  |  |  |  |
| External interrupt            | Operable <sup>Note 3</sup>                      |                                     |  |  |  |  |

#### Table 13-3. STOP Mode Operating Status

Notes 1. Operable when the subsystem clock is selected.

- 2. Operable only when the external clock is selected.
- 3. Maskable interrupt that is not masked.

#### (2) Releasing STOP mode

The STOP mode can be released by the following two types of sources.

#### (a) Releasing by unmasked interrupt request

The STOP mode can be released by an unmasked interrupt request. In this case, if the interrupt is able to be acknowledged, vectored interrupt processing is performed, after the oscillation stabilization time has elapsed. If the interrupt is disabled, the instruction at the next address is executed.





**Remark** The broken lines indicate the case where the interrupt request that has released the standby mode is acknowledged.

#### (b) Releasing by RESET input

When the STOP mode is released by the RESET signal, the reset operation is performed after the oscillation stabilization time has elapsed.

Figure 13-5. Releasing STOP Mode by RESET Input





Table 13-4. Operation After Release of STOP Mode

| Releasing Source           | MK×× | IE | Operation                         |
|----------------------------|------|----|-----------------------------------|
| Maskable interrupt request | 0    | 0  | Executes next address instruction |
|                            | 0    | 1  | Executes interrupt processing     |
|                            | 1    | ×  | Retains STOP mode                 |
| RESET input                | —    |    | Reset processing                  |

×: don't care

# CHAPTER 14 RESET FUNCTION

The following two operations are available to generate reset signals.

- (1) External reset input with RESET pin
- (2) Internal reset by program runaway time detection with watchdog timer

External and internal reset have no functional differences. In both cases, program execution starts at the addresses 0000H and 0001H by reset signal input.

When a low level is input to the RESET pin or the watchdog timer overflows, a reset is applied and each hardware item is set to the status shown in Table 14-1. Each pin has a high impedance during reset input or during the oscillation stabilization time just after reset clear.

When a high level is input to the  $\overrightarrow{\text{RESET}}$  pin, the reset is cleared and program execution is started after the oscillation stabilization time has elapsed. The reset applied by the watchdog timer overflow is automatically cleared after reset, and program execution is started after the oscillation stabilization time has elapsed (see **Figures 14-2** to **14-4**).

## Cautions 1. For an external reset, input a low level for 10 $\mu$ s or more to the RESET pin.

2. When the STOP mode is cleared by reset, the STOP mode contents are held during reset input. However, the port pins become high impedance.









|                                        | Status after Reset                                                   |                             |
|----------------------------------------|----------------------------------------------------------------------|-----------------------------|
| Program counter (PC) <sup>Note 1</sup> | The contents of reset<br>vector tables (0000H and<br>0001H) are set. |                             |
| Stack pointer (SP)                     |                                                                      | Undefined                   |
| Program status word (PSW)              | )                                                                    | 02H                         |
| RAM                                    | Data memory                                                          | Undefined <sup>Note 2</sup> |
|                                        | General-purpose register                                             | Undefined <sup>Note 2</sup> |
| Port (P0 to P2, P8, P9) (Ou            | tput latch)                                                          | 00H                         |
| Port mode register (PM0 to             | PM2)                                                                 | FFH                         |
| Pull-up resistor option regist         | ter 0 (PU0)                                                          | 00H                         |
| Pull-up resistor option regist         | ter B2 (PUB2)                                                        | 00H                         |
| Processor clock control regi           | ster (PCC)                                                           | 02H                         |
| Oscillation stabilization time         | select register (OSTS)                                               | 04H                         |
| 8-bit remote control timer             | Control register (TMC50)                                             | 00H                         |
|                                        | Capture register (CP50, CP51)                                        | 00H                         |
| 8-bit timer                            | Timer counter (TM80, TM81)                                           | 00H                         |
|                                        | Compare register (CR80, CR81)                                        | 00H                         |
|                                        | Mode control register (TMC80, TMC81)                                 | 00H                         |
| Watch timer                            | Mode control register (WTM)                                          | 00H                         |
| Watchdog timer                         | Timer clock select register (WDCS)                                   | 00H                         |
|                                        | Mode register (WDTM)                                                 | 00H                         |
| Serial interface 10                    | Mode register (CSIM10)                                               | 00H                         |
|                                        | Transmit/receive shift register 10 (SIO10)                           | Undefined                   |
| VFD controller/driver                  | Display mode register 0 (DSPM0)                                      | 10H                         |
|                                        | Display mode register 1 (DSPM1)                                      | 01H                         |
|                                        | Display mode register 2 (DSPM2)                                      | 00H                         |
| Interrupt                              | Request flag register (IF0, IF1)                                     | 00H                         |
|                                        | Mask flag register (MK0, MK1)                                        | FFH                         |
|                                        | External Interrupt mode register (INTM0)                             | 00H                         |

#### Table 14-1. Hardware Status After Reset

**Notes 1.** During reset input and oscillation stabilization time wait, only the PC contents among the hardware statuses become undefined.

All other hardware remains unchanged after reset.

2. If the reset signal is input in the standby mode, the status before reset is retained even after reset.

# **CHAPTER 15** μ**PD78F9872**

The  $\mu$ PD78F9872 is a version with flash memory instead of the internal ROM of the mask ROM version in the  $\mu$ PD789871 Subseries. The differences between the flash memory and the mask ROM versions are shown in Table 15-1.

| Item                                                                                                 |                      | Flash Memory                                                               | Masl         | K ROM     |  |  |
|------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------|--------------|-----------|--|--|
|                                                                                                      |                      | μPD78F9872                                                                 | μPD789870    | μPD789871 |  |  |
| Internal<br>memory                                                                                   | ROM                  | 16 KB4 KB8 KB(flash memory)                                                |              | 8 KB      |  |  |
|                                                                                                      | High-speed RAM       | 512 bytes                                                                  |              |           |  |  |
| VFD display F                                                                                        | AM                   | 96 bytes                                                                   |              |           |  |  |
| IC pin                                                                                               |                      | Not provided                                                               | Provided     |           |  |  |
| VPP pin                                                                                              |                      | Provided                                                                   | Not provided |           |  |  |
| Pull-down resi                                                                                       | ster of FIP0 to FIP8 | Provided                                                                   |              |           |  |  |
| On-chip pull-down resister of<br>P80/FIP24 to P87/FIP17<br>(connected to VLOAD using mask<br>option) |                      | Not provided                                                               | Provided     |           |  |  |
| Pull-down resister of P90/FIP16 to<br>P97/FIP9                                                       |                      | Not provided                                                               | Provided     |           |  |  |
| Electrical specifications                                                                            |                      | There are differences between flash memory versions and mask ROM versions. |              |           |  |  |

Table 15-1. Differences Between Flash Memory and Mask ROM Versions

Caution There are differences in noise immunity and noise radiation between the flash memory versions and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations for the commercial samples (not engineering samples) of the mask ROM versions.

## 15.1 Flash Memory Programming

The on-chip program memory in the  $\mu$ PD78F9872 is flash memory.

The flash memory can be written with the  $\mu$ PD78F9116A mounted on the target system (on-board). Connect the dedicated flash programmer (Flashpro III (part number: FL-PR3, PG-FP3)) to the host machine and target system to write the flash memory.

Remark FL-PR3 is made by Naito Densei Machida Mfg. Co., Ltd.

#### 15.1.1 Selecting communication mode

The flash memory is written by using Flashpro III and by means of serial communication. Select a communication mode from those listed in Table 15-2. To select a communication mode, the format shown in Figure 15-1 is used. Each communication mode is selected by the number of VPP pulses shown in Table 15-2.

| Table 15-2. Communi | ication Mode |
|---------------------|--------------|
|---------------------|--------------|

| Communication Mode | Pins Used                         | Number of VPP Pulses |
|--------------------|-----------------------------------|----------------------|
| 3-wire serial I/O  | SCK10/P20<br>SO10/P21<br>SI10/P22 | 0                    |

## Caution Be sure to select a communication mode based on the VPP pulse number shown in Table 15-2.





## 15.1.2 Function of flash memory programming

By transmitting/receiving commands and data in the selected communication mode, operations such as writing to the flash memory are performed. Table 15-3 shows the major functions of flash memory programming.

| Table 15-3. | Functions | of Flash | Memory | Programming |
|-------------|-----------|----------|--------|-------------|
|-------------|-----------|----------|--------|-------------|

| Function          | Description                                                                                     |
|-------------------|-------------------------------------------------------------------------------------------------|
| Batch erase       | Erases all contents of memory                                                                   |
| Batch blank check | Checks erased state of entire memory                                                            |
| Data write        | Write to flash memory based on write start address and number of data written (number of bytes) |
| Batch verify      | Compares all contents of memory with input data                                                 |

## 15.1.3 Flashpro III connection example

A connection example between the Flashpro III and the  $\mu$ PD78F9872 is shown in Figure 15-2.

# Figure 15-2. Flashpro III Connection in 3-Wire Serial I/O Mode





## 15.1.4 Example of settings for Flashpro III (PG-FP3)

Make the following setting when writing to flash memory using Flashpro III (PG-FP3).

- <1> Load the parameter file.
- <2> Select serial mode and serial clock using the type command.
- <3> An example of the settings for the PG-FP3 is shown below.

#### Table 15-4. Example of Settings for PG-FP3

| Communication Mode | Example of Set                                          | Number of VPP Pulses <sup>Note</sup> |   |
|--------------------|---------------------------------------------------------|--------------------------------------|---|
| 3-wire serial I/O  | COMM PORT     SIO-ch0       CPU CLK     On Target Board |                                      | 0 |
|                    |                                                         |                                      |   |
|                    |                                                         | In Flashpro                          |   |
|                    | On Target Board                                         | 4.1943 MHz                           |   |
|                    | SIO CLK                                                 | 1.0 MHz                              |   |
|                    | In Flashpro                                             | 4.0 MHz                              |   |
|                    | SIO CLK                                                 | 1.0 MHz                              |   |

**Note** The number of VPP pulses supplied from Flashpro III when serial communication is initialized. The pins to be used for communication are determined according to the number of these pulses.

| Remark | COMM PORT: | Selection of serial port                     |
|--------|------------|----------------------------------------------|
|        | SIO CLK:   | Selection of serial clock frequency          |
|        | CPU CLK:   | Selection of source of CPU clock to be input |

# CHAPTER 16 MASK OPTION (MASK ROM VERSION)

Mask option of FIP17/P87 to FIP24/P80

An on-chip pull-down resistor for VLOAD can be specified by a mask option.

Caution The flash memory versions do not provide the on-chip pull-down resistor of P80 to P87.

# CHAPTER 17 INSTRUCTION SET

This chapter lists the instruction set of the  $\mu$ PD789871 Subseries. For the details of the operation and machine language (instruction code) of each instruction, refer to **78K/0S Series User's Manual Instruction (U11047E)**.

## 17.1 Operation

#### 17.1.1 Operand identifiers and description methods

Operands are described in "Operand" column of each instruction in accordance with the description method of the instruction operand identifier (refer to the assembler specifications for detail). When there are two or more description methods, select one of them. Alphabetic letters in capitals and symbols, #, !, \$, and [] are key words and are described as they are. Each symbol has the following meaning.

• #: Immediate data specification

- \$: Relative address specification
- !: Absolute address specification
- []: Indirect address specification

In the case of immediate data, describe an appropriate numeric value or a label. When using a label, be sure to describe the #, !, \$ and [] symbols.

For operand register identifiers, r and rp, either function names (X, A, C, etc.) or absolute names (names in parenthesis in the table below, R0, R1, R2, etc.) can be used for description.

| Identifier | Description Method                                                                                  |
|------------|-----------------------------------------------------------------------------------------------------|
| r          | X (R0), A (R1), C (R2), B (R3), E (R4), D (R5), L (R6), H (R7)                                      |
| rp         | AX (RP0), BC (RP1), DE (RP2), HL (RP3)                                                              |
| sfr        | Special-function register symbol                                                                    |
| saddr      | FE20H to FF1FH Immediate data or labels                                                             |
| saddrp     | FE20H to FF1FH Immediate data or labels (even addresses only)                                       |
| addr16     | 0000H to FFFFH Immediate data or labels (only even addresses for 16-bit data transfer instructions) |
| addr5      | 0040H to 007FH Immediate data or labels (even addresses only)                                       |
| word       | 16-bit immediate data or label                                                                      |
| byte       | 8-bit immediate data or label                                                                       |
| bit        | 3-bit immediate data or label                                                                       |

#### Table 17-1. Operand Identifiers and Description Methods

Remark Refer to Table 3-3 Special Function Register List for symbols of special function registers.

## 17.1.2 Description of "operation" column

- A: A register; 8-bit accumulator
- X: X register
- B: B register
- C: C register
- D: D register
- E: E register
- H: H register
- L: L register
- AX: AX register pair; 16-bit accumulator
- BC: BC register pair
- DE: DE register pair
- HL: HL register pair
- PC: Program counter
- SP: Stack pointer
- PSW: Program status word
- CY: Carry flag
- AC: Auxiliary carry flag
- Z: Zero flag
- IE: Interrupt request enable flag
- NMIS: Flag indicating non-maskable interrupt servicing in progress
- (): Memory contents indicated by address or register contents in parenthesis
- $\times H, \times L$ : Higher 8 bits and lower 8 bits of 16-bit register
- ∧: Logical product (AND)
- V: Logical sum (OR)
- ∀: Exclusive logical sum (exclusive OR)
- ---: Inverted data
- addr16: 16-bit immediate data or label
- jdisp8: Signed 8-bit data (displacement value)

# 17.1.3 Description of "flag operation" column

- (Blank): Unchanged
- 0: Cleared to 0
- 1: Set to 1
- ×: Set/cleared according to the result
- R: Previously saved value is restored

# 17.2 Operation List

| Mnemonic | Operands              | Byte | Clock | Operation                     | Flag  |
|----------|-----------------------|------|-------|-------------------------------|-------|
|          |                       | _,   |       | Operation                     | ZACCY |
| MOV      | r,#byte               | 3    | 6     | $r \leftarrow byte$           |       |
|          | saddr,#byte           | 3    | 6     | (saddr) ← byte                |       |
|          | sfr,#byte             | 3    | 6     | $sfr \leftarrow byte$         |       |
|          | A,r <sup>Note 1</sup> | 2    | 4     | $A \leftarrow r$              |       |
|          | r,A <sup>Note 1</sup> | 2    | 4     | r ← A                         |       |
|          | A,saddr               | 2    | 4     | $A \leftarrow (saddr)$        |       |
|          | saddr,A               | 2    | 4     | $(saddr) \leftarrow A$        |       |
|          | A,sfr                 | 2    | 4     | $A \leftarrow sfr$            |       |
|          | sfr,A                 | 2    | 4     | $sfr \leftarrow A$            |       |
|          | A,!addr16             | 3    | 8     | $A \leftarrow (addr16)$       |       |
|          | !addr16,A             | 3    | 8     | $(addr16) \leftarrow A$       |       |
|          | PSW,#byte             | 3    | 6     | $PSW \leftarrow byte$         | × × × |
|          | A,PSW                 | 2    | 4     | $A \leftarrow PSW$            |       |
|          | PSW,A                 | 2    | 4     | $PSW \gets A$                 | × × × |
|          | A,[DE]                | 1    | 6     | $A \leftarrow (DE)$           |       |
|          | [DE],A                | 1    | 6     | $(DE) \leftarrow A$           |       |
|          | A,[HL]                | 1    | 6     | $A \leftarrow (HL)$           |       |
|          | [HL],A                | 1    | 6     | $(HL) \leftarrow A$           |       |
|          | A,[HL+byte]           | 2    | 6     | $A \leftarrow (HL+byte)$      |       |
|          | [HL+byte],A           | 2    | 6     | $(HL+byte) \leftarrow A$      |       |
| ХСН      | A,X                   | 1    | 4     | $A \leftrightarrow X$         |       |
|          | A,r Note 2            | 2    | 6     | $A\leftrightarrowr$           |       |
|          | A,saddr               | 2    | 6     | $A \leftrightarrow (saddr)$   |       |
|          | A,sfr                 | 2    | 6     | $A \leftrightarrow sfr$       |       |
|          | A,[DE]                | 1    | 8     | $A \leftrightarrow (DE)$      |       |
|          | A,[HL]                | 1    | 8     | $A\leftrightarrow \ (HL)$     |       |
|          | A,[HL+byte]           | 2    | 8     | $A \leftrightarrow (HL+byte)$ |       |

Notes 1. Except r = A.

**2.** Except r = A, X.

| Mnemonic | Operands              | Byte | Clock | Operation                                   | Flag  |
|----------|-----------------------|------|-------|---------------------------------------------|-------|
|          | '                     | ,    |       |                                             | Z ACC |
| MOVW     | rp,#word              | 3    | 6     | $rp \leftarrow word$                        |       |
|          | AX,saddrp             | 2    | 6     | $AX \leftarrow (saddrp)$                    |       |
|          | saddrp,AX             | 2    | 8     | $(saddrp) \leftarrow AX$                    |       |
|          | AX,rp Note            | 1    | 4     | $AX \leftarrow rp$                          |       |
|          | rp,AX <sup>Note</sup> | 1    | 4     | $rp \leftarrow AX$                          |       |
| XCHW     | AX,rp Note            | 1    | 8     | $AX \leftrightarrow rp$                     |       |
| ADD      | A,#byte               | 2    | 4     | $A,CY \leftarrow A + byte$                  | × × > |
|          | saddr,#byte           | 3    | 6     | $(saddr),CY \leftarrow (saddr) + byte$      | × × > |
|          | A,r                   | 2    | 4     | $A,CY \leftarrow A + r$                     | × × > |
|          | A,saddr               | 2    | 4     | $A,CY \leftarrow A + (saddr)$               | × × > |
|          | A,!addr16             | 3    | 8     | $A,CY \leftarrow A + (addr16)$              | × × : |
|          | A,[HL]                | 1    | 6     | $A,CY \leftarrow A + (HL)$                  | × × : |
|          | A,[HL+byte]           | 2    | 6     | $A,CY \leftarrow A + (HL+byte)$             | × × > |
| ADDC     | A,#byte               | 2    | 4     | $A,CY \leftarrow A+byte + CY$               | × × > |
|          | saddr,#byte           | 3    | 6     | $(saddr),CY \leftarrow (saddr) + byte + CY$ | × × > |
|          | A,r                   | 2    | 4     | $A,CY \leftarrow A + r + CY$                | × × > |
|          | A,saddr               | 2    | 4     | $A,CY \leftarrow A + (saddr) + CY$          | × × : |
|          | A,!addr16             | 3    | 8     | $A,CY \leftarrow A + (addr16) + CY$         | × × > |
|          | A,[HL]                | 1    | 6     | $A,CY \leftarrow A + (HL) + CY$             | × × > |
|          | A,[HL+byte]           | 2    | 6     | $A,CY \leftarrow A + (HL+byte) + CY$        | × × : |
| SUB      | A,#byte               | 2    | 4     | $A,CY \leftarrow A - byte$                  | × × : |
|          | saddr,#byte           | 3    | 6     | (saddr), CY $\leftarrow$ (saddr) – byte     | × × : |
|          | A,r                   | 2    | 4     | $A,CY \leftarrow A - r$                     | × × : |
|          | A,saddr               | 2    | 4     | $A,CY \leftarrow A - (saddr)$               | × × : |
|          | A,!addr16             | 3    | 8     | $A,CY \leftarrow A - (addr16)$              | × × : |
|          | A,[HL]                | 1    | 6     | $A,CY \leftarrow A - (HL)$                  | × × : |
|          | A,[HL+byte]           | 2    | 6     | $A,CY \leftarrow A - (HL+byte)$             | × × 1 |

**Note** Only when rp = BC, DE, or HL.

| Mnemonic | Operands    | Byte | Clock | Operation                                    | Flag                       |
|----------|-------------|------|-------|----------------------------------------------|----------------------------|
|          |             |      |       |                                              | Z ACCY                     |
| SUBC     | A,#byte     | 2    | 4     | $A,CY \leftarrow A - byte - CY$              | × × ×                      |
|          | saddr,#byte | 3    | 6     | $(saddr),CY \leftarrow (saddr) - byte - CY$  | × × ×                      |
|          | A,r         | 2    | 4     | $A, CY \leftarrow A - r - CY$                | × × ×                      |
|          | A,saddr     | 2    | 4     | $A,CY \leftarrow A - (saddr) - CY$           | × × ×                      |
|          | A,!addr16   | 3    | 8     | $A,CY \leftarrow A - (addr16) - CY$          | × × ×                      |
|          | A,[HL]      | 1    | 6     | $A,CY \leftarrow A - (HL) - CY$              | $\times$ $\times$ $\times$ |
|          | A,[HL+byte] | 2    | 6     | $A,CY \leftarrow A - (HL \text{+}byte) - CY$ | $\times$ $\times$ $\times$ |
| AND      | A,#byte     | 2    | 4     | $A \leftarrow A \land byte$                  | ×                          |
|          | saddr,#byte | 3    | 6     | $(saddr) \leftarrow (saddr) \land byte$      | ×                          |
|          | A,r         | 2    | 4     | $A \leftarrow A \wedge r$                    | ×                          |
|          | A,saddr     | 2    | 4     | $A \leftarrow A \land (saddr)$               | ×                          |
|          | A,!addr16   | 3    | 8     | $A \leftarrow A \land (addr16)$              | ×                          |
|          | A,[HL]      | 1    | 6     | $A \leftarrow A \land (HL)$                  | ×                          |
|          | A,[HL+byte] | 2    | 6     | $A \leftarrow A \land (HL+byte)$             | ×                          |
| OR       | A,#byte     | 2    | 4     | $A \leftarrow A \lor byte$                   | ×                          |
|          | saddr,#byte | 3    | 6     | $(saddr) \leftarrow (saddr) \lor byte$       | ×                          |
|          | A,r         | 2    | 4     | $A \leftarrow A \lor r$                      | ×                          |
|          | A,saddr     | 2    | 4     | $A \leftarrow A \lor (saddr)$                | ×                          |
|          | A,!addr16   | 3    | 8     | $A \leftarrow A \lor (addr16)$               | ×                          |
|          | A,[HL]      | 1    | 6     | $A \leftarrow A \lor (HL)$                   | ×                          |
|          | A,[HL+byte] | 2    | 6     | $A \leftarrow A \lor (HL+byte)$              | ×                          |
| XOR      | A,#byte     | 2    | 4     | $A \leftarrow A \lor byte$                   | ×                          |
|          | saddr,#byte | 3    | 6     | $(saddr) \leftarrow (saddr) \lor byte$       | ×                          |
|          | A,r         | 2    | 4     | $A \leftarrow A \not \lnot r$                | ×                          |
|          | A,saddr     | 2    | 4     | $A \leftarrow A \neq (saddr)$                | ×                          |
|          | A,!addr16   | 3    | 8     | $A \leftarrow A \lor (addr16)$               | ×                          |
|          | A,[HL]      | 1    | 6     | $A \leftarrow A \neq (HL)$                   | ×                          |
|          | A,[HL+byte] | 2    | 6     | $A \leftarrow A \lor (HL+byte)$              | ×                          |

| Mnemonic Operands |                 | Byte | Clock | Operation                                                                 | Flag<br>Z ACCY |  |
|-------------------|-----------------|------|-------|---------------------------------------------------------------------------|----------------|--|
| CMP               | A,#byte         | 2    | 4     | A – byte                                                                  |                |  |
|                   | saddr,#byte     | 3    | 6     | (saddr) – byte                                                            | × × ×          |  |
|                   | A,r             | 2    | 4     | A – r                                                                     | × × ×          |  |
|                   | A,saddr         | 2    | 4     | A – (saddr)                                                               | × × ×          |  |
|                   | A,laddr16       | 3    | 8     | A – (addr16)                                                              | × × ×          |  |
|                   | A,[HL]          | 1    | 6     | A – (HL)                                                                  | × × ×          |  |
|                   | A,[HL+byte]     | 2    | 6     | A – (HL+byte)                                                             | × × ×          |  |
| ADDW              | AX,#word        | 3    | 6     | $AX,CY \leftarrow AX + word$                                              | × × ×          |  |
| SUBW              | AX,#word        | 3    | 6     | $AX,CY \leftarrow AX - word$                                              | × × ×          |  |
| CMPW              | AX,#word        | 3    | 6     | AX – word                                                                 | × × ×          |  |
| INC               | r 2 4 r ← r + 1 |      | × ×   |                                                                           |                |  |
|                   | saddr           | 2    | 4     | $(saddr) \leftarrow (saddr) + 1$                                          | × ×            |  |
| DEC               | r               | 2    | 4     | r ← r − 1                                                                 | × ×            |  |
|                   | saddr           | 2    | 4     | $(saddr) \leftarrow (saddr) - 1$                                          | × ×            |  |
| INCW              | rp              | 1    | 4     | $rp \leftarrow rp + 1$                                                    |                |  |
| DECW              | rp              | 1    | 4     | $rp \leftarrow rp - 1$                                                    |                |  |
| ROR               | A,1             | 1    | 2     | $(CY,A_7 \leftarrow A_0,A_{m-1} \leftarrow A_m) \times 1$                 | ×              |  |
| ROL               | A,1             | 1    | 2     | $(CY,A_0 \leftarrow A_7,A_{m+1} \leftarrow A_m) \times 1$                 | ×              |  |
| RORC              | A,1             | 1    | 2     | $(CY \leftarrow A_0, A_7 \leftarrow CY, A_{m-1} \leftarrow A_m) \times 1$ | ×              |  |
| ROLC              | A,1             | 1    | 2     | $(CY \leftarrow A_7, A_0 \leftarrow CY, A_{m+1} \leftarrow A_m) \times 1$ | ×              |  |
| SET1              | saddr.bit       | 3    | 6     | $(saddr.bit) \leftarrow 1$                                                |                |  |
|                   | sfr.bit         | 3    | 6     | sfr.bit ← 1                                                               |                |  |
|                   | A.bit           | 2    | 4     | A.bit ← 1                                                                 |                |  |
|                   | PSW.bit         | 3    | 6     | PSW.bit ← 1                                                               | × × ×          |  |
|                   | [HL].bit        | 2    | 10    | (HL).bit ← 1                                                              |                |  |
| CLR1              | saddr.bit       | 3    | 6     | $(saddr.bit) \leftarrow 0$                                                |                |  |
|                   | sfr.bit         | 3    | 6     | sfr.bit $\leftarrow 0$                                                    |                |  |
|                   | A.bit           | 2    | 4     | A.bit $\leftarrow 0$                                                      |                |  |
|                   | PSW.bit         | 3    | 6     | $PSW.bit \gets 0$                                                         | × × ×          |  |
|                   | [HL].bit        | 2    | 10    | $(HL).bit \leftarrow 0$                                                   |                |  |
| SET1              | CY              | 1    | 2     | CY ← 1                                                                    | 1              |  |
| CLR1              | СҮ              | 1    | 2     | $CY \leftarrow 0$                                                         | 0              |  |
| NOT1              | СҮ              | 1    | 2     | $CY \leftarrow \overline{CY}$                                             | ×              |  |

| Mnemonic | Operands           | Byte | Clock | Operation                                                                                                                                                                          | Flag<br>Z ACCY |
|----------|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| CALL     | !addr16            | 3    | 6     | $(SP - 1) \leftarrow (PC + 3)_{H}, (SP - 2) \leftarrow (PC + 3)_{L},$<br>$PC \leftarrow addr16, SP \leftarrow SP - 2$                                                              |                |
| CALLT    | [addr5]            | 1    | 8     | $(SP - 1) \leftarrow (PC + 1)_{H}, (SP - 2) \leftarrow (PC + 1)_{L},$<br>$PC_{H} \leftarrow (00000000, addr5 + 1),$<br>$PC_{L} \leftarrow (00000000, addr5), SP \leftarrow SP - 2$ |                |
| RET      |                    | 1    | 6     | $PC_{H} \leftarrow (SP+1),  PC_{L} \leftarrow (SP),  SP \leftarrow SP+2$                                                                                                           |                |
| RETI     |                    | 1    | 8     | $\begin{array}{l} PC_{H} \leftarrow (SP+1), \ PC_{L} \leftarrow (SP), \\ PSW \leftarrow (SP+2), \ SP \leftarrow SP+3, \ NMIS \leftarrow 0 \end{array}$                             |                |
| PUSH     | PSW                | 1    | 2     | $(SP - 1) \leftarrow PSW, SP \leftarrow SP - 1$                                                                                                                                    |                |
|          | rp                 | 1    | 4     | $(SP - 1) \leftarrow rp_{H}, (SP - 2) \leftarrow rp_{L}, SP \leftarrow SP - 2$                                                                                                     |                |
| POP      | PSW                | 1    | 4     | $PSW \leftarrow (SP),  SP \leftarrow SP + 1$                                                                                                                                       | RRR            |
|          | rp                 | 1    | 6     | $rp_{H} \leftarrow (SP + 1), rp_{L} \leftarrow (SP), SP \leftarrow SP + 2$                                                                                                         |                |
| MOVW     | SP, AX             | 2    | 8     | $SP \leftarrow AX$                                                                                                                                                                 |                |
|          | AX, SP             | 2    | 6     | $AX \leftarrow SP$                                                                                                                                                                 |                |
| BR       | !addr16            | 3    | 6     | PC ← addr16                                                                                                                                                                        |                |
|          | \$addr16           | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$                                                                                                                                                    |                |
|          | AX                 | 1    | 6     | $PC_{H} \leftarrow A,  PC_{L} \leftarrow X$                                                                                                                                        |                |
| BC       | \$addr16           | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $CY = 1$                                                                                                                                        |                |
| BNC      | \$addr16           | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $CY = 0$                                                                                                                                        |                |
| BZ       | \$saddr16          | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $Z = 1$                                                                                                                                         |                |
| BNZ      | \$saddr16          | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $Z = 0$                                                                                                                                         |                |
| BT       | saddr.bit,\$addr16 | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if (saddr.bit) = 1                                                                                                                                 |                |
|          | sfr.bit,\$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 1                                                                                                                                     |                |
|          | A.bit,\$addr16     | 3    | 8     | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 1                                                                                                                                       |                |
|          | PSW.bit,\$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if PSW.bit = 1                                                                                                                                     |                |
| BF       | saddr.bit,\$addr16 | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8 \text{ if } (saddr.bit) = 0$                                                                                                                        |                |
|          | sfr.bit,\$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 0                                                                                                                                     |                |
|          | A.bit,\$addr16     | 3    | 8     | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 0                                                                                                                                       |                |
|          | PSW.bit,\$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if PSW.bit = 0                                                                                                                                     |                |
| DBNZ     | B,\$addr16         | 2    | 6     | $B \leftarrow B - 1$ , then PC $\leftarrow$ PC + 2 + jdisp8 if $B \neq 0$                                                                                                          |                |
|          | C,\$addr16         | 2    | 6     | $C \leftarrow C - 1$ , then $PC \leftarrow PC + 2 + jdisp8$ if $C \neq 0$                                                                                                          |                |
|          | saddr,\$addr16     | 3    | 8     | (saddr) $\leftarrow$ (saddr) – 1, then<br>PC $\leftarrow$ PC + 3 + jdisp8 if (saddr) $\neq$ 0                                                                                      |                |
| NOP      |                    | 1    | 2     | No Operation                                                                                                                                                                       |                |
| EI       |                    | 3    | 6     | $IE \leftarrow 1$ (Enable Interrupt)                                                                                                                                               |                |
| DI       |                    | 3    | 6     | $IE \leftarrow 0$ (Disable Interrupt)                                                                                                                                              |                |
| HALT     |                    | 1    | 2     | Set HALT Mode                                                                                                                                                                      |                |
| STOP     |                    | 1    | 2     | Set STOP Mode                                                                                                                                                                      |                |

# 17.3 Instructions Listed by Addressing Type

# (1) 8-bit instructions

MOV, XCH, ADD, ADDC, SUB, SUBC, AND, OR, XOR, CMP, INC, DEC, ROR, ROL, RORC, ROLC, PUSH, POP, DBNZ

| 2nd Operand<br>1st Operand | #byte                                                 | А   | r                                                                   | sfr        | saddr                                                       | !addr16                                                      | PSW | [DE]       | [HL]                                                                | [HL+byte]                                                   | \$addr16 | 1                          | None        |
|----------------------------|-------------------------------------------------------|-----|---------------------------------------------------------------------|------------|-------------------------------------------------------------|--------------------------------------------------------------|-----|------------|---------------------------------------------------------------------|-------------------------------------------------------------|----------|----------------------------|-------------|
| A                          | ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP |     | MOVNote<br>XCHNote<br>ADD<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV<br>XCH | MOV<br>XCH<br>ADD<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV | MOV<br>XCH | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV<br>XCH<br>ADD<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP |          | ROR<br>ROL<br>RORC<br>ROLC |             |
| r                          | MOV                                                   | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             |          |                            | INC<br>DEC  |
| B, C                       |                                                       |     |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             | DBNZ     |                            |             |
| sfr                        | MOV                                                   | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             |          |                            |             |
| saddr                      | MOV<br>ADD<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP  | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             | DBNZ     |                            | INC<br>DEC  |
| !addr16                    |                                                       | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             |          |                            |             |
| PSW                        | MOV                                                   | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             |          |                            | PUSH<br>POP |
| [DE]                       |                                                       | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             |          |                            |             |
| [HL]                       |                                                       | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             |          |                            |             |
| [HL+byte]                  |                                                       | MOV |                                                                     |            |                                                             |                                                              |     |            |                                                                     |                                                             |          |                            |             |

Note Except r = A.

# (2) 16-bit instructions

MOVW, XCHW, ADDW, SUBW, CMPW, PUSH, POP, INCW, DECW

| 2nd Operand<br>1st Operand | #word                | AX                   | rp <sup>Note</sup> | saddrp | SP   | None                        |
|----------------------------|----------------------|----------------------|--------------------|--------|------|-----------------------------|
| AX                         | ADDW<br>SUBW<br>CMPW |                      | MOVW<br>XCHW       | MOVW   | MOVW |                             |
| rp                         | MOVW                 | MOVW <sup>Note</sup> |                    |        |      | INCW<br>DECW<br>PUSH<br>POP |
| saddrp                     |                      | MOVW                 |                    |        |      |                             |
| SP                         |                      | MOVW                 |                    |        |      |                             |

**Note** Only when rp = BC, DE, or HL.

# (3) Bit manipulation instructions

SET1, CLR1, NOT1, BT, BF

| 2nd Operand<br>1st Operand | \$addr16 | None |
|----------------------------|----------|------|
| A.bit                      | ВТ       | SET1 |
|                            | BF       | CLR1 |
| sfr.bit                    | BT       | SET1 |
|                            | BF       | CLR1 |
| saddr.bit                  | BT       | SET1 |
|                            | BF       | CLR1 |
| PSW.bit                    | BT       | SET1 |
|                            | BF       | CLR1 |
| [HL].bit                   |          | SET1 |
|                            |          | CLR1 |
| CY                         |          | SET1 |
|                            |          | CLR1 |
|                            |          | NOT1 |

# (4) Call instructions/branch instructions

CALL, CALLT, BR, BC, BNC, BZ, BNZ, DBNZ

| 2nd Operand<br>1st Operand | AX | !addr16    | [addr5] | \$addr16                     |
|----------------------------|----|------------|---------|------------------------------|
| Basic Instructions         | BR | CALL<br>BR | CALLT   | BR<br>BC<br>BNC<br>BZ<br>BNZ |
| Compound Instructions      |    |            |         | DBNZ                         |

# (5) Other instructions

RET, RETI, NOP, EI, DI, HALT, STOP

# APPENDIX A DEVELOPMENT TOOLS

The following development tools are available for the development of systems that employ the  $\mu$ PD789871 Subseries.

Figure A-1 shows the development tool configuration.

## • Support of the PC98-NX Series

Unless otherwise specified, the  $\mu$ PD789104A/114A/124A/134A Subseries supported by IBM PC/AT<sup>TM</sup> and compatibles can be used for the PC98-NX Series. When using the PC98-NX Series, refer to the descriptions of the IBM PC/AT and compatibles.

## • Windows

Unless otherwise specified, "Windows" indicates the following OSs. Windows 3.1 Windows 95 Windows NT™ Ver. 4.0

Figure A-1. Development Tool Configuration



# A.1 Language Processing Software

| RA78K0S                       | A program that converts a program written in mnemonic into object codes that can                                                    |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Assembler package             | be executed by microcontrollers.                                                                                                    |
|                               | In addition, automatic functions to generate symbol tables and optimize branch                                                      |
|                               | instructions are also provided.                                                                                                     |
|                               | Used in combination with a device file (DF789872) (sold separately). <caution environment="" in="" pc="" used="" when=""></caution> |
|                               | The assembler package is a DOS-based application but may be used in the Windows                                                     |
|                               | environment by using the Project Manager of Windows (included in the assembler                                                      |
|                               | package).                                                                                                                           |
|                               | Part number: µSxxxRA78K0S                                                                                                           |
| CC78K0S<br>C compiler package | A program that converts a program written in C language into object codes that can be executed by microcontrollers.                 |
|                               | Used in combination with an assembler package (RA78K0S) and device file (DF789872) (both sold separately).                          |
|                               | <caution environment="" in="" pc="" used="" when=""></caution>                                                                      |
|                               | The C compiler package is a DOS-based application but may be used in the Windows                                                    |
|                               | environment by using the Project Manager of Windows (included in the assembler package).                                            |
|                               | Part number: µSxxxxCC78K0S                                                                                                          |
| DF789872 <sup>Note</sup>      | File containing the information inherent to the device.                                                                             |
| Device file                   | Used in combination with RA78K0S, CC78K0S, and SM78K0S (all sold separately).                                                       |
|                               | Part number: µSxxxxDF789872                                                                                                         |
| CC78K0S-L                     | Source file of functions for generating the object library included in the C compiler                                               |
| C compiler source file        | package.                                                                                                                            |
|                               | Necessary for changing the object library included in the C compiler package                                                        |
|                               | according to customer's specifications. Since this is a source file, its working                                                    |
|                               | environment does not depend on any particular operating system.                                                                     |
|                               | Part number: µSxxxxCC78K0S-L                                                                                                        |

Note DF789872 is a common file that can be used with RA78K0S, CC78K0S, and SM78K0S.

**Remark** xxxx in the part number differs depending on the host machine and operating system to be used.

μSxxxxRA78K0S μSxxxxCC78K0S μSxxxxDF789872 μS<u>xxxx</u>CC78K0S-L

| ×××× | Host Machine              | OS                               | Supply Media |
|------|---------------------------|----------------------------------|--------------|
| AA13 | PC-9800 Series            | Japanese Windows <sup>Note</sup> | 3.5" 2HD FD  |
| AB13 | IBM PC/AT and compatibles | Japanese Windows <sup>Note</sup> | 3.5" 2HC FD  |
| 3P16 | HP9000 Series 700™        | HP-UX™ (Rel.10.10)               | DAT (DDS)    |
| 3K13 | SPARCstation™             | SunOS™ (Rel.4.1.1)               | 3.5" 2HC FD  |
| 3K15 |                           | Solaris™ (Rel.2.5.1)             | 1/4" CGMT    |
| 3R13 | NEWS™ (RISC)              | NEWS-OS™ (Rel.6.1)               | 3.5" 2HC FD  |

Note Also operates in the DOS environment

# A.2 Flash Memory Writing Tools

| Flashpro III<br>(Part No. FL-PR3, PG-FP3)<br>Flash programmer | Dedicated flash programmer for microcontrollers incorporating flash memory |
|---------------------------------------------------------------|----------------------------------------------------------------------------|
| FA-52GB<br>Flash memory writing adapter                       | Adapter for writing to flash memory and connected to Flashpro III.         |

**Remark** The FL-PR3 and FA-52GB are products made by Naito Densei Machida Mfg. Co., Ltd. (TEL +81-44-822-3813).

# A.3 Debugging Tools

# A.3.1 Hardware

| IE-78K0S-NS<br>In-circuit emulator    | In-circuit emulator for debugging the hardware and software of an application system using the 78K/0S Series. Supports an integrated debugger (ID78K0S-NS). Used in combination with an AC adapter, emulation probe, and interface adapter for connecting the host machine. |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IE-70000-MC-PS-B<br>AC adapter        | Adapter for supplying power from an AC 100 to 240 V outlet.                                                                                                                                                                                                                 |
| IE-70000-98-IF-C<br>Interface adapter | Adapter necessary when using a PC-9800 series PC (except notebook type) as the host machine of the IE-78K0S-NS (C bus supported)                                                                                                                                            |
| IE-70000-CD-IF-A<br>PC card interface | PC card and interface cable necessary when using a notebook PC as the host machine of the IE-78K0S-NS (PCMCIA socket supported)                                                                                                                                             |
| IE-70000-PC-IF-C<br>Interface adapter | Interface adapter necessary when using an IBM PC/AT or compatible as the host machine of the IE-78K0S-NS (ISA bus supported)                                                                                                                                                |
| IE-70000-PCI-IF<br>Interface adapter  | Adapter necessary when using a personal computer incorporating the PCI bus as the host machine of the IE-78K0S-NS                                                                                                                                                           |
| IE-789872-NS-EM1<br>Emulation board   | Board for emulating the peripheral hardware inherent to the device. Used in combination with an in-circuit emulator.                                                                                                                                                        |
| NP-52GB<br>Emulation probe            | Probe for connecting the in-circuit emulator and target system.<br>This is for a 30-pin plastic SSOP (MC-5A4 type).                                                                                                                                                         |
| NGS-30<br>Conversion socket           | Conversion socket to connect the NP-36GS and a target system board on which a 30-pin plastic SSOP (MC-5A4 type) can be mounted.                                                                                                                                             |

**Remark** The NP-52GB, and NGS-30 are products made by Naito Densei Machida Mfg. Co., Ltd. For details of these products, contact Naito Densei Machida Mfg. Co., Ltd. (TEL +81-44-822-3813).

#### A.3.2 Software

| ID78K0S-NS<br>Integrated debugger<br>(Supports in-circuit emulator<br>IE-78K0S-NS) | Control program for debugging the 78K/0S Series.<br>This program provides a graphical user interface. It runs on Windows for personal computer<br>users and on OSF/Motif <sup>™</sup> for engineering work station users, and has visual designs and<br>operationability that comply with these operating systems. In addition, it has a powerful debug<br>function that supports C language. Therefore, trace results can be displayed at a C language<br>level by the window integration function that links the source program, disassembled display,<br>and memory display, to the trace result. This software also allows users to add other function<br>extension modules such as a task debugger and system performance analyzer to improve<br>the debug efficiency for programs using a real-time operating system.<br>Used in combination with a device file (DF789872) (sold separately). |
|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                    | Part number: µSxxxxID78K0S-NS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Remark xxxx in the part number differs depending on the host machine and operating system to be used.

|      | Host Machine          | OS                               | Supply Media |
|------|-----------------------|----------------------------------|--------------|
| AA13 | PC-9800 Series        | Japanese Windows <sup>Note</sup> | 3.5" 2HD FD  |
| AB13 | IBM PC/AT compatibles | Japanese Windows <sup>Note</sup> | 3.5" 2HC FD  |

**Note** Also operates in the DOS environment.

| SM78K0S<br>System simulator             | Debugs the program at C source level or assembler level while simulating operation of the target system on the host machine.<br>SM78K0S runs in Windows.<br>By using SM78K0S, the logic and performance of an application can be verified independently of hardware development even when the in-circuit emulator is not used. This enhances development efficiency and improves software quality.<br>Used in combination with a device file (DF789872) (sold separately).<br>Part number: $\mu$ SxxxxSM78K0S |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DF789872 <sup>Note</sup><br>Device file | File containing the information inherent to the device.<br>Used in combination with the RA78K0S, CC78K0S, and SM78K0S (all sold separately).                                                                                                                                                                                                                                                                                                                                                                  |
|                                         | Part number: µS××××DF789872                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Note DF789872 is a common file that can be used with the RA78K0S, CC78K0S, and SM78K0S.

Remark xxxx in the part number differs depending on the host machine and operating system to be used.

μS<u>××××</u>SM78K0S

µS<u>××××</u>ID78K0S-NS

| XXXX | Host Machine          | OS                               | Supply Media |
|------|-----------------------|----------------------------------|--------------|
| AA13 | PC-9800 Series        | Japanese Windows <sup>Note</sup> | 3.5" 2HD FD  |
| AB13 | IBM PC/AT compatibles | Japanese Windows <sup>Note</sup> | 3.5" 2HC FD  |

Note Also operates in the DOS environment.

# APPENDIX B EMBEDDED SOFTWARE

The following embedded software products are available for efficient program development and maintenance of the  $\mu$ PD789871 Subseries.

| MX78K0S | MX78K0S is a subset OS that is based on the $\mu$ ITRON specification. Supplied with the MX78K0S |
|---------|--------------------------------------------------------------------------------------------------|
| OS      | nucleus. The MX78K0S OS controls tasks, events, and time. In task control, the MX78K0S OS        |
|         | controls task execution order, and then perform the switching process to a task to be executed.  |
|         | <caution a="" environment="" in="" pc="" used="" when=""></caution>                              |
|         | The MX78K0S is a DOS-based application. Use this software in the DOS pane when running it on     |
|         | Windows.                                                                                         |
|         | Part number: µS××××MX78K0S                                                                       |

## $\mu S \times \times \times MX78K0S$

| <br>XXXX | Host Machine          | OS                               | Supply Media |
|----------|-----------------------|----------------------------------|--------------|
| AA13     | PC-9800 Series        | Japanese Windows <sup>Note</sup> | 3.5" 2HD FD  |
| AB13     | IBM PC/AT compatibles | Japanese Windows <sup>Note</sup> | 3.5" 2HD FD  |
| BB13     |                       | English Windows <sup>Note</sup>  |              |

Note Can also be operated in the DOS environment.

# APPENDIX C REGISTER INDEX

# C.1 Register Name Index (Alphabetic Order)

|     | <ul> <li>8-bit compare registers 80, 81 (CR80, CR81)</li> <li>8-bit timer mode control registers 80, 81 (TMC80, TMC81)</li> <li>8-bit timer counters 80, 81 (TM80, TM81)</li> </ul> | 83  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| [E] |                                                                                                                                                                                     |     |
|     | External interrupt mode register 0 (INTM0)                                                                                                                                          | 126 |
| [1] |                                                                                                                                                                                     |     |
|     | Interrupt mask flag register 0 (MK0)                                                                                                                                                |     |
|     | Interrupt mask flag register 1 (MK1)                                                                                                                                                |     |
|     | Interrupt request flag register 0 (IF0)                                                                                                                                             |     |
|     | Interrupt request flag register 1 (IF1)                                                                                                                                             | 124 |
| [0] | Oscillation stabilization time select register (OSTS)                                                                                                                               | 100 |
|     | Oscillation stabilization time select register (OSTS)                                                                                                                               | 136 |
| [P] |                                                                                                                                                                                     |     |
|     | Port 0 (P0)                                                                                                                                                                         |     |
|     | Port 1 (P1)                                                                                                                                                                         |     |
|     | Port 2 (P2)                                                                                                                                                                         |     |
|     | Port 8 (P8)                                                                                                                                                                         |     |
|     | Port 9 (P9)                                                                                                                                                                         |     |
|     | Port mode register 0 (PM0)                                                                                                                                                          |     |
|     | Port mode register 1 (PM1)                                                                                                                                                          |     |
|     | Port mode register 2 (PM2)                                                                                                                                                          |     |
|     | Processor clock control register (PCC)                                                                                                                                              |     |
|     | Pull-up resistor option register 0 (PU0)                                                                                                                                            |     |
|     | Pull-up resistor option register B2 (PUB2)                                                                                                                                          | 64  |
| [R] |                                                                                                                                                                                     |     |
|     | Remote control timer capture registers 50, 51 (CP50, CP51)                                                                                                                          | 77  |
|     | Remote control timer control register 50 (TMC50)                                                                                                                                    | 77  |
| [S] |                                                                                                                                                                                     |     |
|     | Serial operating mode register 10 (CSIM10)                                                                                                                                          | 99  |
|     | Subclock control resistor (CSS)                                                                                                                                                     | 69  |
|     | Suboscillation mode resistor (SCKM)                                                                                                                                                 | 69  |
| [T] |                                                                                                                                                                                     |     |
|     | Transmit/receive shift register 10 (TXS10)                                                                                                                                          | 97  |

# [V]

| VFD display mode register 0 (DSPM0) | <br>06 |
|-------------------------------------|--------|
| VFD display mode register 1 (DSPM1) | <br>07 |
| VFD display mode register 2 (DSPM2) | <br>80 |

# [W]

| Watchdog timer clock select register (WDCS) | 93 |
|---------------------------------------------|----|
| Watchdog timer mode register (WDTM)         | 94 |
| Watch timer mode control register (WTM)     | 88 |

# C.2 Register Symbol Index (Alphabetic Order)

| [C] |         |                                                 |     |
|-----|---------|-------------------------------------------------|-----|
|     | CSS:    | Subclock control register                       |     |
|     | CP50:   | Remote control timer capture register 50        |     |
|     | CP51:   | Remote control timer capture register 51        |     |
|     | CR80:   | 8-bit compare register 80                       |     |
|     | CR81:   | 8-bit compare register 81                       |     |
|     | CSIM10: | Serial operating mode register 10               |     |
| [D] |         |                                                 |     |
|     | DSPM0:  | VFD display mode register 0                     | 106 |
|     | DSPM1:  | VFD display mode register 1                     |     |
|     | DSPM2:  | VFD display mode register 2                     |     |
| [1] |         |                                                 |     |
|     | IF0:    | Interrupt request flag register 0               |     |
|     | IF1:    | Interrupt request flag register 1               |     |
|     | INTM0:  | External interrupt mode register 0              | 126 |
| [M] |         |                                                 |     |
|     | MK0:    | Interrupt mask flag register 0                  |     |
|     | MK1:    | Interrupt mask flag register 1                  | 125 |
| [0] |         |                                                 |     |
|     | OSTS:   | Oscillation stabilization time select register  | 136 |
| [P] |         |                                                 |     |
|     | P0:     | Port 0                                          |     |
|     | P1:     | Port 1                                          |     |
|     | P2:     | Port 2                                          |     |
|     | P8:     | Port 8                                          |     |
|     | P9:     | Port 9                                          |     |
|     | PCC:    | Processor clock control register                |     |
|     | PM0:    | Port mode register 0                            |     |
|     | PM1:    | Port mode register 1                            |     |
|     | PM2:    | Port mode register 2                            |     |
|     | PU0:    | Pull-up resistor option register 0              |     |
|     | PUB2:   | Pull-up resistor option register B2             |     |
| [S] | SCKM    | Suboscillation mode register                    | 60  |
|     | SCKM:   | Suboscination mode register                     |     |
| [T] | TM80:   | 16-bit timer counter 80                         | 80  |
|     | TM81:   | 8-bit timer counter 81                          |     |
|     | TMC50:  | Remote control timer control register 50        |     |
|     | TMC80:  | 8-bit timer mode control register 80            |     |
|     |         | e se anne mete control regiotor de manufacturar |     |

| TMC81: | 8-bit timer mode control register 81 | 83 |
|--------|--------------------------------------|----|
| TXS10: | Transmit/receive shift register 10   |    |
| [W]    |                                      |    |
| WDCS:  | Watchdog timer clock select register |    |
| WDTM:  | Watchdog timer mode register         |    |
| WTM:   | Watch timer mode control register    |    |



# Facsimile Message

FAX

Although NEC has taken all possible steps to ensure that the documentation supplied to our customers is complete, bug free and up-to-date, we readily accept that errors may occur. Despite all the care and precautions we've taken, you may encounter problems in the documentation. Please complete this form whenever you'd like to report errors or suggest improvements to us.

Address

Tel.

From:

Name

Company

Thank you for your kind support.

| North America<br>NEC Electronics Inc.<br>Corporate Communications Dept.<br>Fax: 1-800-729-9288<br>1-408-588-6130 | Hong Kong, Philippines, Oceania<br>NEC Electronics Hong Kong Ltd.<br>Fax: +852-2886-9022/9044 | Asian Nations except Philippines<br>NEC Electronics Singapore Pte. Ltd.<br>Fax: +65-250-3583 |
|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Europe<br>NEC Electronics (Europe) GmbH<br>Technical Documentation Dept.<br>Fax: +49-211-6503-274                | <b>Korea</b><br>NEC Electronics Hong Kong Ltd.<br>Seoul Branch<br>Fax: 02-528-4411            | Japan<br>NEC Semiconductor Technical Hotline<br>Fax: 044-435-9608                            |
| South America<br>NEC do Brasil S.A.<br>Fax: +55-11-6462-6829                                                     | <b>Taiwan</b><br>NEC Electronics Taiwan Ltd.<br>Fax: 02-2719-5951                             |                                                                                              |

I would like to report the following error/make the following suggestion:

Document title: \_\_\_\_

| Document | number: |
|----------|---------|
|----------|---------|

\_\_\_\_\_ Page number: \_\_\_\_

If possible, please fax the referenced page or drawing.

| <b>Document Rating</b> | Excellent | Good | Acceptable | Poor |
|------------------------|-----------|------|------------|------|
| Clarity                |           |      |            |      |
| Technical Accuracy     |           |      |            |      |
| Organization           |           |      |            |      |